p5.c 1.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071
  1. /*
  2. * P5 specific Machine Check Exception Reporting
  3. * (C) Copyright 2002 Alan Cox <alan@lxorguk.ukuu.org.uk>
  4. */
  5. #include <linux/interrupt.h>
  6. #include <linux/kernel.h>
  7. #include <linux/types.h>
  8. #include <linux/init.h>
  9. #include <linux/smp.h>
  10. #include <asm/processor.h>
  11. #include <asm/system.h>
  12. #include <asm/msr.h>
  13. #include "mce.h"
  14. /* By default disabled */
  15. int mce_p5_enable;
  16. /* Machine check handler for Pentium class Intel CPUs: */
  17. static void pentium_machine_check(struct pt_regs *regs, long error_code)
  18. {
  19. u32 loaddr, hi, lotype;
  20. rdmsr(MSR_IA32_P5_MC_ADDR, loaddr, hi);
  21. rdmsr(MSR_IA32_P5_MC_TYPE, lotype, hi);
  22. printk(KERN_EMERG
  23. "CPU#%d: Machine Check Exception: 0x%8X (type 0x%8X).\n",
  24. smp_processor_id(), loaddr, lotype);
  25. if (lotype & (1<<5)) {
  26. printk(KERN_EMERG
  27. "CPU#%d: Possible thermal failure (CPU on fire ?).\n",
  28. smp_processor_id());
  29. }
  30. add_taint(TAINT_MACHINE_CHECK);
  31. }
  32. /* Set up machine check reporting for processors with Intel style MCE: */
  33. void intel_p5_mcheck_init(struct cpuinfo_x86 *c)
  34. {
  35. u32 l, h;
  36. /* Check for MCE support: */
  37. if (!cpu_has(c, X86_FEATURE_MCE))
  38. return;
  39. #ifdef CONFIG_X86_OLD_MCE
  40. /* Default P5 to off as its often misconnected: */
  41. if (mce_disabled != -1)
  42. return;
  43. #endif
  44. machine_check_vector = pentium_machine_check;
  45. /* Make sure the vector pointer is visible before we enable MCEs: */
  46. wmb();
  47. /* Read registers before enabling: */
  48. rdmsr(MSR_IA32_P5_MC_ADDR, l, h);
  49. rdmsr(MSR_IA32_P5_MC_TYPE, l, h);
  50. printk(KERN_INFO
  51. "Intel old style machine check architecture supported.\n");
  52. /* Enable MCE: */
  53. set_in_cr4(X86_CR4_MCE);
  54. printk(KERN_INFO
  55. "Intel old style machine check reporting enabled on CPU#%d.\n",
  56. smp_processor_id());
  57. }