amd.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. #include <linux/init.h>
  2. #include <linux/bitops.h>
  3. #include <linux/mm.h>
  4. #include <asm/io.h>
  5. #include <asm/processor.h>
  6. #include <asm/apic.h>
  7. #include <asm/cpu.h>
  8. #include <asm/pci-direct.h>
  9. #ifdef CONFIG_X86_64
  10. # include <asm/numa_64.h>
  11. # include <asm/mmconfig.h>
  12. # include <asm/cacheflush.h>
  13. #endif
  14. #include "cpu.h"
  15. #ifdef CONFIG_X86_32
  16. /*
  17. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  18. * misexecution of code under Linux. Owners of such processors should
  19. * contact AMD for precise details and a CPU swap.
  20. *
  21. * See http://www.multimania.com/poulot/k6bug.html
  22. * http://www.amd.com/K6/k6docs/revgd.html
  23. *
  24. * The following test is erm.. interesting. AMD neglected to up
  25. * the chip setting when fixing the bug but they also tweaked some
  26. * performance at the same time..
  27. */
  28. extern void vide(void);
  29. __asm__(".align 4\nvide: ret");
  30. static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
  31. {
  32. /*
  33. * General Systems BIOSen alias the cpu frequency registers
  34. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  35. * drivers subsequently pokes it, and changes the CPU speed.
  36. * Workaround : Remove the unneeded alias.
  37. */
  38. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  39. #define CBAR_ENB (0x80000000)
  40. #define CBAR_KEY (0X000000CB)
  41. if (c->x86_model == 9 || c->x86_model == 10) {
  42. if (inl (CBAR) & CBAR_ENB)
  43. outl (0 | CBAR_KEY, CBAR);
  44. }
  45. }
  46. static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
  47. {
  48. u32 l, h;
  49. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  50. if (c->x86_model < 6) {
  51. /* Based on AMD doc 20734R - June 2000 */
  52. if (c->x86_model == 0) {
  53. clear_cpu_cap(c, X86_FEATURE_APIC);
  54. set_cpu_cap(c, X86_FEATURE_PGE);
  55. }
  56. return;
  57. }
  58. if (c->x86_model == 6 && c->x86_mask == 1) {
  59. const int K6_BUG_LOOP = 1000000;
  60. int n;
  61. void (*f_vide)(void);
  62. unsigned long d, d2;
  63. printk(KERN_INFO "AMD K6 stepping B detected - ");
  64. /*
  65. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  66. * calls at the same time.
  67. */
  68. n = K6_BUG_LOOP;
  69. f_vide = vide;
  70. rdtscl(d);
  71. while (n--)
  72. f_vide();
  73. rdtscl(d2);
  74. d = d2-d;
  75. if (d > 20*K6_BUG_LOOP)
  76. printk("system stability may be impaired when more than 32 MB are used.\n");
  77. else
  78. printk("probably OK (after B9730xxxx).\n");
  79. printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
  80. }
  81. /* K6 with old style WHCR */
  82. if (c->x86_model < 8 ||
  83. (c->x86_model == 8 && c->x86_mask < 8)) {
  84. /* We can only write allocate on the low 508Mb */
  85. if (mbytes > 508)
  86. mbytes = 508;
  87. rdmsr(MSR_K6_WHCR, l, h);
  88. if ((l&0x0000FFFF) == 0) {
  89. unsigned long flags;
  90. l = (1<<0)|((mbytes/4)<<1);
  91. local_irq_save(flags);
  92. wbinvd();
  93. wrmsr(MSR_K6_WHCR, l, h);
  94. local_irq_restore(flags);
  95. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  96. mbytes);
  97. }
  98. return;
  99. }
  100. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  101. c->x86_model == 9 || c->x86_model == 13) {
  102. /* The more serious chips .. */
  103. if (mbytes > 4092)
  104. mbytes = 4092;
  105. rdmsr(MSR_K6_WHCR, l, h);
  106. if ((l&0xFFFF0000) == 0) {
  107. unsigned long flags;
  108. l = ((mbytes>>2)<<22)|(1<<16);
  109. local_irq_save(flags);
  110. wbinvd();
  111. wrmsr(MSR_K6_WHCR, l, h);
  112. local_irq_restore(flags);
  113. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  114. mbytes);
  115. }
  116. return;
  117. }
  118. if (c->x86_model == 10) {
  119. /* AMD Geode LX is model 10 */
  120. /* placeholder for any needed mods */
  121. return;
  122. }
  123. }
  124. static void __cpuinit amd_k7_smp_check(struct cpuinfo_x86 *c)
  125. {
  126. #ifdef CONFIG_SMP
  127. /* calling is from identify_secondary_cpu() ? */
  128. if (c->cpu_index == boot_cpu_id)
  129. return;
  130. /*
  131. * Certain Athlons might work (for various values of 'work') in SMP
  132. * but they are not certified as MP capable.
  133. */
  134. /* Athlon 660/661 is valid. */
  135. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  136. (c->x86_mask == 1)))
  137. goto valid_k7;
  138. /* Duron 670 is valid */
  139. if ((c->x86_model == 7) && (c->x86_mask == 0))
  140. goto valid_k7;
  141. /*
  142. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  143. * bit. It's worth noting that the A5 stepping (662) of some
  144. * Athlon XP's have the MP bit set.
  145. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  146. * more.
  147. */
  148. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  149. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  150. (c->x86_model > 7))
  151. if (cpu_has_mp)
  152. goto valid_k7;
  153. /* If we get here, not a certified SMP capable AMD system. */
  154. /*
  155. * Don't taint if we are running SMP kernel on a single non-MP
  156. * approved Athlon
  157. */
  158. WARN_ONCE(1, "WARNING: This combination of AMD"
  159. "processors is not suitable for SMP.\n");
  160. if (!test_taint(TAINT_UNSAFE_SMP))
  161. add_taint(TAINT_UNSAFE_SMP);
  162. valid_k7:
  163. ;
  164. #endif
  165. }
  166. static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
  167. {
  168. u32 l, h;
  169. /*
  170. * Bit 15 of Athlon specific MSR 15, needs to be 0
  171. * to enable SSE on Palomino/Morgan/Barton CPU's.
  172. * If the BIOS didn't enable it already, enable it here.
  173. */
  174. if (c->x86_model >= 6 && c->x86_model <= 10) {
  175. if (!cpu_has(c, X86_FEATURE_XMM)) {
  176. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  177. rdmsr(MSR_K7_HWCR, l, h);
  178. l &= ~0x00008000;
  179. wrmsr(MSR_K7_HWCR, l, h);
  180. set_cpu_cap(c, X86_FEATURE_XMM);
  181. }
  182. }
  183. /*
  184. * It's been determined by AMD that Athlons since model 8 stepping 1
  185. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  186. * As per AMD technical note 27212 0.2
  187. */
  188. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  189. rdmsr(MSR_K7_CLK_CTL, l, h);
  190. if ((l & 0xfff00000) != 0x20000000) {
  191. printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
  192. ((l & 0x000fffff)|0x20000000));
  193. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  194. }
  195. }
  196. set_cpu_cap(c, X86_FEATURE_K7);
  197. amd_k7_smp_check(c);
  198. }
  199. #endif
  200. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  201. static int __cpuinit nearby_node(int apicid)
  202. {
  203. int i, node;
  204. for (i = apicid - 1; i >= 0; i--) {
  205. node = apicid_to_node[i];
  206. if (node != NUMA_NO_NODE && node_online(node))
  207. return node;
  208. }
  209. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  210. node = apicid_to_node[i];
  211. if (node != NUMA_NO_NODE && node_online(node))
  212. return node;
  213. }
  214. return first_node(node_online_map); /* Shouldn't happen */
  215. }
  216. #endif
  217. /*
  218. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  219. * Assumes number of cores is a power of two.
  220. */
  221. static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
  222. {
  223. #ifdef CONFIG_X86_HT
  224. unsigned bits;
  225. bits = c->x86_coreid_bits;
  226. /* Low order bits define the core id (index of core in socket) */
  227. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  228. /* Convert the initial APIC ID into the socket ID */
  229. c->phys_proc_id = c->initial_apicid >> bits;
  230. #endif
  231. }
  232. static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
  233. {
  234. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  235. int cpu = smp_processor_id();
  236. int node;
  237. unsigned apicid = cpu_has_apic ? hard_smp_processor_id() : c->apicid;
  238. node = c->phys_proc_id;
  239. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  240. node = apicid_to_node[apicid];
  241. if (!node_online(node)) {
  242. /* Two possibilities here:
  243. - The CPU is missing memory and no node was created.
  244. In that case try picking one from a nearby CPU
  245. - The APIC IDs differ from the HyperTransport node IDs
  246. which the K8 northbridge parsing fills in.
  247. Assume they are all increased by a constant offset,
  248. but in the same order as the HT nodeids.
  249. If that doesn't result in a usable node fall back to the
  250. path for the previous case. */
  251. int ht_nodeid = c->initial_apicid;
  252. if (ht_nodeid >= 0 &&
  253. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  254. node = apicid_to_node[ht_nodeid];
  255. /* Pick a nearby node */
  256. if (!node_online(node))
  257. node = nearby_node(apicid);
  258. }
  259. numa_set_node(cpu, node);
  260. printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
  261. #endif
  262. }
  263. static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
  264. {
  265. #ifdef CONFIG_X86_HT
  266. unsigned bits, ecx;
  267. /* Multi core CPU? */
  268. if (c->extended_cpuid_level < 0x80000008)
  269. return;
  270. ecx = cpuid_ecx(0x80000008);
  271. c->x86_max_cores = (ecx & 0xff) + 1;
  272. /* CPU telling us the core id bits shift? */
  273. bits = (ecx >> 12) & 0xF;
  274. /* Otherwise recompute */
  275. if (bits == 0) {
  276. while ((1 << bits) < c->x86_max_cores)
  277. bits++;
  278. }
  279. c->x86_coreid_bits = bits;
  280. #endif
  281. }
  282. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  283. {
  284. early_init_amd_mc(c);
  285. /*
  286. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  287. * with P/T states and does not stop in deep C-states
  288. */
  289. if (c->x86_power & (1 << 8)) {
  290. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  291. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  292. }
  293. #ifdef CONFIG_X86_64
  294. set_cpu_cap(c, X86_FEATURE_SYSCALL32);
  295. #else
  296. /* Set MTRR capability flag if appropriate */
  297. if (c->x86 == 5)
  298. if (c->x86_model == 13 || c->x86_model == 9 ||
  299. (c->x86_model == 8 && c->x86_mask >= 8))
  300. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  301. #endif
  302. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
  303. /* check CPU config space for extended APIC ID */
  304. if (c->x86 >= 0xf) {
  305. unsigned int val;
  306. val = read_pci_config(0, 24, 0, 0x68);
  307. if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
  308. set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
  309. }
  310. #endif
  311. }
  312. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  313. {
  314. #ifdef CONFIG_SMP
  315. unsigned long long value;
  316. /*
  317. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  318. * bit 6 of msr C001_0015
  319. *
  320. * Errata 63 for SH-B3 steppings
  321. * Errata 122 for all steppings (F+ have it disabled by default)
  322. */
  323. if (c->x86 == 0xf) {
  324. rdmsrl(MSR_K7_HWCR, value);
  325. value |= 1 << 6;
  326. wrmsrl(MSR_K7_HWCR, value);
  327. }
  328. #endif
  329. early_init_amd(c);
  330. /*
  331. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  332. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  333. */
  334. clear_cpu_cap(c, 0*32+31);
  335. #ifdef CONFIG_X86_64
  336. /* On C+ stepping K8 rep microcode works well for copy/memset */
  337. if (c->x86 == 0xf) {
  338. u32 level;
  339. level = cpuid_eax(1);
  340. if((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
  341. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  342. }
  343. if (c->x86 == 0x10 || c->x86 == 0x11)
  344. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  345. #else
  346. /*
  347. * FIXME: We should handle the K5 here. Set up the write
  348. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  349. * no bus pipeline)
  350. */
  351. switch (c->x86) {
  352. case 4:
  353. init_amd_k5(c);
  354. break;
  355. case 5:
  356. init_amd_k6(c);
  357. break;
  358. case 6: /* An Athlon/Duron */
  359. init_amd_k7(c);
  360. break;
  361. }
  362. /* K6s reports MCEs but don't actually have all the MSRs */
  363. if (c->x86 < 6)
  364. clear_cpu_cap(c, X86_FEATURE_MCE);
  365. #endif
  366. /* Enable workaround for FXSAVE leak */
  367. if (c->x86 >= 6)
  368. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  369. if (!c->x86_model_id[0]) {
  370. switch (c->x86) {
  371. case 0xf:
  372. /* Should distinguish Models here, but this is only
  373. a fallback anyways. */
  374. strcpy(c->x86_model_id, "Hammer");
  375. break;
  376. }
  377. }
  378. display_cacheinfo(c);
  379. /* Multi core CPU? */
  380. if (c->extended_cpuid_level >= 0x80000008) {
  381. amd_detect_cmp(c);
  382. srat_detect_node(c);
  383. }
  384. #ifdef CONFIG_X86_32
  385. detect_ht(c);
  386. #endif
  387. if (c->extended_cpuid_level >= 0x80000006) {
  388. if ((c->x86 >= 0x0f) && (cpuid_edx(0x80000006) & 0xf000))
  389. num_cache_leaves = 4;
  390. else
  391. num_cache_leaves = 3;
  392. }
  393. if (c->x86 >= 0xf && c->x86 <= 0x11)
  394. set_cpu_cap(c, X86_FEATURE_K8);
  395. if (cpu_has_xmm2) {
  396. /* MFENCE stops RDTSC speculation */
  397. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  398. }
  399. #ifdef CONFIG_X86_64
  400. if (c->x86 == 0x10) {
  401. /* do this for boot cpu */
  402. if (c == &boot_cpu_data)
  403. check_enable_amd_mmconf_dmi();
  404. fam10h_check_enable_mmcfg();
  405. }
  406. if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) {
  407. unsigned long long tseg;
  408. /*
  409. * Split up direct mapping around the TSEG SMM area.
  410. * Don't do it for gbpages because there seems very little
  411. * benefit in doing so.
  412. */
  413. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
  414. printk(KERN_DEBUG "tseg: %010llx\n", tseg);
  415. if ((tseg>>PMD_SHIFT) <
  416. (max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
  417. ((tseg>>PMD_SHIFT) <
  418. (max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
  419. (tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
  420. set_memory_4k((unsigned long)__va(tseg), 1);
  421. }
  422. }
  423. #endif
  424. }
  425. #ifdef CONFIG_X86_32
  426. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  427. {
  428. /* AMD errata T13 (order #21922) */
  429. if ((c->x86 == 6)) {
  430. if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
  431. size = 64;
  432. if (c->x86_model == 4 &&
  433. (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
  434. size = 256;
  435. }
  436. return size;
  437. }
  438. #endif
  439. static const struct cpu_dev __cpuinitconst amd_cpu_dev = {
  440. .c_vendor = "AMD",
  441. .c_ident = { "AuthenticAMD" },
  442. #ifdef CONFIG_X86_32
  443. .c_models = {
  444. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  445. {
  446. [3] = "486 DX/2",
  447. [7] = "486 DX/2-WB",
  448. [8] = "486 DX/4",
  449. [9] = "486 DX/4-WB",
  450. [14] = "Am5x86-WT",
  451. [15] = "Am5x86-WB"
  452. }
  453. },
  454. },
  455. .c_size_cache = amd_size_cache,
  456. #endif
  457. .c_early_init = early_init_amd,
  458. .c_init = init_amd,
  459. .c_x86_vendor = X86_VENDOR_AMD,
  460. };
  461. cpu_dev_register(amd_cpu_dev);