summit_32.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * IBM Summit-Specific Code
  3. *
  4. * Written By: Matthew Dobson, IBM Corporation
  5. *
  6. * Copyright (c) 2003 IBM Corp.
  7. *
  8. * All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or (at
  13. * your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  18. * NON INFRINGEMENT. See the GNU General Public License for more
  19. * details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * Send feedback to <colpatch@us.ibm.com>
  26. *
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/init.h>
  30. #include <asm/io.h>
  31. #include <asm/bios_ebda.h>
  32. /*
  33. * APIC driver for the IBM "Summit" chipset.
  34. */
  35. #include <linux/threads.h>
  36. #include <linux/cpumask.h>
  37. #include <asm/mpspec.h>
  38. #include <asm/apic.h>
  39. #include <asm/smp.h>
  40. #include <asm/fixmap.h>
  41. #include <asm/apicdef.h>
  42. #include <asm/ipi.h>
  43. #include <linux/kernel.h>
  44. #include <linux/string.h>
  45. #include <linux/init.h>
  46. #include <linux/gfp.h>
  47. #include <linux/smp.h>
  48. static unsigned summit_get_apic_id(unsigned long x)
  49. {
  50. return (x >> 24) & 0xFF;
  51. }
  52. static inline void summit_send_IPI_mask(const struct cpumask *mask, int vector)
  53. {
  54. default_send_IPI_mask_sequence_logical(mask, vector);
  55. }
  56. static void summit_send_IPI_allbutself(int vector)
  57. {
  58. default_send_IPI_mask_allbutself_logical(cpu_online_mask, vector);
  59. }
  60. static void summit_send_IPI_all(int vector)
  61. {
  62. summit_send_IPI_mask(cpu_online_mask, vector);
  63. }
  64. #include <asm/tsc.h>
  65. extern int use_cyclone;
  66. #ifdef CONFIG_X86_SUMMIT_NUMA
  67. static void setup_summit(void);
  68. #else
  69. static inline void setup_summit(void) {}
  70. #endif
  71. static int summit_mps_oem_check(struct mpc_table *mpc, char *oem,
  72. char *productid)
  73. {
  74. if (!strncmp(oem, "IBM ENSW", 8) &&
  75. (!strncmp(productid, "VIGIL SMP", 9)
  76. || !strncmp(productid, "EXA", 3)
  77. || !strncmp(productid, "RUTHLESS SMP", 12))){
  78. mark_tsc_unstable("Summit based system");
  79. use_cyclone = 1; /*enable cyclone-timer*/
  80. setup_summit();
  81. return 1;
  82. }
  83. return 0;
  84. }
  85. /* Hook from generic ACPI tables.c */
  86. static int summit_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  87. {
  88. if (!strncmp(oem_id, "IBM", 3) &&
  89. (!strncmp(oem_table_id, "SERVIGIL", 8)
  90. || !strncmp(oem_table_id, "EXA", 3))){
  91. mark_tsc_unstable("Summit based system");
  92. use_cyclone = 1; /*enable cyclone-timer*/
  93. setup_summit();
  94. return 1;
  95. }
  96. return 0;
  97. }
  98. struct rio_table_hdr {
  99. unsigned char version; /* Version number of this data structure */
  100. /* Version 3 adds chassis_num & WP_index */
  101. unsigned char num_scal_dev; /* # of Scalability devices (Twisters for Vigil) */
  102. unsigned char num_rio_dev; /* # of RIO I/O devices (Cyclones and Winnipegs) */
  103. } __attribute__((packed));
  104. struct scal_detail {
  105. unsigned char node_id; /* Scalability Node ID */
  106. unsigned long CBAR; /* Address of 1MB register space */
  107. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  108. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  109. unsigned char port1node; /* Node ID port connected to: 0xFF = None */
  110. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  111. unsigned char port2node; /* Node ID port connected to: 0xFF = None */
  112. unsigned char port2port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  113. unsigned char chassis_num; /* 1 based Chassis number (1 = boot node) */
  114. } __attribute__((packed));
  115. struct rio_detail {
  116. unsigned char node_id; /* RIO Node ID */
  117. unsigned long BBAR; /* Address of 1MB register space */
  118. unsigned char type; /* Type of device */
  119. unsigned char owner_id; /* For WPEG: Node ID of Cyclone that owns this WPEG*/
  120. /* For CYC: Node ID of Twister that owns this CYC */
  121. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  122. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  123. unsigned char port1node; /* Node ID port connected to: 0xFF=None */
  124. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  125. unsigned char first_slot; /* For WPEG: Lowest slot number below this WPEG */
  126. /* For CYC: 0 */
  127. unsigned char status; /* For WPEG: Bit 0 = 1 : the XAPIC is used */
  128. /* = 0 : the XAPIC is not used, ie:*/
  129. /* ints fwded to another XAPIC */
  130. /* Bits1:7 Reserved */
  131. /* For CYC: Bits0:7 Reserved */
  132. unsigned char WP_index; /* For WPEG: WPEG instance index - lower ones have */
  133. /* lower slot numbers/PCI bus numbers */
  134. /* For CYC: No meaning */
  135. unsigned char chassis_num; /* 1 based Chassis number */
  136. /* For LookOut WPEGs this field indicates the */
  137. /* Expansion Chassis #, enumerated from Boot */
  138. /* Node WPEG external port, then Boot Node CYC */
  139. /* external port, then Next Vigil chassis WPEG */
  140. /* external port, etc. */
  141. /* Shared Lookouts have only 1 chassis number (the */
  142. /* first one assigned) */
  143. } __attribute__((packed));
  144. typedef enum {
  145. CompatTwister = 0, /* Compatibility Twister */
  146. AltTwister = 1, /* Alternate Twister of internal 8-way */
  147. CompatCyclone = 2, /* Compatibility Cyclone */
  148. AltCyclone = 3, /* Alternate Cyclone of internal 8-way */
  149. CompatWPEG = 4, /* Compatibility WPEG */
  150. AltWPEG = 5, /* Second Planar WPEG */
  151. LookOutAWPEG = 6, /* LookOut WPEG */
  152. LookOutBWPEG = 7, /* LookOut WPEG */
  153. } node_type;
  154. static inline int is_WPEG(struct rio_detail *rio){
  155. return (rio->type == CompatWPEG || rio->type == AltWPEG ||
  156. rio->type == LookOutAWPEG || rio->type == LookOutBWPEG);
  157. }
  158. #define SUMMIT_APIC_DFR_VALUE (APIC_DFR_CLUSTER)
  159. static const struct cpumask *summit_target_cpus(void)
  160. {
  161. /* CPU_MASK_ALL (0xff) has undefined behaviour with
  162. * dest_LowestPrio mode logical clustered apic interrupt routing
  163. * Just start on cpu 0. IRQ balancing will spread load
  164. */
  165. return cpumask_of(0);
  166. }
  167. static unsigned long summit_check_apicid_used(physid_mask_t bitmap, int apicid)
  168. {
  169. return 0;
  170. }
  171. /* we don't use the phys_cpu_present_map to indicate apicid presence */
  172. static unsigned long summit_check_apicid_present(int bit)
  173. {
  174. return 1;
  175. }
  176. static void summit_init_apic_ldr(void)
  177. {
  178. unsigned long val, id;
  179. int count = 0;
  180. u8 my_id = (u8)hard_smp_processor_id();
  181. u8 my_cluster = APIC_CLUSTER(my_id);
  182. #ifdef CONFIG_SMP
  183. u8 lid;
  184. int i;
  185. /* Create logical APIC IDs by counting CPUs already in cluster. */
  186. for (count = 0, i = nr_cpu_ids; --i >= 0; ) {
  187. lid = cpu_2_logical_apicid[i];
  188. if (lid != BAD_APICID && APIC_CLUSTER(lid) == my_cluster)
  189. ++count;
  190. }
  191. #endif
  192. /* We only have a 4 wide bitmap in cluster mode. If a deranged
  193. * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
  194. BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
  195. id = my_cluster | (1UL << count);
  196. apic_write(APIC_DFR, SUMMIT_APIC_DFR_VALUE);
  197. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  198. val |= SET_APIC_LOGICAL_ID(id);
  199. apic_write(APIC_LDR, val);
  200. }
  201. static int summit_apic_id_registered(void)
  202. {
  203. return 1;
  204. }
  205. static void summit_setup_apic_routing(void)
  206. {
  207. printk("Enabling APIC mode: Summit. Using %d I/O APICs\n",
  208. nr_ioapics);
  209. }
  210. static int summit_apicid_to_node(int logical_apicid)
  211. {
  212. #ifdef CONFIG_SMP
  213. return apicid_2_node[hard_smp_processor_id()];
  214. #else
  215. return 0;
  216. #endif
  217. }
  218. /* Mapping from cpu number to logical apicid */
  219. static inline int summit_cpu_to_logical_apicid(int cpu)
  220. {
  221. #ifdef CONFIG_SMP
  222. if (cpu >= nr_cpu_ids)
  223. return BAD_APICID;
  224. return cpu_2_logical_apicid[cpu];
  225. #else
  226. return logical_smp_processor_id();
  227. #endif
  228. }
  229. static int summit_cpu_present_to_apicid(int mps_cpu)
  230. {
  231. if (mps_cpu < nr_cpu_ids)
  232. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  233. else
  234. return BAD_APICID;
  235. }
  236. static physid_mask_t summit_ioapic_phys_id_map(physid_mask_t phys_id_map)
  237. {
  238. /* For clustered we don't have a good way to do this yet - hack */
  239. return physids_promote(0x0F);
  240. }
  241. static physid_mask_t summit_apicid_to_cpu_present(int apicid)
  242. {
  243. return physid_mask_of_physid(0);
  244. }
  245. static int summit_check_phys_apicid_present(int boot_cpu_physical_apicid)
  246. {
  247. return 1;
  248. }
  249. static unsigned int summit_cpu_mask_to_apicid(const struct cpumask *cpumask)
  250. {
  251. unsigned int round = 0;
  252. int cpu, apicid = 0;
  253. /*
  254. * The cpus in the mask must all be on the apic cluster.
  255. */
  256. for_each_cpu(cpu, cpumask) {
  257. int new_apicid = summit_cpu_to_logical_apicid(cpu);
  258. if (round && APIC_CLUSTER(apicid) != APIC_CLUSTER(new_apicid)) {
  259. printk("%s: Not a valid mask!\n", __func__);
  260. return BAD_APICID;
  261. }
  262. apicid |= new_apicid;
  263. round++;
  264. }
  265. return apicid;
  266. }
  267. static unsigned int summit_cpu_mask_to_apicid_and(const struct cpumask *inmask,
  268. const struct cpumask *andmask)
  269. {
  270. int apicid = summit_cpu_to_logical_apicid(0);
  271. cpumask_var_t cpumask;
  272. if (!alloc_cpumask_var(&cpumask, GFP_ATOMIC))
  273. return apicid;
  274. cpumask_and(cpumask, inmask, andmask);
  275. cpumask_and(cpumask, cpumask, cpu_online_mask);
  276. apicid = summit_cpu_mask_to_apicid(cpumask);
  277. free_cpumask_var(cpumask);
  278. return apicid;
  279. }
  280. /*
  281. * cpuid returns the value latched in the HW at reset, not the APIC ID
  282. * register's value. For any box whose BIOS changes APIC IDs, like
  283. * clustered APIC systems, we must use hard_smp_processor_id.
  284. *
  285. * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
  286. */
  287. static int summit_phys_pkg_id(int cpuid_apic, int index_msb)
  288. {
  289. return hard_smp_processor_id() >> index_msb;
  290. }
  291. static int probe_summit(void)
  292. {
  293. /* probed later in mptable/ACPI hooks */
  294. return 0;
  295. }
  296. static void summit_vector_allocation_domain(int cpu, struct cpumask *retmask)
  297. {
  298. /* Careful. Some cpus do not strictly honor the set of cpus
  299. * specified in the interrupt destination when using lowest
  300. * priority interrupt delivery mode.
  301. *
  302. * In particular there was a hyperthreading cpu observed to
  303. * deliver interrupts to the wrong hyperthread when only one
  304. * hyperthread was specified in the interrupt desitination.
  305. */
  306. cpumask_clear(retmask);
  307. cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
  308. }
  309. #ifdef CONFIG_X86_SUMMIT_NUMA
  310. static struct rio_table_hdr *rio_table_hdr;
  311. static struct scal_detail *scal_devs[MAX_NUMNODES];
  312. static struct rio_detail *rio_devs[MAX_NUMNODES*4];
  313. #ifndef CONFIG_X86_NUMAQ
  314. static int mp_bus_id_to_node[MAX_MP_BUSSES];
  315. #endif
  316. static int setup_pci_node_map_for_wpeg(int wpeg_num, int last_bus)
  317. {
  318. int twister = 0, node = 0;
  319. int i, bus, num_buses;
  320. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  321. if (rio_devs[i]->node_id == rio_devs[wpeg_num]->owner_id) {
  322. twister = rio_devs[i]->owner_id;
  323. break;
  324. }
  325. }
  326. if (i == rio_table_hdr->num_rio_dev) {
  327. printk(KERN_ERR "%s: Couldn't find owner Cyclone for Winnipeg!\n", __func__);
  328. return last_bus;
  329. }
  330. for (i = 0; i < rio_table_hdr->num_scal_dev; i++) {
  331. if (scal_devs[i]->node_id == twister) {
  332. node = scal_devs[i]->node_id;
  333. break;
  334. }
  335. }
  336. if (i == rio_table_hdr->num_scal_dev) {
  337. printk(KERN_ERR "%s: Couldn't find owner Twister for Cyclone!\n", __func__);
  338. return last_bus;
  339. }
  340. switch (rio_devs[wpeg_num]->type) {
  341. case CompatWPEG:
  342. /*
  343. * The Compatibility Winnipeg controls the 2 legacy buses,
  344. * the 66MHz PCI bus [2 slots] and the 2 "extra" buses in case
  345. * a PCI-PCI bridge card is used in either slot: total 5 buses.
  346. */
  347. num_buses = 5;
  348. break;
  349. case AltWPEG:
  350. /*
  351. * The Alternate Winnipeg controls the 2 133MHz buses [1 slot
  352. * each], their 2 "extra" buses, the 100MHz bus [2 slots] and
  353. * the "extra" buses for each of those slots: total 7 buses.
  354. */
  355. num_buses = 7;
  356. break;
  357. case LookOutAWPEG:
  358. case LookOutBWPEG:
  359. /*
  360. * A Lookout Winnipeg controls 3 100MHz buses [2 slots each]
  361. * & the "extra" buses for each of those slots: total 9 buses.
  362. */
  363. num_buses = 9;
  364. break;
  365. default:
  366. printk(KERN_INFO "%s: Unsupported Winnipeg type!\n", __func__);
  367. return last_bus;
  368. }
  369. for (bus = last_bus; bus < last_bus + num_buses; bus++)
  370. mp_bus_id_to_node[bus] = node;
  371. return bus;
  372. }
  373. static int build_detail_arrays(void)
  374. {
  375. unsigned long ptr;
  376. int i, scal_detail_size, rio_detail_size;
  377. if (rio_table_hdr->num_scal_dev > MAX_NUMNODES) {
  378. printk(KERN_WARNING "%s: MAX_NUMNODES too low! Defined as %d, but system has %d nodes.\n", __func__, MAX_NUMNODES, rio_table_hdr->num_scal_dev);
  379. return 0;
  380. }
  381. switch (rio_table_hdr->version) {
  382. default:
  383. printk(KERN_WARNING "%s: Invalid Rio Grande Table Version: %d\n", __func__, rio_table_hdr->version);
  384. return 0;
  385. case 2:
  386. scal_detail_size = 11;
  387. rio_detail_size = 13;
  388. break;
  389. case 3:
  390. scal_detail_size = 12;
  391. rio_detail_size = 15;
  392. break;
  393. }
  394. ptr = (unsigned long)rio_table_hdr + 3;
  395. for (i = 0; i < rio_table_hdr->num_scal_dev; i++, ptr += scal_detail_size)
  396. scal_devs[i] = (struct scal_detail *)ptr;
  397. for (i = 0; i < rio_table_hdr->num_rio_dev; i++, ptr += rio_detail_size)
  398. rio_devs[i] = (struct rio_detail *)ptr;
  399. return 1;
  400. }
  401. void setup_summit(void)
  402. {
  403. unsigned long ptr;
  404. unsigned short offset;
  405. int i, next_wpeg, next_bus = 0;
  406. /* The pointer to the EBDA is stored in the word @ phys 0x40E(40:0E) */
  407. ptr = get_bios_ebda();
  408. ptr = (unsigned long)phys_to_virt(ptr);
  409. rio_table_hdr = NULL;
  410. offset = 0x180;
  411. while (offset) {
  412. /* The block id is stored in the 2nd word */
  413. if (*((unsigned short *)(ptr + offset + 2)) == 0x4752) {
  414. /* set the pointer past the offset & block id */
  415. rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
  416. break;
  417. }
  418. /* The next offset is stored in the 1st word. 0 means no more */
  419. offset = *((unsigned short *)(ptr + offset));
  420. }
  421. if (!rio_table_hdr) {
  422. printk(KERN_ERR "%s: Unable to locate Rio Grande Table in EBDA - bailing!\n", __func__);
  423. return;
  424. }
  425. if (!build_detail_arrays())
  426. return;
  427. /* The first Winnipeg we're looking for has an index of 0 */
  428. next_wpeg = 0;
  429. do {
  430. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  431. if (is_WPEG(rio_devs[i]) && rio_devs[i]->WP_index == next_wpeg) {
  432. /* It's the Winnipeg we're looking for! */
  433. next_bus = setup_pci_node_map_for_wpeg(i, next_bus);
  434. next_wpeg++;
  435. break;
  436. }
  437. }
  438. /*
  439. * If we go through all Rio devices and don't find one with
  440. * the next index, it means we've found all the Winnipegs,
  441. * and thus all the PCI buses.
  442. */
  443. if (i == rio_table_hdr->num_rio_dev)
  444. next_wpeg = 0;
  445. } while (next_wpeg != 0);
  446. }
  447. #endif
  448. struct apic apic_summit = {
  449. .name = "summit",
  450. .probe = probe_summit,
  451. .acpi_madt_oem_check = summit_acpi_madt_oem_check,
  452. .apic_id_registered = summit_apic_id_registered,
  453. .irq_delivery_mode = dest_LowestPrio,
  454. /* logical delivery broadcast to all CPUs: */
  455. .irq_dest_mode = 1,
  456. .target_cpus = summit_target_cpus,
  457. .disable_esr = 1,
  458. .dest_logical = APIC_DEST_LOGICAL,
  459. .check_apicid_used = summit_check_apicid_used,
  460. .check_apicid_present = summit_check_apicid_present,
  461. .vector_allocation_domain = summit_vector_allocation_domain,
  462. .init_apic_ldr = summit_init_apic_ldr,
  463. .ioapic_phys_id_map = summit_ioapic_phys_id_map,
  464. .setup_apic_routing = summit_setup_apic_routing,
  465. .multi_timer_check = NULL,
  466. .apicid_to_node = summit_apicid_to_node,
  467. .cpu_to_logical_apicid = summit_cpu_to_logical_apicid,
  468. .cpu_present_to_apicid = summit_cpu_present_to_apicid,
  469. .apicid_to_cpu_present = summit_apicid_to_cpu_present,
  470. .setup_portio_remap = NULL,
  471. .check_phys_apicid_present = summit_check_phys_apicid_present,
  472. .enable_apic_mode = NULL,
  473. .phys_pkg_id = summit_phys_pkg_id,
  474. .mps_oem_check = summit_mps_oem_check,
  475. .get_apic_id = summit_get_apic_id,
  476. .set_apic_id = NULL,
  477. .apic_id_mask = 0xFF << 24,
  478. .cpu_mask_to_apicid = summit_cpu_mask_to_apicid,
  479. .cpu_mask_to_apicid_and = summit_cpu_mask_to_apicid_and,
  480. .send_IPI_mask = summit_send_IPI_mask,
  481. .send_IPI_mask_allbutself = NULL,
  482. .send_IPI_allbutself = summit_send_IPI_allbutself,
  483. .send_IPI_all = summit_send_IPI_all,
  484. .send_IPI_self = default_send_IPI_self,
  485. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  486. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  487. .wait_for_init_deassert = default_wait_for_init_deassert,
  488. .smp_callin_clear_local_apic = NULL,
  489. .inquire_remote_apic = default_inquire_remote_apic,
  490. .read = native_apic_mem_read,
  491. .write = native_apic_mem_write,
  492. .icr_read = native_apic_icr_read,
  493. .icr_write = native_apic_icr_write,
  494. .wait_icr_idle = native_apic_wait_icr_idle,
  495. .safe_wait_icr_idle = native_safe_apic_wait_icr_idle,
  496. };