amd_iommu_init.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/acpi.h>
  21. #include <linux/gfp.h>
  22. #include <linux/list.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/msi.h>
  26. #include <asm/pci-direct.h>
  27. #include <asm/amd_iommu_types.h>
  28. #include <asm/amd_iommu.h>
  29. #include <asm/iommu.h>
  30. #include <asm/gart.h>
  31. /*
  32. * definitions for the ACPI scanning code
  33. */
  34. #define IVRS_HEADER_LENGTH 48
  35. #define ACPI_IVHD_TYPE 0x10
  36. #define ACPI_IVMD_TYPE_ALL 0x20
  37. #define ACPI_IVMD_TYPE 0x21
  38. #define ACPI_IVMD_TYPE_RANGE 0x22
  39. #define IVHD_DEV_ALL 0x01
  40. #define IVHD_DEV_SELECT 0x02
  41. #define IVHD_DEV_SELECT_RANGE_START 0x03
  42. #define IVHD_DEV_RANGE_END 0x04
  43. #define IVHD_DEV_ALIAS 0x42
  44. #define IVHD_DEV_ALIAS_RANGE 0x43
  45. #define IVHD_DEV_EXT_SELECT 0x46
  46. #define IVHD_DEV_EXT_SELECT_RANGE 0x47
  47. #define IVHD_FLAG_HT_TUN_EN_MASK 0x01
  48. #define IVHD_FLAG_PASSPW_EN_MASK 0x02
  49. #define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
  50. #define IVHD_FLAG_ISOC_EN_MASK 0x08
  51. #define IVMD_FLAG_EXCL_RANGE 0x08
  52. #define IVMD_FLAG_UNITY_MAP 0x01
  53. #define ACPI_DEVFLAG_INITPASS 0x01
  54. #define ACPI_DEVFLAG_EXTINT 0x02
  55. #define ACPI_DEVFLAG_NMI 0x04
  56. #define ACPI_DEVFLAG_SYSMGT1 0x10
  57. #define ACPI_DEVFLAG_SYSMGT2 0x20
  58. #define ACPI_DEVFLAG_LINT0 0x40
  59. #define ACPI_DEVFLAG_LINT1 0x80
  60. #define ACPI_DEVFLAG_ATSDIS 0x10000000
  61. /*
  62. * ACPI table definitions
  63. *
  64. * These data structures are laid over the table to parse the important values
  65. * out of it.
  66. */
  67. /*
  68. * structure describing one IOMMU in the ACPI table. Typically followed by one
  69. * or more ivhd_entrys.
  70. */
  71. struct ivhd_header {
  72. u8 type;
  73. u8 flags;
  74. u16 length;
  75. u16 devid;
  76. u16 cap_ptr;
  77. u64 mmio_phys;
  78. u16 pci_seg;
  79. u16 info;
  80. u32 reserved;
  81. } __attribute__((packed));
  82. /*
  83. * A device entry describing which devices a specific IOMMU translates and
  84. * which requestor ids they use.
  85. */
  86. struct ivhd_entry {
  87. u8 type;
  88. u16 devid;
  89. u8 flags;
  90. u32 ext;
  91. } __attribute__((packed));
  92. /*
  93. * An AMD IOMMU memory definition structure. It defines things like exclusion
  94. * ranges for devices and regions that should be unity mapped.
  95. */
  96. struct ivmd_header {
  97. u8 type;
  98. u8 flags;
  99. u16 length;
  100. u16 devid;
  101. u16 aux;
  102. u64 resv;
  103. u64 range_start;
  104. u64 range_length;
  105. } __attribute__((packed));
  106. bool amd_iommu_dump;
  107. static int __initdata amd_iommu_detected;
  108. u16 amd_iommu_last_bdf; /* largest PCI device id we have
  109. to handle */
  110. LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
  111. we find in ACPI */
  112. #ifdef CONFIG_IOMMU_STRESS
  113. bool amd_iommu_isolate = false;
  114. #else
  115. bool amd_iommu_isolate = true; /* if true, device isolation is
  116. enabled */
  117. #endif
  118. bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
  119. LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
  120. system */
  121. /*
  122. * Pointer to the device table which is shared by all AMD IOMMUs
  123. * it is indexed by the PCI device id or the HT unit id and contains
  124. * information about the domain the device belongs to as well as the
  125. * page table root pointer.
  126. */
  127. struct dev_table_entry *amd_iommu_dev_table;
  128. /*
  129. * The alias table is a driver specific data structure which contains the
  130. * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
  131. * More than one device can share the same requestor id.
  132. */
  133. u16 *amd_iommu_alias_table;
  134. /*
  135. * The rlookup table is used to find the IOMMU which is responsible
  136. * for a specific device. It is also indexed by the PCI device id.
  137. */
  138. struct amd_iommu **amd_iommu_rlookup_table;
  139. /*
  140. * The pd table (protection domain table) is used to find the protection domain
  141. * data structure a device belongs to. Indexed with the PCI device id too.
  142. */
  143. struct protection_domain **amd_iommu_pd_table;
  144. /*
  145. * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
  146. * to know which ones are already in use.
  147. */
  148. unsigned long *amd_iommu_pd_alloc_bitmap;
  149. static u32 dev_table_size; /* size of the device table */
  150. static u32 alias_table_size; /* size of the alias table */
  151. static u32 rlookup_table_size; /* size if the rlookup table */
  152. static inline void update_last_devid(u16 devid)
  153. {
  154. if (devid > amd_iommu_last_bdf)
  155. amd_iommu_last_bdf = devid;
  156. }
  157. static inline unsigned long tbl_size(int entry_size)
  158. {
  159. unsigned shift = PAGE_SHIFT +
  160. get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
  161. return 1UL << shift;
  162. }
  163. /****************************************************************************
  164. *
  165. * AMD IOMMU MMIO register space handling functions
  166. *
  167. * These functions are used to program the IOMMU device registers in
  168. * MMIO space required for that driver.
  169. *
  170. ****************************************************************************/
  171. /*
  172. * This function set the exclusion range in the IOMMU. DMA accesses to the
  173. * exclusion range are passed through untranslated
  174. */
  175. static void iommu_set_exclusion_range(struct amd_iommu *iommu)
  176. {
  177. u64 start = iommu->exclusion_start & PAGE_MASK;
  178. u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
  179. u64 entry;
  180. if (!iommu->exclusion_start)
  181. return;
  182. entry = start | MMIO_EXCL_ENABLE_MASK;
  183. memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
  184. &entry, sizeof(entry));
  185. entry = limit;
  186. memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
  187. &entry, sizeof(entry));
  188. }
  189. /* Programs the physical address of the device table into the IOMMU hardware */
  190. static void __init iommu_set_device_table(struct amd_iommu *iommu)
  191. {
  192. u64 entry;
  193. BUG_ON(iommu->mmio_base == NULL);
  194. entry = virt_to_phys(amd_iommu_dev_table);
  195. entry |= (dev_table_size >> 12) - 1;
  196. memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
  197. &entry, sizeof(entry));
  198. }
  199. /* Generic functions to enable/disable certain features of the IOMMU. */
  200. static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
  201. {
  202. u32 ctrl;
  203. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  204. ctrl |= (1 << bit);
  205. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  206. }
  207. static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
  208. {
  209. u32 ctrl;
  210. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  211. ctrl &= ~(1 << bit);
  212. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  213. }
  214. /* Function to enable the hardware */
  215. static void iommu_enable(struct amd_iommu *iommu)
  216. {
  217. printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at %s cap 0x%hx\n",
  218. dev_name(&iommu->dev->dev), iommu->cap_ptr);
  219. iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
  220. }
  221. static void iommu_disable(struct amd_iommu *iommu)
  222. {
  223. iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
  224. }
  225. /*
  226. * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
  227. * the system has one.
  228. */
  229. static u8 * __init iommu_map_mmio_space(u64 address)
  230. {
  231. u8 *ret;
  232. if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
  233. return NULL;
  234. ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
  235. if (ret != NULL)
  236. return ret;
  237. release_mem_region(address, MMIO_REGION_LENGTH);
  238. return NULL;
  239. }
  240. static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
  241. {
  242. if (iommu->mmio_base)
  243. iounmap(iommu->mmio_base);
  244. release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
  245. }
  246. /****************************************************************************
  247. *
  248. * The functions below belong to the first pass of AMD IOMMU ACPI table
  249. * parsing. In this pass we try to find out the highest device id this
  250. * code has to handle. Upon this information the size of the shared data
  251. * structures is determined later.
  252. *
  253. ****************************************************************************/
  254. /*
  255. * This function calculates the length of a given IVHD entry
  256. */
  257. static inline int ivhd_entry_length(u8 *ivhd)
  258. {
  259. return 0x04 << (*ivhd >> 6);
  260. }
  261. /*
  262. * This function reads the last device id the IOMMU has to handle from the PCI
  263. * capability header for this IOMMU
  264. */
  265. static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
  266. {
  267. u32 cap;
  268. cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  269. update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
  270. return 0;
  271. }
  272. /*
  273. * After reading the highest device id from the IOMMU PCI capability header
  274. * this function looks if there is a higher device id defined in the ACPI table
  275. */
  276. static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
  277. {
  278. u8 *p = (void *)h, *end = (void *)h;
  279. struct ivhd_entry *dev;
  280. p += sizeof(*h);
  281. end += h->length;
  282. find_last_devid_on_pci(PCI_BUS(h->devid),
  283. PCI_SLOT(h->devid),
  284. PCI_FUNC(h->devid),
  285. h->cap_ptr);
  286. while (p < end) {
  287. dev = (struct ivhd_entry *)p;
  288. switch (dev->type) {
  289. case IVHD_DEV_SELECT:
  290. case IVHD_DEV_RANGE_END:
  291. case IVHD_DEV_ALIAS:
  292. case IVHD_DEV_EXT_SELECT:
  293. /* all the above subfield types refer to device ids */
  294. update_last_devid(dev->devid);
  295. break;
  296. default:
  297. break;
  298. }
  299. p += ivhd_entry_length(p);
  300. }
  301. WARN_ON(p != end);
  302. return 0;
  303. }
  304. /*
  305. * Iterate over all IVHD entries in the ACPI table and find the highest device
  306. * id which we need to handle. This is the first of three functions which parse
  307. * the ACPI table. So we check the checksum here.
  308. */
  309. static int __init find_last_devid_acpi(struct acpi_table_header *table)
  310. {
  311. int i;
  312. u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
  313. struct ivhd_header *h;
  314. /*
  315. * Validate checksum here so we don't need to do it when
  316. * we actually parse the table
  317. */
  318. for (i = 0; i < table->length; ++i)
  319. checksum += p[i];
  320. if (checksum != 0)
  321. /* ACPI table corrupt */
  322. return -ENODEV;
  323. p += IVRS_HEADER_LENGTH;
  324. end += table->length;
  325. while (p < end) {
  326. h = (struct ivhd_header *)p;
  327. switch (h->type) {
  328. case ACPI_IVHD_TYPE:
  329. find_last_devid_from_ivhd(h);
  330. break;
  331. default:
  332. break;
  333. }
  334. p += h->length;
  335. }
  336. WARN_ON(p != end);
  337. return 0;
  338. }
  339. /****************************************************************************
  340. *
  341. * The following functions belong the the code path which parses the ACPI table
  342. * the second time. In this ACPI parsing iteration we allocate IOMMU specific
  343. * data structures, initialize the device/alias/rlookup table and also
  344. * basically initialize the hardware.
  345. *
  346. ****************************************************************************/
  347. /*
  348. * Allocates the command buffer. This buffer is per AMD IOMMU. We can
  349. * write commands to that buffer later and the IOMMU will execute them
  350. * asynchronously
  351. */
  352. static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
  353. {
  354. u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  355. get_order(CMD_BUFFER_SIZE));
  356. if (cmd_buf == NULL)
  357. return NULL;
  358. iommu->cmd_buf_size = CMD_BUFFER_SIZE;
  359. return cmd_buf;
  360. }
  361. /*
  362. * This function writes the command buffer address to the hardware and
  363. * enables it.
  364. */
  365. static void iommu_enable_command_buffer(struct amd_iommu *iommu)
  366. {
  367. u64 entry;
  368. BUG_ON(iommu->cmd_buf == NULL);
  369. entry = (u64)virt_to_phys(iommu->cmd_buf);
  370. entry |= MMIO_CMD_SIZE_512;
  371. memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
  372. &entry, sizeof(entry));
  373. /* set head and tail to zero manually */
  374. writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  375. writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  376. iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
  377. }
  378. static void __init free_command_buffer(struct amd_iommu *iommu)
  379. {
  380. free_pages((unsigned long)iommu->cmd_buf,
  381. get_order(iommu->cmd_buf_size));
  382. }
  383. /* allocates the memory where the IOMMU will log its events to */
  384. static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
  385. {
  386. iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  387. get_order(EVT_BUFFER_SIZE));
  388. if (iommu->evt_buf == NULL)
  389. return NULL;
  390. return iommu->evt_buf;
  391. }
  392. static void iommu_enable_event_buffer(struct amd_iommu *iommu)
  393. {
  394. u64 entry;
  395. BUG_ON(iommu->evt_buf == NULL);
  396. entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
  397. memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
  398. &entry, sizeof(entry));
  399. iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
  400. }
  401. static void __init free_event_buffer(struct amd_iommu *iommu)
  402. {
  403. free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
  404. }
  405. /* sets a specific bit in the device table entry. */
  406. static void set_dev_entry_bit(u16 devid, u8 bit)
  407. {
  408. int i = (bit >> 5) & 0x07;
  409. int _bit = bit & 0x1f;
  410. amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
  411. }
  412. /* Writes the specific IOMMU for a device into the rlookup table */
  413. static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
  414. {
  415. amd_iommu_rlookup_table[devid] = iommu;
  416. }
  417. /*
  418. * This function takes the device specific flags read from the ACPI
  419. * table and sets up the device table entry with that information
  420. */
  421. static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
  422. u16 devid, u32 flags, u32 ext_flags)
  423. {
  424. if (flags & ACPI_DEVFLAG_INITPASS)
  425. set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
  426. if (flags & ACPI_DEVFLAG_EXTINT)
  427. set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
  428. if (flags & ACPI_DEVFLAG_NMI)
  429. set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
  430. if (flags & ACPI_DEVFLAG_SYSMGT1)
  431. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
  432. if (flags & ACPI_DEVFLAG_SYSMGT2)
  433. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
  434. if (flags & ACPI_DEVFLAG_LINT0)
  435. set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
  436. if (flags & ACPI_DEVFLAG_LINT1)
  437. set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
  438. set_iommu_for_device(iommu, devid);
  439. }
  440. /*
  441. * Reads the device exclusion range from ACPI and initialize IOMMU with
  442. * it
  443. */
  444. static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
  445. {
  446. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  447. if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
  448. return;
  449. if (iommu) {
  450. /*
  451. * We only can configure exclusion ranges per IOMMU, not
  452. * per device. But we can enable the exclusion range per
  453. * device. This is done here
  454. */
  455. set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
  456. iommu->exclusion_start = m->range_start;
  457. iommu->exclusion_length = m->range_length;
  458. }
  459. }
  460. /*
  461. * This function reads some important data from the IOMMU PCI space and
  462. * initializes the driver data structure with it. It reads the hardware
  463. * capabilities and the first/last device entries
  464. */
  465. static void __init init_iommu_from_pci(struct amd_iommu *iommu)
  466. {
  467. int cap_ptr = iommu->cap_ptr;
  468. u32 range, misc;
  469. pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
  470. &iommu->cap);
  471. pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
  472. &range);
  473. pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
  474. &misc);
  475. iommu->first_device = calc_devid(MMIO_GET_BUS(range),
  476. MMIO_GET_FD(range));
  477. iommu->last_device = calc_devid(MMIO_GET_BUS(range),
  478. MMIO_GET_LD(range));
  479. iommu->evt_msi_num = MMIO_MSI_NUM(misc);
  480. }
  481. /*
  482. * Takes a pointer to an AMD IOMMU entry in the ACPI table and
  483. * initializes the hardware and our data structures with it.
  484. */
  485. static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
  486. struct ivhd_header *h)
  487. {
  488. u8 *p = (u8 *)h;
  489. u8 *end = p, flags = 0;
  490. u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
  491. u32 ext_flags = 0;
  492. bool alias = false;
  493. struct ivhd_entry *e;
  494. /*
  495. * First set the recommended feature enable bits from ACPI
  496. * into the IOMMU control registers
  497. */
  498. h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
  499. iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
  500. iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
  501. h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
  502. iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
  503. iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
  504. h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
  505. iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
  506. iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
  507. h->flags & IVHD_FLAG_ISOC_EN_MASK ?
  508. iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
  509. iommu_feature_disable(iommu, CONTROL_ISOC_EN);
  510. /*
  511. * make IOMMU memory accesses cache coherent
  512. */
  513. iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
  514. /*
  515. * Done. Now parse the device entries
  516. */
  517. p += sizeof(struct ivhd_header);
  518. end += h->length;
  519. while (p < end) {
  520. e = (struct ivhd_entry *)p;
  521. switch (e->type) {
  522. case IVHD_DEV_ALL:
  523. DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
  524. " last device %02x:%02x.%x flags: %02x\n",
  525. PCI_BUS(iommu->first_device),
  526. PCI_SLOT(iommu->first_device),
  527. PCI_FUNC(iommu->first_device),
  528. PCI_BUS(iommu->last_device),
  529. PCI_SLOT(iommu->last_device),
  530. PCI_FUNC(iommu->last_device),
  531. e->flags);
  532. for (dev_i = iommu->first_device;
  533. dev_i <= iommu->last_device; ++dev_i)
  534. set_dev_entry_from_acpi(iommu, dev_i,
  535. e->flags, 0);
  536. break;
  537. case IVHD_DEV_SELECT:
  538. DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
  539. "flags: %02x\n",
  540. PCI_BUS(e->devid),
  541. PCI_SLOT(e->devid),
  542. PCI_FUNC(e->devid),
  543. e->flags);
  544. devid = e->devid;
  545. set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
  546. break;
  547. case IVHD_DEV_SELECT_RANGE_START:
  548. DUMP_printk(" DEV_SELECT_RANGE_START\t "
  549. "devid: %02x:%02x.%x flags: %02x\n",
  550. PCI_BUS(e->devid),
  551. PCI_SLOT(e->devid),
  552. PCI_FUNC(e->devid),
  553. e->flags);
  554. devid_start = e->devid;
  555. flags = e->flags;
  556. ext_flags = 0;
  557. alias = false;
  558. break;
  559. case IVHD_DEV_ALIAS:
  560. DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
  561. "flags: %02x devid_to: %02x:%02x.%x\n",
  562. PCI_BUS(e->devid),
  563. PCI_SLOT(e->devid),
  564. PCI_FUNC(e->devid),
  565. e->flags,
  566. PCI_BUS(e->ext >> 8),
  567. PCI_SLOT(e->ext >> 8),
  568. PCI_FUNC(e->ext >> 8));
  569. devid = e->devid;
  570. devid_to = e->ext >> 8;
  571. set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
  572. amd_iommu_alias_table[devid] = devid_to;
  573. break;
  574. case IVHD_DEV_ALIAS_RANGE:
  575. DUMP_printk(" DEV_ALIAS_RANGE\t\t "
  576. "devid: %02x:%02x.%x flags: %02x "
  577. "devid_to: %02x:%02x.%x\n",
  578. PCI_BUS(e->devid),
  579. PCI_SLOT(e->devid),
  580. PCI_FUNC(e->devid),
  581. e->flags,
  582. PCI_BUS(e->ext >> 8),
  583. PCI_SLOT(e->ext >> 8),
  584. PCI_FUNC(e->ext >> 8));
  585. devid_start = e->devid;
  586. flags = e->flags;
  587. devid_to = e->ext >> 8;
  588. ext_flags = 0;
  589. alias = true;
  590. break;
  591. case IVHD_DEV_EXT_SELECT:
  592. DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
  593. "flags: %02x ext: %08x\n",
  594. PCI_BUS(e->devid),
  595. PCI_SLOT(e->devid),
  596. PCI_FUNC(e->devid),
  597. e->flags, e->ext);
  598. devid = e->devid;
  599. set_dev_entry_from_acpi(iommu, devid, e->flags,
  600. e->ext);
  601. break;
  602. case IVHD_DEV_EXT_SELECT_RANGE:
  603. DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
  604. "%02x:%02x.%x flags: %02x ext: %08x\n",
  605. PCI_BUS(e->devid),
  606. PCI_SLOT(e->devid),
  607. PCI_FUNC(e->devid),
  608. e->flags, e->ext);
  609. devid_start = e->devid;
  610. flags = e->flags;
  611. ext_flags = e->ext;
  612. alias = false;
  613. break;
  614. case IVHD_DEV_RANGE_END:
  615. DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
  616. PCI_BUS(e->devid),
  617. PCI_SLOT(e->devid),
  618. PCI_FUNC(e->devid));
  619. devid = e->devid;
  620. for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
  621. if (alias)
  622. amd_iommu_alias_table[dev_i] = devid_to;
  623. set_dev_entry_from_acpi(iommu,
  624. amd_iommu_alias_table[dev_i],
  625. flags, ext_flags);
  626. }
  627. break;
  628. default:
  629. break;
  630. }
  631. p += ivhd_entry_length(p);
  632. }
  633. }
  634. /* Initializes the device->iommu mapping for the driver */
  635. static int __init init_iommu_devices(struct amd_iommu *iommu)
  636. {
  637. u16 i;
  638. for (i = iommu->first_device; i <= iommu->last_device; ++i)
  639. set_iommu_for_device(iommu, i);
  640. return 0;
  641. }
  642. static void __init free_iommu_one(struct amd_iommu *iommu)
  643. {
  644. free_command_buffer(iommu);
  645. free_event_buffer(iommu);
  646. iommu_unmap_mmio_space(iommu);
  647. }
  648. static void __init free_iommu_all(void)
  649. {
  650. struct amd_iommu *iommu, *next;
  651. for_each_iommu_safe(iommu, next) {
  652. list_del(&iommu->list);
  653. free_iommu_one(iommu);
  654. kfree(iommu);
  655. }
  656. }
  657. /*
  658. * This function clues the initialization function for one IOMMU
  659. * together and also allocates the command buffer and programs the
  660. * hardware. It does NOT enable the IOMMU. This is done afterwards.
  661. */
  662. static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
  663. {
  664. spin_lock_init(&iommu->lock);
  665. list_add_tail(&iommu->list, &amd_iommu_list);
  666. /*
  667. * Copy data from ACPI table entry to the iommu struct
  668. */
  669. iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
  670. if (!iommu->dev)
  671. return 1;
  672. iommu->cap_ptr = h->cap_ptr;
  673. iommu->pci_seg = h->pci_seg;
  674. iommu->mmio_phys = h->mmio_phys;
  675. iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
  676. if (!iommu->mmio_base)
  677. return -ENOMEM;
  678. iommu->cmd_buf = alloc_command_buffer(iommu);
  679. if (!iommu->cmd_buf)
  680. return -ENOMEM;
  681. iommu->evt_buf = alloc_event_buffer(iommu);
  682. if (!iommu->evt_buf)
  683. return -ENOMEM;
  684. iommu->int_enabled = false;
  685. init_iommu_from_pci(iommu);
  686. init_iommu_from_acpi(iommu, h);
  687. init_iommu_devices(iommu);
  688. return pci_enable_device(iommu->dev);
  689. }
  690. /*
  691. * Iterates over all IOMMU entries in the ACPI table, allocates the
  692. * IOMMU structure and initializes it with init_iommu_one()
  693. */
  694. static int __init init_iommu_all(struct acpi_table_header *table)
  695. {
  696. u8 *p = (u8 *)table, *end = (u8 *)table;
  697. struct ivhd_header *h;
  698. struct amd_iommu *iommu;
  699. int ret;
  700. end += table->length;
  701. p += IVRS_HEADER_LENGTH;
  702. while (p < end) {
  703. h = (struct ivhd_header *)p;
  704. switch (*p) {
  705. case ACPI_IVHD_TYPE:
  706. DUMP_printk("IOMMU: device: %02x:%02x.%01x cap: %04x "
  707. "seg: %d flags: %01x info %04x\n",
  708. PCI_BUS(h->devid), PCI_SLOT(h->devid),
  709. PCI_FUNC(h->devid), h->cap_ptr,
  710. h->pci_seg, h->flags, h->info);
  711. DUMP_printk(" mmio-addr: %016llx\n",
  712. h->mmio_phys);
  713. iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
  714. if (iommu == NULL)
  715. return -ENOMEM;
  716. ret = init_iommu_one(iommu, h);
  717. if (ret)
  718. return ret;
  719. break;
  720. default:
  721. break;
  722. }
  723. p += h->length;
  724. }
  725. WARN_ON(p != end);
  726. return 0;
  727. }
  728. /****************************************************************************
  729. *
  730. * The following functions initialize the MSI interrupts for all IOMMUs
  731. * in the system. Its a bit challenging because there could be multiple
  732. * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
  733. * pci_dev.
  734. *
  735. ****************************************************************************/
  736. static int __init iommu_setup_msi(struct amd_iommu *iommu)
  737. {
  738. int r;
  739. if (pci_enable_msi(iommu->dev))
  740. return 1;
  741. r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
  742. IRQF_SAMPLE_RANDOM,
  743. "AMD IOMMU",
  744. NULL);
  745. if (r) {
  746. pci_disable_msi(iommu->dev);
  747. return 1;
  748. }
  749. iommu->int_enabled = true;
  750. iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
  751. return 0;
  752. }
  753. static int iommu_init_msi(struct amd_iommu *iommu)
  754. {
  755. if (iommu->int_enabled)
  756. return 0;
  757. if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
  758. return iommu_setup_msi(iommu);
  759. return 1;
  760. }
  761. /****************************************************************************
  762. *
  763. * The next functions belong to the third pass of parsing the ACPI
  764. * table. In this last pass the memory mapping requirements are
  765. * gathered (like exclusion and unity mapping reanges).
  766. *
  767. ****************************************************************************/
  768. static void __init free_unity_maps(void)
  769. {
  770. struct unity_map_entry *entry, *next;
  771. list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
  772. list_del(&entry->list);
  773. kfree(entry);
  774. }
  775. }
  776. /* called when we find an exclusion range definition in ACPI */
  777. static int __init init_exclusion_range(struct ivmd_header *m)
  778. {
  779. int i;
  780. switch (m->type) {
  781. case ACPI_IVMD_TYPE:
  782. set_device_exclusion_range(m->devid, m);
  783. break;
  784. case ACPI_IVMD_TYPE_ALL:
  785. for (i = 0; i <= amd_iommu_last_bdf; ++i)
  786. set_device_exclusion_range(i, m);
  787. break;
  788. case ACPI_IVMD_TYPE_RANGE:
  789. for (i = m->devid; i <= m->aux; ++i)
  790. set_device_exclusion_range(i, m);
  791. break;
  792. default:
  793. break;
  794. }
  795. return 0;
  796. }
  797. /* called for unity map ACPI definition */
  798. static int __init init_unity_map_range(struct ivmd_header *m)
  799. {
  800. struct unity_map_entry *e = 0;
  801. char *s;
  802. e = kzalloc(sizeof(*e), GFP_KERNEL);
  803. if (e == NULL)
  804. return -ENOMEM;
  805. switch (m->type) {
  806. default:
  807. kfree(e);
  808. return 0;
  809. case ACPI_IVMD_TYPE:
  810. s = "IVMD_TYPEi\t\t\t";
  811. e->devid_start = e->devid_end = m->devid;
  812. break;
  813. case ACPI_IVMD_TYPE_ALL:
  814. s = "IVMD_TYPE_ALL\t\t";
  815. e->devid_start = 0;
  816. e->devid_end = amd_iommu_last_bdf;
  817. break;
  818. case ACPI_IVMD_TYPE_RANGE:
  819. s = "IVMD_TYPE_RANGE\t\t";
  820. e->devid_start = m->devid;
  821. e->devid_end = m->aux;
  822. break;
  823. }
  824. e->address_start = PAGE_ALIGN(m->range_start);
  825. e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
  826. e->prot = m->flags >> 1;
  827. DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
  828. " range_start: %016llx range_end: %016llx flags: %x\n", s,
  829. PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
  830. PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
  831. PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
  832. e->address_start, e->address_end, m->flags);
  833. list_add_tail(&e->list, &amd_iommu_unity_map);
  834. return 0;
  835. }
  836. /* iterates over all memory definitions we find in the ACPI table */
  837. static int __init init_memory_definitions(struct acpi_table_header *table)
  838. {
  839. u8 *p = (u8 *)table, *end = (u8 *)table;
  840. struct ivmd_header *m;
  841. end += table->length;
  842. p += IVRS_HEADER_LENGTH;
  843. while (p < end) {
  844. m = (struct ivmd_header *)p;
  845. if (m->flags & IVMD_FLAG_EXCL_RANGE)
  846. init_exclusion_range(m);
  847. else if (m->flags & IVMD_FLAG_UNITY_MAP)
  848. init_unity_map_range(m);
  849. p += m->length;
  850. }
  851. return 0;
  852. }
  853. /*
  854. * Init the device table to not allow DMA access for devices and
  855. * suppress all page faults
  856. */
  857. static void init_device_table(void)
  858. {
  859. u16 devid;
  860. for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
  861. set_dev_entry_bit(devid, DEV_ENTRY_VALID);
  862. set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
  863. }
  864. }
  865. /*
  866. * This function finally enables all IOMMUs found in the system after
  867. * they have been initialized
  868. */
  869. static void enable_iommus(void)
  870. {
  871. struct amd_iommu *iommu;
  872. for_each_iommu(iommu) {
  873. iommu_set_device_table(iommu);
  874. iommu_enable_command_buffer(iommu);
  875. iommu_enable_event_buffer(iommu);
  876. iommu_set_exclusion_range(iommu);
  877. iommu_init_msi(iommu);
  878. iommu_enable(iommu);
  879. }
  880. }
  881. static void disable_iommus(void)
  882. {
  883. struct amd_iommu *iommu;
  884. for_each_iommu(iommu)
  885. iommu_disable(iommu);
  886. }
  887. /*
  888. * Suspend/Resume support
  889. * disable suspend until real resume implemented
  890. */
  891. static int amd_iommu_resume(struct sys_device *dev)
  892. {
  893. /*
  894. * Disable IOMMUs before reprogramming the hardware registers.
  895. * IOMMU is still enabled from the resume kernel.
  896. */
  897. disable_iommus();
  898. /* re-load the hardware */
  899. enable_iommus();
  900. /*
  901. * we have to flush after the IOMMUs are enabled because a
  902. * disabled IOMMU will never execute the commands we send
  903. */
  904. amd_iommu_flush_all_domains();
  905. amd_iommu_flush_all_devices();
  906. return 0;
  907. }
  908. static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
  909. {
  910. /* disable IOMMUs to go out of the way for BIOS */
  911. disable_iommus();
  912. return 0;
  913. }
  914. static struct sysdev_class amd_iommu_sysdev_class = {
  915. .name = "amd_iommu",
  916. .suspend = amd_iommu_suspend,
  917. .resume = amd_iommu_resume,
  918. };
  919. static struct sys_device device_amd_iommu = {
  920. .id = 0,
  921. .cls = &amd_iommu_sysdev_class,
  922. };
  923. /*
  924. * This is the core init function for AMD IOMMU hardware in the system.
  925. * This function is called from the generic x86 DMA layer initialization
  926. * code.
  927. *
  928. * This function basically parses the ACPI table for AMD IOMMU (IVRS)
  929. * three times:
  930. *
  931. * 1 pass) Find the highest PCI device id the driver has to handle.
  932. * Upon this information the size of the data structures is
  933. * determined that needs to be allocated.
  934. *
  935. * 2 pass) Initialize the data structures just allocated with the
  936. * information in the ACPI table about available AMD IOMMUs
  937. * in the system. It also maps the PCI devices in the
  938. * system to specific IOMMUs
  939. *
  940. * 3 pass) After the basic data structures are allocated and
  941. * initialized we update them with information about memory
  942. * remapping requirements parsed out of the ACPI table in
  943. * this last pass.
  944. *
  945. * After that the hardware is initialized and ready to go. In the last
  946. * step we do some Linux specific things like registering the driver in
  947. * the dma_ops interface and initializing the suspend/resume support
  948. * functions. Finally it prints some information about AMD IOMMUs and
  949. * the driver state and enables the hardware.
  950. */
  951. int __init amd_iommu_init(void)
  952. {
  953. int i, ret = 0;
  954. if (no_iommu) {
  955. printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
  956. return 0;
  957. }
  958. if (!amd_iommu_detected)
  959. return -ENODEV;
  960. /*
  961. * First parse ACPI tables to find the largest Bus/Dev/Func
  962. * we need to handle. Upon this information the shared data
  963. * structures for the IOMMUs in the system will be allocated
  964. */
  965. if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
  966. return -ENODEV;
  967. dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
  968. alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
  969. rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
  970. ret = -ENOMEM;
  971. /* Device table - directly used by all IOMMUs */
  972. amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  973. get_order(dev_table_size));
  974. if (amd_iommu_dev_table == NULL)
  975. goto out;
  976. /*
  977. * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
  978. * IOMMU see for that device
  979. */
  980. amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
  981. get_order(alias_table_size));
  982. if (amd_iommu_alias_table == NULL)
  983. goto free;
  984. /* IOMMU rlookup table - find the IOMMU for a specific device */
  985. amd_iommu_rlookup_table = (void *)__get_free_pages(
  986. GFP_KERNEL | __GFP_ZERO,
  987. get_order(rlookup_table_size));
  988. if (amd_iommu_rlookup_table == NULL)
  989. goto free;
  990. /*
  991. * Protection Domain table - maps devices to protection domains
  992. * This table has the same size as the rlookup_table
  993. */
  994. amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  995. get_order(rlookup_table_size));
  996. if (amd_iommu_pd_table == NULL)
  997. goto free;
  998. amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
  999. GFP_KERNEL | __GFP_ZERO,
  1000. get_order(MAX_DOMAIN_ID/8));
  1001. if (amd_iommu_pd_alloc_bitmap == NULL)
  1002. goto free;
  1003. /* init the device table */
  1004. init_device_table();
  1005. /*
  1006. * let all alias entries point to itself
  1007. */
  1008. for (i = 0; i <= amd_iommu_last_bdf; ++i)
  1009. amd_iommu_alias_table[i] = i;
  1010. /*
  1011. * never allocate domain 0 because its used as the non-allocated and
  1012. * error value placeholder
  1013. */
  1014. amd_iommu_pd_alloc_bitmap[0] = 1;
  1015. /*
  1016. * now the data structures are allocated and basically initialized
  1017. * start the real acpi table scan
  1018. */
  1019. ret = -ENODEV;
  1020. if (acpi_table_parse("IVRS", init_iommu_all) != 0)
  1021. goto free;
  1022. if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
  1023. goto free;
  1024. ret = sysdev_class_register(&amd_iommu_sysdev_class);
  1025. if (ret)
  1026. goto free;
  1027. ret = sysdev_register(&device_amd_iommu);
  1028. if (ret)
  1029. goto free;
  1030. ret = amd_iommu_init_dma_ops();
  1031. if (ret)
  1032. goto free;
  1033. enable_iommus();
  1034. printk(KERN_INFO "AMD IOMMU: device isolation ");
  1035. if (amd_iommu_isolate)
  1036. printk("enabled\n");
  1037. else
  1038. printk("disabled\n");
  1039. if (amd_iommu_unmap_flush)
  1040. printk(KERN_INFO "AMD IOMMU: IO/TLB flush on unmap enabled\n");
  1041. else
  1042. printk(KERN_INFO "AMD IOMMU: Lazy IO/TLB flushing enabled\n");
  1043. out:
  1044. return ret;
  1045. free:
  1046. free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
  1047. get_order(MAX_DOMAIN_ID/8));
  1048. free_pages((unsigned long)amd_iommu_pd_table,
  1049. get_order(rlookup_table_size));
  1050. free_pages((unsigned long)amd_iommu_rlookup_table,
  1051. get_order(rlookup_table_size));
  1052. free_pages((unsigned long)amd_iommu_alias_table,
  1053. get_order(alias_table_size));
  1054. free_pages((unsigned long)amd_iommu_dev_table,
  1055. get_order(dev_table_size));
  1056. free_iommu_all();
  1057. free_unity_maps();
  1058. goto out;
  1059. }
  1060. /****************************************************************************
  1061. *
  1062. * Early detect code. This code runs at IOMMU detection time in the DMA
  1063. * layer. It just looks if there is an IVRS ACPI table to detect AMD
  1064. * IOMMUs
  1065. *
  1066. ****************************************************************************/
  1067. static int __init early_amd_iommu_detect(struct acpi_table_header *table)
  1068. {
  1069. return 0;
  1070. }
  1071. void __init amd_iommu_detect(void)
  1072. {
  1073. if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
  1074. return;
  1075. if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
  1076. iommu_detected = 1;
  1077. amd_iommu_detected = 1;
  1078. #ifdef CONFIG_GART_IOMMU
  1079. gart_iommu_aperture_disabled = 1;
  1080. gart_iommu_aperture = 0;
  1081. #endif
  1082. }
  1083. }
  1084. /****************************************************************************
  1085. *
  1086. * Parsing functions for the AMD IOMMU specific kernel command line
  1087. * options.
  1088. *
  1089. ****************************************************************************/
  1090. static int __init parse_amd_iommu_dump(char *str)
  1091. {
  1092. amd_iommu_dump = true;
  1093. return 1;
  1094. }
  1095. static int __init parse_amd_iommu_options(char *str)
  1096. {
  1097. for (; *str; ++str) {
  1098. if (strncmp(str, "isolate", 7) == 0)
  1099. amd_iommu_isolate = true;
  1100. if (strncmp(str, "share", 5) == 0)
  1101. amd_iommu_isolate = false;
  1102. if (strncmp(str, "fullflush", 9) == 0)
  1103. amd_iommu_unmap_flush = true;
  1104. }
  1105. return 1;
  1106. }
  1107. __setup("amd_iommu_dump", parse_amd_iommu_dump);
  1108. __setup("amd_iommu=", parse_amd_iommu_options);