processor.h 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/system.h>
  15. #include <asm/page.h>
  16. #include <asm/pgtable_types.h>
  17. #include <asm/percpu.h>
  18. #include <asm/msr.h>
  19. #include <asm/desc_defs.h>
  20. #include <asm/nops.h>
  21. #include <asm/ds.h>
  22. #include <linux/personality.h>
  23. #include <linux/cpumask.h>
  24. #include <linux/cache.h>
  25. #include <linux/threads.h>
  26. #include <linux/init.h>
  27. /*
  28. * Default implementation of macro that returns current
  29. * instruction pointer ("program counter").
  30. */
  31. static inline void *current_text_addr(void)
  32. {
  33. void *pc;
  34. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  35. return pc;
  36. }
  37. #ifdef CONFIG_X86_VSMP
  38. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  39. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  40. #else
  41. # define ARCH_MIN_TASKALIGN 16
  42. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  43. #endif
  44. /*
  45. * CPU type and hardware bug flags. Kept separately for each CPU.
  46. * Members of this structure are referenced in head.S, so think twice
  47. * before touching them. [mj]
  48. */
  49. struct cpuinfo_x86 {
  50. __u8 x86; /* CPU family */
  51. __u8 x86_vendor; /* CPU vendor */
  52. __u8 x86_model;
  53. __u8 x86_mask;
  54. #ifdef CONFIG_X86_32
  55. char wp_works_ok; /* It doesn't on 386's */
  56. /* Problems on some 486Dx4's and old 386's: */
  57. char hlt_works_ok;
  58. char hard_math;
  59. char rfu;
  60. char fdiv_bug;
  61. char f00f_bug;
  62. char coma_bug;
  63. char pad0;
  64. #else
  65. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  66. int x86_tlbsize;
  67. #endif
  68. __u8 x86_virt_bits;
  69. __u8 x86_phys_bits;
  70. /* CPUID returned core id bits: */
  71. __u8 x86_coreid_bits;
  72. /* Max extended CPUID function supported: */
  73. __u32 extended_cpuid_level;
  74. /* Maximum supported CPUID level, -1=no CPUID: */
  75. int cpuid_level;
  76. __u32 x86_capability[NCAPINTS];
  77. char x86_vendor_id[16];
  78. char x86_model_id[64];
  79. /* in KB - valid for CPUS which support this call: */
  80. int x86_cache_size;
  81. int x86_cache_alignment; /* In bytes */
  82. int x86_power;
  83. unsigned long loops_per_jiffy;
  84. #ifdef CONFIG_SMP
  85. /* cpus sharing the last level cache: */
  86. cpumask_var_t llc_shared_map;
  87. #endif
  88. /* cpuid returned max cores value: */
  89. u16 x86_max_cores;
  90. u16 apicid;
  91. u16 initial_apicid;
  92. u16 x86_clflush_size;
  93. #ifdef CONFIG_SMP
  94. /* number of cores as seen by the OS: */
  95. u16 booted_cores;
  96. /* Physical processor id: */
  97. u16 phys_proc_id;
  98. /* Core id: */
  99. u16 cpu_core_id;
  100. /* Index into per_cpu list: */
  101. u16 cpu_index;
  102. #endif
  103. unsigned int x86_hyper_vendor;
  104. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  105. #define X86_VENDOR_INTEL 0
  106. #define X86_VENDOR_CYRIX 1
  107. #define X86_VENDOR_AMD 2
  108. #define X86_VENDOR_UMC 3
  109. #define X86_VENDOR_CENTAUR 5
  110. #define X86_VENDOR_TRANSMETA 7
  111. #define X86_VENDOR_NSC 8
  112. #define X86_VENDOR_NUM 9
  113. #define X86_VENDOR_UNKNOWN 0xff
  114. #define X86_HYPER_VENDOR_NONE 0
  115. #define X86_HYPER_VENDOR_VMWARE 1
  116. /*
  117. * capabilities of CPUs
  118. */
  119. extern struct cpuinfo_x86 boot_cpu_data;
  120. extern struct cpuinfo_x86 new_cpu_data;
  121. extern struct tss_struct doublefault_tss;
  122. extern __u32 cpu_caps_cleared[NCAPINTS];
  123. extern __u32 cpu_caps_set[NCAPINTS];
  124. #ifdef CONFIG_SMP
  125. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  126. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  127. #define current_cpu_data __get_cpu_var(cpu_info)
  128. #else
  129. #define cpu_data(cpu) boot_cpu_data
  130. #define current_cpu_data boot_cpu_data
  131. #endif
  132. extern const struct seq_operations cpuinfo_op;
  133. static inline int hlt_works(int cpu)
  134. {
  135. #ifdef CONFIG_X86_32
  136. return cpu_data(cpu).hlt_works_ok;
  137. #else
  138. return 1;
  139. #endif
  140. }
  141. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  142. extern void cpu_detect(struct cpuinfo_x86 *c);
  143. extern struct pt_regs *idle_regs(struct pt_regs *);
  144. extern void early_cpu_init(void);
  145. extern void identify_boot_cpu(void);
  146. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  147. extern void print_cpu_info(struct cpuinfo_x86 *);
  148. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  149. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  150. extern unsigned short num_cache_leaves;
  151. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  152. extern void detect_ht(struct cpuinfo_x86 *c);
  153. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  154. unsigned int *ecx, unsigned int *edx)
  155. {
  156. /* ecx is often an input as well as an output. */
  157. asm("cpuid"
  158. : "=a" (*eax),
  159. "=b" (*ebx),
  160. "=c" (*ecx),
  161. "=d" (*edx)
  162. : "0" (*eax), "2" (*ecx));
  163. }
  164. static inline void load_cr3(pgd_t *pgdir)
  165. {
  166. write_cr3(__pa(pgdir));
  167. }
  168. #ifdef CONFIG_X86_32
  169. /* This is the TSS defined by the hardware. */
  170. struct x86_hw_tss {
  171. unsigned short back_link, __blh;
  172. unsigned long sp0;
  173. unsigned short ss0, __ss0h;
  174. unsigned long sp1;
  175. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  176. unsigned short ss1, __ss1h;
  177. unsigned long sp2;
  178. unsigned short ss2, __ss2h;
  179. unsigned long __cr3;
  180. unsigned long ip;
  181. unsigned long flags;
  182. unsigned long ax;
  183. unsigned long cx;
  184. unsigned long dx;
  185. unsigned long bx;
  186. unsigned long sp;
  187. unsigned long bp;
  188. unsigned long si;
  189. unsigned long di;
  190. unsigned short es, __esh;
  191. unsigned short cs, __csh;
  192. unsigned short ss, __ssh;
  193. unsigned short ds, __dsh;
  194. unsigned short fs, __fsh;
  195. unsigned short gs, __gsh;
  196. unsigned short ldt, __ldth;
  197. unsigned short trace;
  198. unsigned short io_bitmap_base;
  199. } __attribute__((packed));
  200. #else
  201. struct x86_hw_tss {
  202. u32 reserved1;
  203. u64 sp0;
  204. u64 sp1;
  205. u64 sp2;
  206. u64 reserved2;
  207. u64 ist[7];
  208. u32 reserved3;
  209. u32 reserved4;
  210. u16 reserved5;
  211. u16 io_bitmap_base;
  212. } __attribute__((packed)) ____cacheline_aligned;
  213. #endif
  214. /*
  215. * IO-bitmap sizes:
  216. */
  217. #define IO_BITMAP_BITS 65536
  218. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  219. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  220. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  221. #define INVALID_IO_BITMAP_OFFSET 0x8000
  222. struct tss_struct {
  223. /*
  224. * The hardware state:
  225. */
  226. struct x86_hw_tss x86_tss;
  227. /*
  228. * The extra 1 is there because the CPU will access an
  229. * additional byte beyond the end of the IO permission
  230. * bitmap. The extra byte must be all 1 bits, and must
  231. * be within the limit.
  232. */
  233. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  234. /*
  235. * .. and then another 0x100 bytes for the emergency kernel stack:
  236. */
  237. unsigned long stack[64];
  238. } ____cacheline_aligned;
  239. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  240. /*
  241. * Save the original ist values for checking stack pointers during debugging
  242. */
  243. struct orig_ist {
  244. unsigned long ist[7];
  245. };
  246. #define MXCSR_DEFAULT 0x1f80
  247. struct i387_fsave_struct {
  248. u32 cwd; /* FPU Control Word */
  249. u32 swd; /* FPU Status Word */
  250. u32 twd; /* FPU Tag Word */
  251. u32 fip; /* FPU IP Offset */
  252. u32 fcs; /* FPU IP Selector */
  253. u32 foo; /* FPU Operand Pointer Offset */
  254. u32 fos; /* FPU Operand Pointer Selector */
  255. /* 8*10 bytes for each FP-reg = 80 bytes: */
  256. u32 st_space[20];
  257. /* Software status information [not touched by FSAVE ]: */
  258. u32 status;
  259. };
  260. struct i387_fxsave_struct {
  261. u16 cwd; /* Control Word */
  262. u16 swd; /* Status Word */
  263. u16 twd; /* Tag Word */
  264. u16 fop; /* Last Instruction Opcode */
  265. union {
  266. struct {
  267. u64 rip; /* Instruction Pointer */
  268. u64 rdp; /* Data Pointer */
  269. };
  270. struct {
  271. u32 fip; /* FPU IP Offset */
  272. u32 fcs; /* FPU IP Selector */
  273. u32 foo; /* FPU Operand Offset */
  274. u32 fos; /* FPU Operand Selector */
  275. };
  276. };
  277. u32 mxcsr; /* MXCSR Register State */
  278. u32 mxcsr_mask; /* MXCSR Mask */
  279. /* 8*16 bytes for each FP-reg = 128 bytes: */
  280. u32 st_space[32];
  281. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  282. u32 xmm_space[64];
  283. u32 padding[12];
  284. union {
  285. u32 padding1[12];
  286. u32 sw_reserved[12];
  287. };
  288. } __attribute__((aligned(16)));
  289. struct i387_soft_struct {
  290. u32 cwd;
  291. u32 swd;
  292. u32 twd;
  293. u32 fip;
  294. u32 fcs;
  295. u32 foo;
  296. u32 fos;
  297. /* 8*10 bytes for each FP-reg = 80 bytes: */
  298. u32 st_space[20];
  299. u8 ftop;
  300. u8 changed;
  301. u8 lookahead;
  302. u8 no_update;
  303. u8 rm;
  304. u8 alimit;
  305. struct math_emu_info *info;
  306. u32 entry_eip;
  307. };
  308. struct ymmh_struct {
  309. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  310. u32 ymmh_space[64];
  311. };
  312. struct xsave_hdr_struct {
  313. u64 xstate_bv;
  314. u64 reserved1[2];
  315. u64 reserved2[5];
  316. } __attribute__((packed));
  317. struct xsave_struct {
  318. struct i387_fxsave_struct i387;
  319. struct xsave_hdr_struct xsave_hdr;
  320. struct ymmh_struct ymmh;
  321. /* new processor state extensions will go here */
  322. } __attribute__ ((packed, aligned (64)));
  323. union thread_xstate {
  324. struct i387_fsave_struct fsave;
  325. struct i387_fxsave_struct fxsave;
  326. struct i387_soft_struct soft;
  327. struct xsave_struct xsave;
  328. };
  329. #ifdef CONFIG_X86_64
  330. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  331. union irq_stack_union {
  332. char irq_stack[IRQ_STACK_SIZE];
  333. /*
  334. * GCC hardcodes the stack canary as %gs:40. Since the
  335. * irq_stack is the object at %gs:0, we reserve the bottom
  336. * 48 bytes of the irq stack for the canary.
  337. */
  338. struct {
  339. char gs_base[40];
  340. unsigned long stack_canary;
  341. };
  342. };
  343. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
  344. DECLARE_INIT_PER_CPU(irq_stack_union);
  345. DECLARE_PER_CPU(char *, irq_stack_ptr);
  346. DECLARE_PER_CPU(unsigned int, irq_count);
  347. extern unsigned long kernel_eflags;
  348. extern asmlinkage void ignore_sysret(void);
  349. #else /* X86_64 */
  350. #ifdef CONFIG_CC_STACKPROTECTOR
  351. DECLARE_PER_CPU(unsigned long, stack_canary);
  352. #endif
  353. #endif /* X86_64 */
  354. extern unsigned int xstate_size;
  355. extern void free_thread_xstate(struct task_struct *);
  356. extern struct kmem_cache *task_xstate_cachep;
  357. struct thread_struct {
  358. /* Cached TLS descriptors: */
  359. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  360. unsigned long sp0;
  361. unsigned long sp;
  362. #ifdef CONFIG_X86_32
  363. unsigned long sysenter_cs;
  364. #else
  365. unsigned long usersp; /* Copy from PDA */
  366. unsigned short es;
  367. unsigned short ds;
  368. unsigned short fsindex;
  369. unsigned short gsindex;
  370. #endif
  371. #ifdef CONFIG_X86_32
  372. unsigned long ip;
  373. #endif
  374. #ifdef CONFIG_X86_64
  375. unsigned long fs;
  376. #endif
  377. unsigned long gs;
  378. /* Hardware debugging registers: */
  379. unsigned long debugreg0;
  380. unsigned long debugreg1;
  381. unsigned long debugreg2;
  382. unsigned long debugreg3;
  383. unsigned long debugreg6;
  384. unsigned long debugreg7;
  385. /* Fault info: */
  386. unsigned long cr2;
  387. unsigned long trap_no;
  388. unsigned long error_code;
  389. /* floating point and extended processor state */
  390. union thread_xstate *xstate;
  391. #ifdef CONFIG_X86_32
  392. /* Virtual 86 mode info */
  393. struct vm86_struct __user *vm86_info;
  394. unsigned long screen_bitmap;
  395. unsigned long v86flags;
  396. unsigned long v86mask;
  397. unsigned long saved_sp0;
  398. unsigned int saved_fs;
  399. unsigned int saved_gs;
  400. #endif
  401. /* IO permissions: */
  402. unsigned long *io_bitmap_ptr;
  403. unsigned long iopl;
  404. /* Max allowed port in the bitmap, in bytes: */
  405. unsigned io_bitmap_max;
  406. /* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
  407. unsigned long debugctlmsr;
  408. /* Debug Store context; see asm/ds.h */
  409. struct ds_context *ds_ctx;
  410. };
  411. static inline unsigned long native_get_debugreg(int regno)
  412. {
  413. unsigned long val = 0; /* Damn you, gcc! */
  414. switch (regno) {
  415. case 0:
  416. asm("mov %%db0, %0" :"=r" (val));
  417. break;
  418. case 1:
  419. asm("mov %%db1, %0" :"=r" (val));
  420. break;
  421. case 2:
  422. asm("mov %%db2, %0" :"=r" (val));
  423. break;
  424. case 3:
  425. asm("mov %%db3, %0" :"=r" (val));
  426. break;
  427. case 6:
  428. asm("mov %%db6, %0" :"=r" (val));
  429. break;
  430. case 7:
  431. asm("mov %%db7, %0" :"=r" (val));
  432. break;
  433. default:
  434. BUG();
  435. }
  436. return val;
  437. }
  438. static inline void native_set_debugreg(int regno, unsigned long value)
  439. {
  440. switch (regno) {
  441. case 0:
  442. asm("mov %0, %%db0" ::"r" (value));
  443. break;
  444. case 1:
  445. asm("mov %0, %%db1" ::"r" (value));
  446. break;
  447. case 2:
  448. asm("mov %0, %%db2" ::"r" (value));
  449. break;
  450. case 3:
  451. asm("mov %0, %%db3" ::"r" (value));
  452. break;
  453. case 6:
  454. asm("mov %0, %%db6" ::"r" (value));
  455. break;
  456. case 7:
  457. asm("mov %0, %%db7" ::"r" (value));
  458. break;
  459. default:
  460. BUG();
  461. }
  462. }
  463. /*
  464. * Set IOPL bits in EFLAGS from given mask
  465. */
  466. static inline void native_set_iopl_mask(unsigned mask)
  467. {
  468. #ifdef CONFIG_X86_32
  469. unsigned int reg;
  470. asm volatile ("pushfl;"
  471. "popl %0;"
  472. "andl %1, %0;"
  473. "orl %2, %0;"
  474. "pushl %0;"
  475. "popfl"
  476. : "=&r" (reg)
  477. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  478. #endif
  479. }
  480. static inline void
  481. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  482. {
  483. tss->x86_tss.sp0 = thread->sp0;
  484. #ifdef CONFIG_X86_32
  485. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  486. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  487. tss->x86_tss.ss1 = thread->sysenter_cs;
  488. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  489. }
  490. #endif
  491. }
  492. static inline void native_swapgs(void)
  493. {
  494. #ifdef CONFIG_X86_64
  495. asm volatile("swapgs" ::: "memory");
  496. #endif
  497. }
  498. #ifdef CONFIG_PARAVIRT
  499. #include <asm/paravirt.h>
  500. #else
  501. #define __cpuid native_cpuid
  502. #define paravirt_enabled() 0
  503. /*
  504. * These special macros can be used to get or set a debugging register
  505. */
  506. #define get_debugreg(var, register) \
  507. (var) = native_get_debugreg(register)
  508. #define set_debugreg(value, register) \
  509. native_set_debugreg(register, value)
  510. static inline void load_sp0(struct tss_struct *tss,
  511. struct thread_struct *thread)
  512. {
  513. native_load_sp0(tss, thread);
  514. }
  515. #define set_iopl_mask native_set_iopl_mask
  516. #endif /* CONFIG_PARAVIRT */
  517. /*
  518. * Save the cr4 feature set we're using (ie
  519. * Pentium 4MB enable and PPro Global page
  520. * enable), so that any CPU's that boot up
  521. * after us can get the correct flags.
  522. */
  523. extern unsigned long mmu_cr4_features;
  524. static inline void set_in_cr4(unsigned long mask)
  525. {
  526. unsigned cr4;
  527. mmu_cr4_features |= mask;
  528. cr4 = read_cr4();
  529. cr4 |= mask;
  530. write_cr4(cr4);
  531. }
  532. static inline void clear_in_cr4(unsigned long mask)
  533. {
  534. unsigned cr4;
  535. mmu_cr4_features &= ~mask;
  536. cr4 = read_cr4();
  537. cr4 &= ~mask;
  538. write_cr4(cr4);
  539. }
  540. typedef struct {
  541. unsigned long seg;
  542. } mm_segment_t;
  543. /*
  544. * create a kernel thread without removing it from tasklists
  545. */
  546. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  547. /* Free all resources held by a thread. */
  548. extern void release_thread(struct task_struct *);
  549. /* Prepare to copy thread state - unlazy all lazy state */
  550. extern void prepare_to_copy(struct task_struct *tsk);
  551. unsigned long get_wchan(struct task_struct *p);
  552. /*
  553. * Generic CPUID function
  554. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  555. * resulting in stale register contents being returned.
  556. */
  557. static inline void cpuid(unsigned int op,
  558. unsigned int *eax, unsigned int *ebx,
  559. unsigned int *ecx, unsigned int *edx)
  560. {
  561. *eax = op;
  562. *ecx = 0;
  563. __cpuid(eax, ebx, ecx, edx);
  564. }
  565. /* Some CPUID calls want 'count' to be placed in ecx */
  566. static inline void cpuid_count(unsigned int op, int count,
  567. unsigned int *eax, unsigned int *ebx,
  568. unsigned int *ecx, unsigned int *edx)
  569. {
  570. *eax = op;
  571. *ecx = count;
  572. __cpuid(eax, ebx, ecx, edx);
  573. }
  574. /*
  575. * CPUID functions returning a single datum
  576. */
  577. static inline unsigned int cpuid_eax(unsigned int op)
  578. {
  579. unsigned int eax, ebx, ecx, edx;
  580. cpuid(op, &eax, &ebx, &ecx, &edx);
  581. return eax;
  582. }
  583. static inline unsigned int cpuid_ebx(unsigned int op)
  584. {
  585. unsigned int eax, ebx, ecx, edx;
  586. cpuid(op, &eax, &ebx, &ecx, &edx);
  587. return ebx;
  588. }
  589. static inline unsigned int cpuid_ecx(unsigned int op)
  590. {
  591. unsigned int eax, ebx, ecx, edx;
  592. cpuid(op, &eax, &ebx, &ecx, &edx);
  593. return ecx;
  594. }
  595. static inline unsigned int cpuid_edx(unsigned int op)
  596. {
  597. unsigned int eax, ebx, ecx, edx;
  598. cpuid(op, &eax, &ebx, &ecx, &edx);
  599. return edx;
  600. }
  601. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  602. static inline void rep_nop(void)
  603. {
  604. asm volatile("rep; nop" ::: "memory");
  605. }
  606. static inline void cpu_relax(void)
  607. {
  608. rep_nop();
  609. }
  610. /* Stop speculative execution: */
  611. static inline void sync_core(void)
  612. {
  613. int tmp;
  614. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  615. : "ebx", "ecx", "edx", "memory");
  616. }
  617. static inline void __monitor(const void *eax, unsigned long ecx,
  618. unsigned long edx)
  619. {
  620. /* "monitor %eax, %ecx, %edx;" */
  621. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  622. :: "a" (eax), "c" (ecx), "d"(edx));
  623. }
  624. static inline void __mwait(unsigned long eax, unsigned long ecx)
  625. {
  626. /* "mwait %eax, %ecx;" */
  627. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  628. :: "a" (eax), "c" (ecx));
  629. }
  630. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  631. {
  632. trace_hardirqs_on();
  633. /* "mwait %eax, %ecx;" */
  634. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  635. :: "a" (eax), "c" (ecx));
  636. }
  637. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  638. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  639. extern void init_c1e_mask(void);
  640. extern unsigned long boot_option_idle_override;
  641. extern unsigned long idle_halt;
  642. extern unsigned long idle_nomwait;
  643. /*
  644. * on systems with caches, caches must be flashed as the absolute
  645. * last instruction before going into a suspended halt. Otherwise,
  646. * dirty data can linger in the cache and become stale on resume,
  647. * leading to strange errors.
  648. *
  649. * perform a variety of operations to guarantee that the compiler
  650. * will not reorder instructions. wbinvd itself is serializing
  651. * so the processor will not reorder.
  652. *
  653. * Systems without cache can just go into halt.
  654. */
  655. static inline void wbinvd_halt(void)
  656. {
  657. mb();
  658. /* check for clflush to determine if wbinvd is legal */
  659. if (cpu_has_clflush)
  660. asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
  661. else
  662. while (1)
  663. halt();
  664. }
  665. extern void enable_sep_cpu(void);
  666. extern int sysenter_setup(void);
  667. /* Defined in head.S */
  668. extern struct desc_ptr early_gdt_descr;
  669. extern void cpu_set_gdt(int);
  670. extern void switch_to_new_gdt(int);
  671. extern void load_percpu_segment(int);
  672. extern void cpu_init(void);
  673. static inline unsigned long get_debugctlmsr(void)
  674. {
  675. unsigned long debugctlmsr = 0;
  676. #ifndef CONFIG_X86_DEBUGCTLMSR
  677. if (boot_cpu_data.x86 < 6)
  678. return 0;
  679. #endif
  680. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  681. return debugctlmsr;
  682. }
  683. static inline unsigned long get_debugctlmsr_on_cpu(int cpu)
  684. {
  685. u64 debugctlmsr = 0;
  686. u32 val1, val2;
  687. #ifndef CONFIG_X86_DEBUGCTLMSR
  688. if (boot_cpu_data.x86 < 6)
  689. return 0;
  690. #endif
  691. rdmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR, &val1, &val2);
  692. debugctlmsr = val1 | ((u64)val2 << 32);
  693. return debugctlmsr;
  694. }
  695. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  696. {
  697. #ifndef CONFIG_X86_DEBUGCTLMSR
  698. if (boot_cpu_data.x86 < 6)
  699. return;
  700. #endif
  701. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  702. }
  703. static inline void update_debugctlmsr_on_cpu(int cpu,
  704. unsigned long debugctlmsr)
  705. {
  706. #ifndef CONFIG_X86_DEBUGCTLMSR
  707. if (boot_cpu_data.x86 < 6)
  708. return;
  709. #endif
  710. wrmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR,
  711. (u32)((u64)debugctlmsr),
  712. (u32)((u64)debugctlmsr >> 32));
  713. }
  714. /*
  715. * from system description table in BIOS. Mostly for MCA use, but
  716. * others may find it useful:
  717. */
  718. extern unsigned int machine_id;
  719. extern unsigned int machine_submodel_id;
  720. extern unsigned int BIOS_revision;
  721. /* Boot loader type from the setup header: */
  722. extern int bootloader_type;
  723. extern int bootloader_version;
  724. extern char ignore_fpu_irq;
  725. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  726. #define ARCH_HAS_PREFETCHW
  727. #define ARCH_HAS_SPINLOCK_PREFETCH
  728. #ifdef CONFIG_X86_32
  729. # define BASE_PREFETCH ASM_NOP4
  730. # define ARCH_HAS_PREFETCH
  731. #else
  732. # define BASE_PREFETCH "prefetcht0 (%1)"
  733. #endif
  734. /*
  735. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  736. *
  737. * It's not worth to care about 3dnow prefetches for the K6
  738. * because they are microcoded there and very slow.
  739. */
  740. static inline void prefetch(const void *x)
  741. {
  742. alternative_input(BASE_PREFETCH,
  743. "prefetchnta (%1)",
  744. X86_FEATURE_XMM,
  745. "r" (x));
  746. }
  747. /*
  748. * 3dnow prefetch to get an exclusive cache line.
  749. * Useful for spinlocks to avoid one state transition in the
  750. * cache coherency protocol:
  751. */
  752. static inline void prefetchw(const void *x)
  753. {
  754. alternative_input(BASE_PREFETCH,
  755. "prefetchw (%1)",
  756. X86_FEATURE_3DNOW,
  757. "r" (x));
  758. }
  759. static inline void spin_lock_prefetch(const void *x)
  760. {
  761. prefetchw(x);
  762. }
  763. #ifdef CONFIG_X86_32
  764. /*
  765. * User space process size: 3GB (default).
  766. */
  767. #define TASK_SIZE PAGE_OFFSET
  768. #define TASK_SIZE_MAX TASK_SIZE
  769. #define STACK_TOP TASK_SIZE
  770. #define STACK_TOP_MAX STACK_TOP
  771. #define INIT_THREAD { \
  772. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  773. .vm86_info = NULL, \
  774. .sysenter_cs = __KERNEL_CS, \
  775. .io_bitmap_ptr = NULL, \
  776. }
  777. /*
  778. * Note that the .io_bitmap member must be extra-big. This is because
  779. * the CPU will access an additional byte beyond the end of the IO
  780. * permission bitmap. The extra byte must be all 1 bits, and must
  781. * be within the limit.
  782. */
  783. #define INIT_TSS { \
  784. .x86_tss = { \
  785. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  786. .ss0 = __KERNEL_DS, \
  787. .ss1 = __KERNEL_CS, \
  788. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  789. }, \
  790. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  791. }
  792. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  793. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  794. #define KSTK_TOP(info) \
  795. ({ \
  796. unsigned long *__ptr = (unsigned long *)(info); \
  797. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  798. })
  799. /*
  800. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  801. * This is necessary to guarantee that the entire "struct pt_regs"
  802. * is accessable even if the CPU haven't stored the SS/ESP registers
  803. * on the stack (interrupt gate does not save these registers
  804. * when switching to the same priv ring).
  805. * Therefore beware: accessing the ss/esp fields of the
  806. * "struct pt_regs" is possible, but they may contain the
  807. * completely wrong values.
  808. */
  809. #define task_pt_regs(task) \
  810. ({ \
  811. struct pt_regs *__regs__; \
  812. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  813. __regs__ - 1; \
  814. })
  815. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  816. #else
  817. /*
  818. * User space process size. 47bits minus one guard page.
  819. */
  820. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  821. /* This decides where the kernel will search for a free chunk of vm
  822. * space during mmap's.
  823. */
  824. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  825. 0xc0000000 : 0xFFFFe000)
  826. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
  827. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  828. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
  829. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  830. #define STACK_TOP TASK_SIZE
  831. #define STACK_TOP_MAX TASK_SIZE_MAX
  832. #define INIT_THREAD { \
  833. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  834. }
  835. #define INIT_TSS { \
  836. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  837. }
  838. /*
  839. * Return saved PC of a blocked thread.
  840. * What is this good for? it will be always the scheduler or ret_from_fork.
  841. */
  842. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  843. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  844. #define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
  845. #endif /* CONFIG_X86_64 */
  846. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  847. unsigned long new_sp);
  848. /*
  849. * This decides where the kernel will search for a free chunk of vm
  850. * space during mmap's.
  851. */
  852. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  853. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  854. /* Get/set a process' ability to use the timestamp counter instruction */
  855. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  856. #define SET_TSC_CTL(val) set_tsc_mode((val))
  857. extern int get_tsc_mode(unsigned long adr);
  858. extern int set_tsc_mode(unsigned int val);
  859. #endif /* _ASM_X86_PROCESSOR_H */