mce.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. #ifndef _ASM_X86_MCE_H
  2. #define _ASM_X86_MCE_H
  3. #include <linux/types.h>
  4. #include <asm/ioctls.h>
  5. /*
  6. * Machine Check support for x86
  7. */
  8. #define MCG_BANKCNT_MASK 0xff /* Number of Banks */
  9. #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
  10. #define MCG_EXT_P (1ULL<<9) /* Extended registers available */
  11. #define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
  12. #define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
  13. #define MCG_EXT_CNT_SHIFT 16
  14. #define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
  15. #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
  16. #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
  17. #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
  18. #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
  19. #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
  20. #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
  21. #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
  22. #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
  23. #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
  24. #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
  25. #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
  26. #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
  27. #define MCI_STATUS_AR (1ULL<<55) /* Action required */
  28. /* MISC register defines */
  29. #define MCM_ADDR_SEGOFF 0 /* segment offset */
  30. #define MCM_ADDR_LINEAR 1 /* linear address */
  31. #define MCM_ADDR_PHYS 2 /* physical address */
  32. #define MCM_ADDR_MEM 3 /* memory address */
  33. #define MCM_ADDR_GENERIC 7 /* generic */
  34. /* Fields are zero when not available */
  35. struct mce {
  36. __u64 status;
  37. __u64 misc;
  38. __u64 addr;
  39. __u64 mcgstatus;
  40. __u64 ip;
  41. __u64 tsc; /* cpu time stamp counter */
  42. __u64 time; /* wall time_t when error was detected */
  43. __u8 cpuvendor; /* cpu vendor as encoded in system.h */
  44. __u8 pad1;
  45. __u16 pad2;
  46. __u32 cpuid; /* CPUID 1 EAX */
  47. __u8 cs; /* code segment */
  48. __u8 bank; /* machine check bank */
  49. __u8 cpu; /* cpu number; obsolete; use extcpu now */
  50. __u8 finished; /* entry is valid */
  51. __u32 extcpu; /* linux cpu number that detected the error */
  52. __u32 socketid; /* CPU socket ID */
  53. __u32 apicid; /* CPU initial apic ID */
  54. __u64 mcgcap; /* MCGCAP MSR: machine check capabilities of CPU */
  55. };
  56. /*
  57. * This structure contains all data related to the MCE log. Also
  58. * carries a signature to make it easier to find from external
  59. * debugging tools. Each entry is only valid when its finished flag
  60. * is set.
  61. */
  62. #define MCE_LOG_LEN 32
  63. struct mce_log {
  64. char signature[12]; /* "MACHINECHECK" */
  65. unsigned len; /* = MCE_LOG_LEN */
  66. unsigned next;
  67. unsigned flags;
  68. unsigned recordlen; /* length of struct mce */
  69. struct mce entry[MCE_LOG_LEN];
  70. };
  71. #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
  72. #define MCE_LOG_SIGNATURE "MACHINECHECK"
  73. #define MCE_GET_RECORD_LEN _IOR('M', 1, int)
  74. #define MCE_GET_LOG_LEN _IOR('M', 2, int)
  75. #define MCE_GETCLEAR_FLAGS _IOR('M', 3, int)
  76. /* Software defined banks */
  77. #define MCE_EXTENDED_BANK 128
  78. #define MCE_THERMAL_BANK MCE_EXTENDED_BANK + 0
  79. #define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1) /* MCE_AMD */
  80. #define K8_MCE_THRESHOLD_BANK_0 (MCE_THRESHOLD_BASE + 0 * 9)
  81. #define K8_MCE_THRESHOLD_BANK_1 (MCE_THRESHOLD_BASE + 1 * 9)
  82. #define K8_MCE_THRESHOLD_BANK_2 (MCE_THRESHOLD_BASE + 2 * 9)
  83. #define K8_MCE_THRESHOLD_BANK_3 (MCE_THRESHOLD_BASE + 3 * 9)
  84. #define K8_MCE_THRESHOLD_BANK_4 (MCE_THRESHOLD_BASE + 4 * 9)
  85. #define K8_MCE_THRESHOLD_BANK_5 (MCE_THRESHOLD_BASE + 5 * 9)
  86. #define K8_MCE_THRESHOLD_DRAM_ECC (MCE_THRESHOLD_BANK_4 + 0)
  87. #ifdef __KERNEL__
  88. extern int mce_disabled;
  89. #include <asm/atomic.h>
  90. #include <linux/percpu.h>
  91. void mce_setup(struct mce *m);
  92. void mce_log(struct mce *m);
  93. DECLARE_PER_CPU(struct sys_device, mce_dev);
  94. extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
  95. /*
  96. * To support more than 128 would need to escape the predefined
  97. * Linux defined extended banks first.
  98. */
  99. #define MAX_NR_BANKS (MCE_EXTENDED_BANK - 1)
  100. #ifdef CONFIG_X86_MCE_INTEL
  101. extern int mce_cmci_disabled;
  102. extern int mce_ignore_ce;
  103. void mce_intel_feature_init(struct cpuinfo_x86 *c);
  104. void cmci_clear(void);
  105. void cmci_reenable(void);
  106. void cmci_rediscover(int dying);
  107. void cmci_recheck(void);
  108. #else
  109. static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
  110. static inline void cmci_clear(void) {}
  111. static inline void cmci_reenable(void) {}
  112. static inline void cmci_rediscover(int dying) {}
  113. static inline void cmci_recheck(void) {}
  114. #endif
  115. #ifdef CONFIG_X86_MCE_AMD
  116. void mce_amd_feature_init(struct cpuinfo_x86 *c);
  117. #else
  118. static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
  119. #endif
  120. int mce_available(struct cpuinfo_x86 *c);
  121. DECLARE_PER_CPU(unsigned, mce_exception_count);
  122. DECLARE_PER_CPU(unsigned, mce_poll_count);
  123. void mce_log_therm_throt_event(__u64 status);
  124. extern atomic_t mce_entry;
  125. void do_machine_check(struct pt_regs *, long);
  126. typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
  127. DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
  128. enum mcp_flags {
  129. MCP_TIMESTAMP = (1 << 0), /* log time stamp */
  130. MCP_UC = (1 << 1), /* log uncorrected errors */
  131. MCP_DONTLOG = (1 << 2), /* only clear, don't log */
  132. };
  133. void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
  134. int mce_notify_irq(void);
  135. void mce_notify_process(void);
  136. DECLARE_PER_CPU(struct mce, injectm);
  137. extern struct file_operations mce_chrdev_ops;
  138. #ifdef CONFIG_X86_MCE
  139. void mcheck_init(struct cpuinfo_x86 *c);
  140. #else
  141. #define mcheck_init(c) do { } while (0)
  142. #endif
  143. extern void (*mce_threshold_vector)(void);
  144. #endif /* __KERNEL__ */
  145. #endif /* _ASM_X86_MCE_H */