Kconfig 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. menu "Memory management options"
  2. config QUICKLIST
  3. def_bool y
  4. config MMU
  5. bool "Support for memory management hardware"
  6. depends on !CPU_SH2
  7. default y
  8. help
  9. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  10. boot on these systems, this option must not be set.
  11. On other systems (such as the SH-3 and 4) where an MMU exists,
  12. turning this off will boot the kernel on these machines with the
  13. MMU implicitly switched off.
  14. config PAGE_OFFSET
  15. hex
  16. default "0x80000000" if MMU && SUPERH32
  17. default "0x20000000" if MMU && SUPERH64
  18. default "0x00000000"
  19. config FORCE_MAX_ZONEORDER
  20. int "Maximum zone order"
  21. range 9 64 if PAGE_SIZE_16KB
  22. default "9" if PAGE_SIZE_16KB
  23. range 7 64 if PAGE_SIZE_64KB
  24. default "7" if PAGE_SIZE_64KB
  25. range 11 64
  26. default "14" if !MMU
  27. default "11"
  28. help
  29. The kernel memory allocator divides physically contiguous memory
  30. blocks into "zones", where each zone is a power of two number of
  31. pages. This option selects the largest power of two that the kernel
  32. keeps in the memory allocator. If you need to allocate very large
  33. blocks of physically contiguous memory, then you may need to
  34. increase this value.
  35. This config option is actually maximum order plus one. For example,
  36. a value of 11 means that the largest free memory block is 2^10 pages.
  37. The page size is not necessarily 4KB. Keep this in mind when
  38. choosing a value for this option.
  39. config MEMORY_START
  40. hex "Physical memory start address"
  41. default "0x08000000"
  42. ---help---
  43. Computers built with Hitachi SuperH processors always
  44. map the ROM starting at address zero. But the processor
  45. does not specify the range that RAM takes.
  46. The physical memory (RAM) start address will be automatically
  47. set to 08000000. Other platforms, such as the Solution Engine
  48. boards typically map RAM at 0C000000.
  49. Tweak this only when porting to a new machine which does not
  50. already have a defconfig. Changing it from the known correct
  51. value on any of the known systems will only lead to disaster.
  52. config MEMORY_SIZE
  53. hex "Physical memory size"
  54. default "0x04000000"
  55. help
  56. This sets the default memory size assumed by your SH kernel. It can
  57. be overridden as normal by the 'mem=' argument on the kernel command
  58. line. If unsure, consult your board specifications or just leave it
  59. as 0x04000000 which was the default value before this became
  60. configurable.
  61. # Physical addressing modes
  62. config 29BIT
  63. def_bool !32BIT
  64. depends on SUPERH32
  65. config 32BIT
  66. bool
  67. default y if CPU_SH5
  68. config PMB_ENABLE
  69. bool "Support 32-bit physical addressing through PMB"
  70. depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
  71. select 32BIT
  72. default y
  73. help
  74. If you say Y here, physical addressing will be extended to
  75. 32-bits through the SH-4A PMB. If this is not set, legacy
  76. 29-bit physical addressing will be used.
  77. choice
  78. prompt "PMB handling type"
  79. depends on PMB_ENABLE
  80. default PMB_FIXED
  81. config PMB
  82. bool "PMB"
  83. depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
  84. select 32BIT
  85. help
  86. If you say Y here, physical addressing will be extended to
  87. 32-bits through the SH-4A PMB. If this is not set, legacy
  88. 29-bit physical addressing will be used.
  89. config PMB_FIXED
  90. bool "fixed PMB"
  91. depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7780 || \
  92. CPU_SUBTYPE_SH7785)
  93. select 32BIT
  94. help
  95. If this option is enabled, fixed PMB mappings are inherited
  96. from the boot loader, and the kernel does not attempt dynamic
  97. management. This is the closest to legacy 29-bit physical mode,
  98. and allows systems to support up to 512MiB of system memory.
  99. endchoice
  100. config X2TLB
  101. bool "Enable extended TLB mode"
  102. depends on (CPU_SHX2 || CPU_SHX3) && MMU && EXPERIMENTAL
  103. help
  104. Selecting this option will enable the extended mode of the SH-X2
  105. TLB. For legacy SH-X behaviour and interoperability, say N. For
  106. all of the fun new features and a willingless to submit bug reports,
  107. say Y.
  108. config VSYSCALL
  109. bool "Support vsyscall page"
  110. depends on MMU && (CPU_SH3 || CPU_SH4)
  111. default y
  112. help
  113. This will enable support for the kernel mapping a vDSO page
  114. in process space, and subsequently handing down the entry point
  115. to the libc through the ELF auxiliary vector.
  116. From the kernel side this is used for the signal trampoline.
  117. For systems with an MMU that can afford to give up a page,
  118. (the default value) say Y.
  119. config NUMA
  120. bool "Non Uniform Memory Access (NUMA) Support"
  121. depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
  122. default n
  123. help
  124. Some SH systems have many various memories scattered around
  125. the address space, each with varying latencies. This enables
  126. support for these blocks by binding them to nodes and allowing
  127. memory policies to be used for prioritizing and controlling
  128. allocation behaviour.
  129. config NODES_SHIFT
  130. int
  131. default "3" if CPU_SUBTYPE_SHX3
  132. default "1"
  133. depends on NEED_MULTIPLE_NODES
  134. config ARCH_FLATMEM_ENABLE
  135. def_bool y
  136. depends on !NUMA
  137. config ARCH_SPARSEMEM_ENABLE
  138. def_bool y
  139. select SPARSEMEM_STATIC
  140. config ARCH_SPARSEMEM_DEFAULT
  141. def_bool y
  142. config MAX_ACTIVE_REGIONS
  143. int
  144. default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
  145. default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
  146. CPU_SUBTYPE_SH7785)
  147. default "1"
  148. config ARCH_POPULATES_NODE_MAP
  149. def_bool y
  150. config ARCH_SELECT_MEMORY_MODEL
  151. def_bool y
  152. config ARCH_ENABLE_MEMORY_HOTPLUG
  153. def_bool y
  154. depends on SPARSEMEM && MMU
  155. config ARCH_ENABLE_MEMORY_HOTREMOVE
  156. def_bool y
  157. depends on SPARSEMEM && MMU
  158. config ARCH_MEMORY_PROBE
  159. def_bool y
  160. depends on MEMORY_HOTPLUG
  161. choice
  162. prompt "Kernel page size"
  163. default PAGE_SIZE_8KB if X2TLB
  164. default PAGE_SIZE_4KB
  165. config PAGE_SIZE_4KB
  166. bool "4kB"
  167. depends on !MMU || !X2TLB
  168. help
  169. This is the default page size used by all SuperH CPUs.
  170. config PAGE_SIZE_8KB
  171. bool "8kB"
  172. depends on !MMU || X2TLB
  173. help
  174. This enables 8kB pages as supported by SH-X2 and later MMUs.
  175. config PAGE_SIZE_16KB
  176. bool "16kB"
  177. depends on !MMU
  178. help
  179. This enables 16kB pages on MMU-less SH systems.
  180. config PAGE_SIZE_64KB
  181. bool "64kB"
  182. depends on !MMU || CPU_SH4 || CPU_SH5
  183. help
  184. This enables support for 64kB pages, possible on all SH-4
  185. CPUs and later.
  186. endchoice
  187. choice
  188. prompt "HugeTLB page size"
  189. depends on HUGETLB_PAGE && (CPU_SH4 || CPU_SH5) && MMU
  190. default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
  191. default HUGETLB_PAGE_SIZE_64K
  192. config HUGETLB_PAGE_SIZE_64K
  193. bool "64kB"
  194. depends on !PAGE_SIZE_64KB
  195. config HUGETLB_PAGE_SIZE_256K
  196. bool "256kB"
  197. depends on X2TLB
  198. config HUGETLB_PAGE_SIZE_1MB
  199. bool "1MB"
  200. config HUGETLB_PAGE_SIZE_4MB
  201. bool "4MB"
  202. depends on X2TLB
  203. config HUGETLB_PAGE_SIZE_64MB
  204. bool "64MB"
  205. depends on X2TLB
  206. config HUGETLB_PAGE_SIZE_512MB
  207. bool "512MB"
  208. depends on CPU_SH5
  209. endchoice
  210. source "mm/Kconfig"
  211. endmenu
  212. menu "Cache configuration"
  213. config SH7705_CACHE_32KB
  214. bool "Enable 32KB cache size for SH7705"
  215. depends on CPU_SUBTYPE_SH7705
  216. default y
  217. choice
  218. prompt "Cache mode"
  219. default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
  220. default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
  221. config CACHE_WRITEBACK
  222. bool "Write-back"
  223. config CACHE_WRITETHROUGH
  224. bool "Write-through"
  225. help
  226. Selecting this option will configure the caches in write-through
  227. mode, as opposed to the default write-back configuration.
  228. Since there's sill some aliasing issues on SH-4, this option will
  229. unfortunately still require the majority of flushing functions to
  230. be implemented to deal with aliasing.
  231. If unsure, say N.
  232. config CACHE_OFF
  233. bool "Off"
  234. endchoice
  235. endmenu