setup-sh7723.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. /*
  2. * SH7723 Setup
  3. *
  4. * Copyright (C) 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/mm.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/uio_driver.h>
  16. #include <linux/sh_timer.h>
  17. #include <linux/io.h>
  18. #include <asm/clock.h>
  19. #include <asm/mmzone.h>
  20. static struct uio_info vpu_platform_data = {
  21. .name = "VPU5",
  22. .version = "0",
  23. .irq = 60,
  24. };
  25. static struct resource vpu_resources[] = {
  26. [0] = {
  27. .name = "VPU",
  28. .start = 0xfe900000,
  29. .end = 0xfe902807,
  30. .flags = IORESOURCE_MEM,
  31. },
  32. [1] = {
  33. /* place holder for contiguous memory */
  34. },
  35. };
  36. static struct platform_device vpu_device = {
  37. .name = "uio_pdrv_genirq",
  38. .id = 0,
  39. .dev = {
  40. .platform_data = &vpu_platform_data,
  41. },
  42. .resource = vpu_resources,
  43. .num_resources = ARRAY_SIZE(vpu_resources),
  44. };
  45. static struct uio_info veu0_platform_data = {
  46. .name = "VEU2H",
  47. .version = "0",
  48. .irq = 54,
  49. };
  50. static struct resource veu0_resources[] = {
  51. [0] = {
  52. .name = "VEU2H0",
  53. .start = 0xfe920000,
  54. .end = 0xfe92027b,
  55. .flags = IORESOURCE_MEM,
  56. },
  57. [1] = {
  58. /* place holder for contiguous memory */
  59. },
  60. };
  61. static struct platform_device veu0_device = {
  62. .name = "uio_pdrv_genirq",
  63. .id = 1,
  64. .dev = {
  65. .platform_data = &veu0_platform_data,
  66. },
  67. .resource = veu0_resources,
  68. .num_resources = ARRAY_SIZE(veu0_resources),
  69. };
  70. static struct uio_info veu1_platform_data = {
  71. .name = "VEU2H",
  72. .version = "0",
  73. .irq = 27,
  74. };
  75. static struct resource veu1_resources[] = {
  76. [0] = {
  77. .name = "VEU2H1",
  78. .start = 0xfe924000,
  79. .end = 0xfe92427b,
  80. .flags = IORESOURCE_MEM,
  81. },
  82. [1] = {
  83. /* place holder for contiguous memory */
  84. },
  85. };
  86. static struct platform_device veu1_device = {
  87. .name = "uio_pdrv_genirq",
  88. .id = 2,
  89. .dev = {
  90. .platform_data = &veu1_platform_data,
  91. },
  92. .resource = veu1_resources,
  93. .num_resources = ARRAY_SIZE(veu1_resources),
  94. };
  95. static struct sh_timer_config cmt_platform_data = {
  96. .name = "CMT",
  97. .channel_offset = 0x60,
  98. .timer_bit = 5,
  99. .clk = "cmt0",
  100. .clockevent_rating = 125,
  101. .clocksource_rating = 125,
  102. };
  103. static struct resource cmt_resources[] = {
  104. [0] = {
  105. .name = "CMT",
  106. .start = 0x044a0060,
  107. .end = 0x044a006b,
  108. .flags = IORESOURCE_MEM,
  109. },
  110. [1] = {
  111. .start = 104,
  112. .flags = IORESOURCE_IRQ,
  113. },
  114. };
  115. static struct platform_device cmt_device = {
  116. .name = "sh_cmt",
  117. .id = 0,
  118. .dev = {
  119. .platform_data = &cmt_platform_data,
  120. },
  121. .resource = cmt_resources,
  122. .num_resources = ARRAY_SIZE(cmt_resources),
  123. };
  124. static struct sh_timer_config tmu0_platform_data = {
  125. .name = "TMU0",
  126. .channel_offset = 0x04,
  127. .timer_bit = 0,
  128. .clk = "tmu0",
  129. .clockevent_rating = 200,
  130. };
  131. static struct resource tmu0_resources[] = {
  132. [0] = {
  133. .name = "TMU0",
  134. .start = 0xffd80008,
  135. .end = 0xffd80013,
  136. .flags = IORESOURCE_MEM,
  137. },
  138. [1] = {
  139. .start = 16,
  140. .flags = IORESOURCE_IRQ,
  141. },
  142. };
  143. static struct platform_device tmu0_device = {
  144. .name = "sh_tmu",
  145. .id = 0,
  146. .dev = {
  147. .platform_data = &tmu0_platform_data,
  148. },
  149. .resource = tmu0_resources,
  150. .num_resources = ARRAY_SIZE(tmu0_resources),
  151. };
  152. static struct sh_timer_config tmu1_platform_data = {
  153. .name = "TMU1",
  154. .channel_offset = 0x10,
  155. .timer_bit = 1,
  156. .clk = "tmu0",
  157. .clocksource_rating = 200,
  158. };
  159. static struct resource tmu1_resources[] = {
  160. [0] = {
  161. .name = "TMU1",
  162. .start = 0xffd80014,
  163. .end = 0xffd8001f,
  164. .flags = IORESOURCE_MEM,
  165. },
  166. [1] = {
  167. .start = 17,
  168. .flags = IORESOURCE_IRQ,
  169. },
  170. };
  171. static struct platform_device tmu1_device = {
  172. .name = "sh_tmu",
  173. .id = 1,
  174. .dev = {
  175. .platform_data = &tmu1_platform_data,
  176. },
  177. .resource = tmu1_resources,
  178. .num_resources = ARRAY_SIZE(tmu1_resources),
  179. };
  180. static struct sh_timer_config tmu2_platform_data = {
  181. .name = "TMU2",
  182. .channel_offset = 0x1c,
  183. .timer_bit = 2,
  184. .clk = "tmu0",
  185. };
  186. static struct resource tmu2_resources[] = {
  187. [0] = {
  188. .name = "TMU2",
  189. .start = 0xffd80020,
  190. .end = 0xffd8002b,
  191. .flags = IORESOURCE_MEM,
  192. },
  193. [1] = {
  194. .start = 18,
  195. .flags = IORESOURCE_IRQ,
  196. },
  197. };
  198. static struct platform_device tmu2_device = {
  199. .name = "sh_tmu",
  200. .id = 2,
  201. .dev = {
  202. .platform_data = &tmu2_platform_data,
  203. },
  204. .resource = tmu2_resources,
  205. .num_resources = ARRAY_SIZE(tmu2_resources),
  206. };
  207. static struct sh_timer_config tmu3_platform_data = {
  208. .name = "TMU3",
  209. .channel_offset = 0x04,
  210. .timer_bit = 0,
  211. .clk = "tmu1",
  212. };
  213. static struct resource tmu3_resources[] = {
  214. [0] = {
  215. .name = "TMU3",
  216. .start = 0xffd90008,
  217. .end = 0xffd90013,
  218. .flags = IORESOURCE_MEM,
  219. },
  220. [1] = {
  221. .start = 57,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. };
  225. static struct platform_device tmu3_device = {
  226. .name = "sh_tmu",
  227. .id = 3,
  228. .dev = {
  229. .platform_data = &tmu3_platform_data,
  230. },
  231. .resource = tmu3_resources,
  232. .num_resources = ARRAY_SIZE(tmu3_resources),
  233. };
  234. static struct sh_timer_config tmu4_platform_data = {
  235. .name = "TMU4",
  236. .channel_offset = 0x10,
  237. .timer_bit = 1,
  238. .clk = "tmu1",
  239. };
  240. static struct resource tmu4_resources[] = {
  241. [0] = {
  242. .name = "TMU4",
  243. .start = 0xffd90014,
  244. .end = 0xffd9001f,
  245. .flags = IORESOURCE_MEM,
  246. },
  247. [1] = {
  248. .start = 58,
  249. .flags = IORESOURCE_IRQ,
  250. },
  251. };
  252. static struct platform_device tmu4_device = {
  253. .name = "sh_tmu",
  254. .id = 4,
  255. .dev = {
  256. .platform_data = &tmu4_platform_data,
  257. },
  258. .resource = tmu4_resources,
  259. .num_resources = ARRAY_SIZE(tmu4_resources),
  260. };
  261. static struct sh_timer_config tmu5_platform_data = {
  262. .name = "TMU5",
  263. .channel_offset = 0x1c,
  264. .timer_bit = 2,
  265. .clk = "tmu1",
  266. };
  267. static struct resource tmu5_resources[] = {
  268. [0] = {
  269. .name = "TMU5",
  270. .start = 0xffd90020,
  271. .end = 0xffd9002b,
  272. .flags = IORESOURCE_MEM,
  273. },
  274. [1] = {
  275. .start = 57,
  276. .flags = IORESOURCE_IRQ,
  277. },
  278. };
  279. static struct platform_device tmu5_device = {
  280. .name = "sh_tmu",
  281. .id = 5,
  282. .dev = {
  283. .platform_data = &tmu5_platform_data,
  284. },
  285. .resource = tmu5_resources,
  286. .num_resources = ARRAY_SIZE(tmu5_resources),
  287. };
  288. static struct plat_sci_port sci_platform_data[] = {
  289. {
  290. .mapbase = 0xffe00000,
  291. .flags = UPF_BOOT_AUTOCONF,
  292. .type = PORT_SCIF,
  293. .irqs = { 80, 80, 80, 80 },
  294. .clk = "scif0",
  295. },{
  296. .mapbase = 0xffe10000,
  297. .flags = UPF_BOOT_AUTOCONF,
  298. .type = PORT_SCIF,
  299. .irqs = { 81, 81, 81, 81 },
  300. .clk = "scif1",
  301. },{
  302. .mapbase = 0xffe20000,
  303. .flags = UPF_BOOT_AUTOCONF,
  304. .type = PORT_SCIF,
  305. .irqs = { 82, 82, 82, 82 },
  306. .clk = "scif2",
  307. },{
  308. .mapbase = 0xa4e30000,
  309. .flags = UPF_BOOT_AUTOCONF,
  310. .type = PORT_SCIFA,
  311. .irqs = { 56, 56, 56, 56 },
  312. .clk = "scif3",
  313. },{
  314. .mapbase = 0xa4e40000,
  315. .flags = UPF_BOOT_AUTOCONF,
  316. .type = PORT_SCIFA,
  317. .irqs = { 88, 88, 88, 88 },
  318. .clk = "scif4",
  319. },{
  320. .mapbase = 0xa4e50000,
  321. .flags = UPF_BOOT_AUTOCONF,
  322. .type = PORT_SCIFA,
  323. .irqs = { 109, 109, 109, 109 },
  324. .clk = "scif5",
  325. }, {
  326. .flags = 0,
  327. }
  328. };
  329. static struct platform_device sci_device = {
  330. .name = "sh-sci",
  331. .id = -1,
  332. .dev = {
  333. .platform_data = sci_platform_data,
  334. },
  335. };
  336. static struct resource rtc_resources[] = {
  337. [0] = {
  338. .start = 0xa465fec0,
  339. .end = 0xa465fec0 + 0x58 - 1,
  340. .flags = IORESOURCE_IO,
  341. },
  342. [1] = {
  343. /* Period IRQ */
  344. .start = 69,
  345. .flags = IORESOURCE_IRQ,
  346. },
  347. [2] = {
  348. /* Carry IRQ */
  349. .start = 70,
  350. .flags = IORESOURCE_IRQ,
  351. },
  352. [3] = {
  353. /* Alarm IRQ */
  354. .start = 68,
  355. .flags = IORESOURCE_IRQ,
  356. },
  357. };
  358. static struct platform_device rtc_device = {
  359. .name = "sh-rtc",
  360. .id = -1,
  361. .num_resources = ARRAY_SIZE(rtc_resources),
  362. .resource = rtc_resources,
  363. };
  364. static struct resource sh7723_usb_host_resources[] = {
  365. [0] = {
  366. .name = "r8a66597_hcd",
  367. .start = 0xa4d80000,
  368. .end = 0xa4d800ff,
  369. .flags = IORESOURCE_MEM,
  370. },
  371. [1] = {
  372. .start = 65,
  373. .end = 65,
  374. .flags = IORESOURCE_IRQ,
  375. },
  376. };
  377. static struct platform_device sh7723_usb_host_device = {
  378. .name = "r8a66597_hcd",
  379. .id = 0,
  380. .dev = {
  381. .dma_mask = NULL, /* not use dma */
  382. .coherent_dma_mask = 0xffffffff,
  383. },
  384. .num_resources = ARRAY_SIZE(sh7723_usb_host_resources),
  385. .resource = sh7723_usb_host_resources,
  386. };
  387. static struct resource iic_resources[] = {
  388. [0] = {
  389. .name = "IIC",
  390. .start = 0x04470000,
  391. .end = 0x04470017,
  392. .flags = IORESOURCE_MEM,
  393. },
  394. [1] = {
  395. .start = 96,
  396. .end = 99,
  397. .flags = IORESOURCE_IRQ,
  398. },
  399. };
  400. static struct platform_device iic_device = {
  401. .name = "i2c-sh_mobile",
  402. .id = 0, /* "i2c0" clock */
  403. .num_resources = ARRAY_SIZE(iic_resources),
  404. .resource = iic_resources,
  405. };
  406. static struct platform_device *sh7723_devices[] __initdata = {
  407. &cmt_device,
  408. &tmu0_device,
  409. &tmu1_device,
  410. &tmu2_device,
  411. &tmu3_device,
  412. &tmu4_device,
  413. &tmu5_device,
  414. &sci_device,
  415. &rtc_device,
  416. &iic_device,
  417. &sh7723_usb_host_device,
  418. &vpu_device,
  419. &veu0_device,
  420. &veu1_device,
  421. };
  422. static int __init sh7723_devices_setup(void)
  423. {
  424. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  425. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  426. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  427. return platform_add_devices(sh7723_devices,
  428. ARRAY_SIZE(sh7723_devices));
  429. }
  430. __initcall(sh7723_devices_setup);
  431. static struct platform_device *sh7723_early_devices[] __initdata = {
  432. &cmt_device,
  433. &tmu0_device,
  434. &tmu1_device,
  435. &tmu2_device,
  436. &tmu3_device,
  437. &tmu4_device,
  438. &tmu5_device,
  439. };
  440. void __init plat_early_device_setup(void)
  441. {
  442. early_platform_add_devices(sh7723_early_devices,
  443. ARRAY_SIZE(sh7723_early_devices));
  444. }
  445. #define RAMCR_CACHE_L2FC 0x0002
  446. #define RAMCR_CACHE_L2E 0x0001
  447. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  448. void __uses_jump_to_uncached l2_cache_init(void)
  449. {
  450. /* Enable L2 cache */
  451. ctrl_outl(L2_CACHE_ENABLE, RAMCR);
  452. }
  453. enum {
  454. UNUSED=0,
  455. /* interrupt sources */
  456. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  457. HUDI,
  458. DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3,
  459. _2DG_TRI,_2DG_INI,_2DG_CEI,
  460. DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3,
  461. VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI,
  462. SCIFA_SCIFA0,
  463. VPU_VPUI,
  464. TPU_TPUI,
  465. ADC_ADI,
  466. USB_USI0,
  467. RTC_ATI,RTC_PRI,RTC_CUI,
  468. DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR,
  469. DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR,
  470. KEYSC_KEYI,
  471. SCIF_SCIF0,SCIF_SCIF1,SCIF_SCIF2,
  472. MSIOF_MSIOFI0,MSIOF_MSIOFI1,
  473. SCIFA_SCIFA1,
  474. FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I,
  475. I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI,
  476. SDHI0_SDHII0,SDHI0_SDHII1,SDHI0_SDHII2,
  477. CMT_CMTI,
  478. TSIF_TSIFI,
  479. SIU_SIUI,
  480. SCIFA_SCIFA2,
  481. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  482. IRDA_IRDAI,
  483. ATAPI_ATAPII,
  484. SDHI1_SDHII0,SDHI1_SDHII1,SDHI1_SDHII2,
  485. VEU2H1_VEU2HI,
  486. LCDC_LCDCI,
  487. TMU1_TUNI0,TMU1_TUNI1,TMU1_TUNI2,
  488. /* interrupt groups */
  489. DMAC1A, DMAC0A, VIO, DMAC0B, FLCTL, I2C, _2DG,
  490. SDHI1, RTC, DMAC1B, SDHI0,
  491. };
  492. static struct intc_vect vectors[] __initdata = {
  493. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  494. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  495. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  496. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  497. INTC_VECT(DMAC1A_DEI0,0x700),
  498. INTC_VECT(DMAC1A_DEI1,0x720),
  499. INTC_VECT(DMAC1A_DEI2,0x740),
  500. INTC_VECT(DMAC1A_DEI3,0x760),
  501. INTC_VECT(_2DG_TRI, 0x780),
  502. INTC_VECT(_2DG_INI, 0x7A0),
  503. INTC_VECT(_2DG_CEI, 0x7C0),
  504. INTC_VECT(DMAC0A_DEI0,0x800),
  505. INTC_VECT(DMAC0A_DEI1,0x820),
  506. INTC_VECT(DMAC0A_DEI2,0x840),
  507. INTC_VECT(DMAC0A_DEI3,0x860),
  508. INTC_VECT(VIO_CEUI,0x880),
  509. INTC_VECT(VIO_BEUI,0x8A0),
  510. INTC_VECT(VIO_VEU2HI,0x8C0),
  511. INTC_VECT(VIO_VOUI,0x8E0),
  512. INTC_VECT(SCIFA_SCIFA0,0x900),
  513. INTC_VECT(VPU_VPUI,0x980),
  514. INTC_VECT(TPU_TPUI,0x9A0),
  515. INTC_VECT(ADC_ADI,0x9E0),
  516. INTC_VECT(USB_USI0,0xA20),
  517. INTC_VECT(RTC_ATI,0xA80),
  518. INTC_VECT(RTC_PRI,0xAA0),
  519. INTC_VECT(RTC_CUI,0xAC0),
  520. INTC_VECT(DMAC1B_DEI4,0xB00),
  521. INTC_VECT(DMAC1B_DEI5,0xB20),
  522. INTC_VECT(DMAC1B_DADERR,0xB40),
  523. INTC_VECT(DMAC0B_DEI4,0xB80),
  524. INTC_VECT(DMAC0B_DEI5,0xBA0),
  525. INTC_VECT(DMAC0B_DADERR,0xBC0),
  526. INTC_VECT(KEYSC_KEYI,0xBE0),
  527. INTC_VECT(SCIF_SCIF0,0xC00),
  528. INTC_VECT(SCIF_SCIF1,0xC20),
  529. INTC_VECT(SCIF_SCIF2,0xC40),
  530. INTC_VECT(MSIOF_MSIOFI0,0xC80),
  531. INTC_VECT(MSIOF_MSIOFI1,0xCA0),
  532. INTC_VECT(SCIFA_SCIFA1,0xD00),
  533. INTC_VECT(FLCTL_FLSTEI,0xD80),
  534. INTC_VECT(FLCTL_FLTENDI,0xDA0),
  535. INTC_VECT(FLCTL_FLTREQ0I,0xDC0),
  536. INTC_VECT(FLCTL_FLTREQ1I,0xDE0),
  537. INTC_VECT(I2C_ALI,0xE00),
  538. INTC_VECT(I2C_TACKI,0xE20),
  539. INTC_VECT(I2C_WAITI,0xE40),
  540. INTC_VECT(I2C_DTEI,0xE60),
  541. INTC_VECT(SDHI0_SDHII0,0xE80),
  542. INTC_VECT(SDHI0_SDHII1,0xEA0),
  543. INTC_VECT(SDHI0_SDHII2,0xEC0),
  544. INTC_VECT(CMT_CMTI,0xF00),
  545. INTC_VECT(TSIF_TSIFI,0xF20),
  546. INTC_VECT(SIU_SIUI,0xF80),
  547. INTC_VECT(SCIFA_SCIFA2,0xFA0),
  548. INTC_VECT(TMU0_TUNI0,0x400),
  549. INTC_VECT(TMU0_TUNI1,0x420),
  550. INTC_VECT(TMU0_TUNI2,0x440),
  551. INTC_VECT(IRDA_IRDAI,0x480),
  552. INTC_VECT(ATAPI_ATAPII,0x4A0),
  553. INTC_VECT(SDHI1_SDHII0,0x4E0),
  554. INTC_VECT(SDHI1_SDHII1,0x500),
  555. INTC_VECT(SDHI1_SDHII2,0x520),
  556. INTC_VECT(VEU2H1_VEU2HI,0x560),
  557. INTC_VECT(LCDC_LCDCI,0x580),
  558. INTC_VECT(TMU1_TUNI0,0x920),
  559. INTC_VECT(TMU1_TUNI1,0x940),
  560. INTC_VECT(TMU1_TUNI2,0x960),
  561. };
  562. static struct intc_group groups[] __initdata = {
  563. INTC_GROUP(DMAC1A,DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3),
  564. INTC_GROUP(DMAC0A,DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3),
  565. INTC_GROUP(VIO, VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI),
  566. INTC_GROUP(DMAC0B, DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR),
  567. INTC_GROUP(FLCTL,FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I),
  568. INTC_GROUP(I2C,I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI),
  569. INTC_GROUP(_2DG, _2DG_TRI,_2DG_INI,_2DG_CEI),
  570. INTC_GROUP(SDHI1, SDHI1_SDHII0,SDHI1_SDHII1,SDHI1_SDHII2),
  571. INTC_GROUP(RTC, RTC_ATI,RTC_PRI,RTC_CUI),
  572. INTC_GROUP(DMAC1B, DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR),
  573. INTC_GROUP(SDHI0,SDHI0_SDHII0,SDHI0_SDHII1,SDHI0_SDHII2),
  574. };
  575. static struct intc_mask_reg mask_registers[] __initdata = {
  576. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  577. { 0, TMU1_TUNI2,TMU1_TUNI1,TMU1_TUNI0,0,SDHI1_SDHII2,SDHI1_SDHII1,SDHI1_SDHII0} },
  578. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  579. { VIO_VOUI, VIO_VEU2HI,VIO_BEUI,VIO_CEUI,DMAC0A_DEI3,DMAC0A_DEI2,DMAC0A_DEI1,DMAC0A_DEI0 } },
  580. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  581. { 0, 0, 0, VPU_VPUI,0,0,0,SCIFA_SCIFA0 } },
  582. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  583. { DMAC1A_DEI3,DMAC1A_DEI2,DMAC1A_DEI1,DMAC1A_DEI0,0,0,0,IRDA_IRDAI } },
  584. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  585. { 0,TMU0_TUNI2,TMU0_TUNI1,TMU0_TUNI0,VEU2H1_VEU2HI,0,0,LCDC_LCDCI } },
  586. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  587. { KEYSC_KEYI,DMAC0B_DADERR,DMAC0B_DEI5,DMAC0B_DEI4,0,SCIF_SCIF2,SCIF_SCIF1,SCIF_SCIF0 } },
  588. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  589. { 0,0,0,SCIFA_SCIFA1,ADC_ADI,0,MSIOF_MSIOFI1,MSIOF_MSIOFI0 } },
  590. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  591. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  592. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLTENDI, FLCTL_FLSTEI } },
  593. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  594. { 0,SDHI0_SDHII2,SDHI0_SDHII1,SDHI0_SDHII0,0,0,SCIFA_SCIFA2,SIU_SIUI } },
  595. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  596. { 0, 0, 0, CMT_CMTI, 0, 0, USB_USI0,0 } },
  597. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  598. { 0, DMAC1B_DADERR,DMAC1B_DEI5,DMAC1B_DEI4,0,RTC_ATI,RTC_PRI,RTC_CUI } },
  599. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  600. { 0,_2DG_CEI,_2DG_INI,_2DG_TRI,0,TPU_TPUI,0,TSIF_TSIFI } },
  601. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  602. { 0,0,0,0,0,0,0,ATAPI_ATAPII } },
  603. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  604. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  605. };
  606. static struct intc_prio_reg prio_registers[] __initdata = {
  607. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2, IRDA_IRDAI } },
  608. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2H1_VEU2HI, LCDC_LCDCI, DMAC1A, 0} },
  609. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2, 0} },
  610. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  611. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA_SCIFA0, VPU_VPUI } },
  612. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC_KEYI, DMAC0B, USB_USI0, CMT_CMTI } },
  613. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,0 } },
  614. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0,MSIOF_MSIOFI1, FLCTL, I2C } },
  615. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA_SCIFA1,0,TSIF_TSIFI,_2DG } },
  616. { 0xa4080024, 0, 16, 4, /* IPRJ */ { ADC_ADI,0,SIU_SIUI,SDHI1 } },
  617. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC,DMAC1B,0,SDHI0 } },
  618. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA_SCIFA2,0,TPU_TPUI,ATAPI_ATAPII } },
  619. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  620. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  621. };
  622. static struct intc_sense_reg sense_registers[] __initdata = {
  623. { 0xa414001c, 16, 2, /* ICR1 */
  624. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  625. };
  626. static struct intc_mask_reg ack_registers[] __initdata = {
  627. { 0xa4140024, 0, 8, /* INTREQ00 */
  628. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  629. };
  630. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7723", vectors, groups,
  631. mask_registers, prio_registers, sense_registers,
  632. ack_registers);
  633. void __init plat_irq_setup(void)
  634. {
  635. register_intc_controller(&intc_desc);
  636. }