setup-sh7722.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * SH7722 Setup
  3. *
  4. * Copyright (C) 2006 - 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/mm.h>
  15. #include <linux/uio_driver.h>
  16. #include <linux/sh_timer.h>
  17. #include <asm/clock.h>
  18. #include <asm/mmzone.h>
  19. static struct resource rtc_resources[] = {
  20. [0] = {
  21. .start = 0xa465fec0,
  22. .end = 0xa465fec0 + 0x58 - 1,
  23. .flags = IORESOURCE_IO,
  24. },
  25. [1] = {
  26. /* Period IRQ */
  27. .start = 45,
  28. .flags = IORESOURCE_IRQ,
  29. },
  30. [2] = {
  31. /* Carry IRQ */
  32. .start = 46,
  33. .flags = IORESOURCE_IRQ,
  34. },
  35. [3] = {
  36. /* Alarm IRQ */
  37. .start = 44,
  38. .flags = IORESOURCE_IRQ,
  39. },
  40. };
  41. static struct platform_device rtc_device = {
  42. .name = "sh-rtc",
  43. .id = -1,
  44. .num_resources = ARRAY_SIZE(rtc_resources),
  45. .resource = rtc_resources,
  46. };
  47. static struct resource usbf_resources[] = {
  48. [0] = {
  49. .name = "m66592_udc",
  50. .start = 0x04480000,
  51. .end = 0x044800FF,
  52. .flags = IORESOURCE_MEM,
  53. },
  54. [1] = {
  55. .start = 65,
  56. .end = 65,
  57. .flags = IORESOURCE_IRQ,
  58. },
  59. };
  60. static struct platform_device usbf_device = {
  61. .name = "m66592_udc",
  62. .id = 0, /* "usbf0" clock */
  63. .dev = {
  64. .dma_mask = NULL,
  65. .coherent_dma_mask = 0xffffffff,
  66. },
  67. .num_resources = ARRAY_SIZE(usbf_resources),
  68. .resource = usbf_resources,
  69. };
  70. static struct resource iic_resources[] = {
  71. [0] = {
  72. .name = "IIC",
  73. .start = 0x04470000,
  74. .end = 0x04470017,
  75. .flags = IORESOURCE_MEM,
  76. },
  77. [1] = {
  78. .start = 96,
  79. .end = 99,
  80. .flags = IORESOURCE_IRQ,
  81. },
  82. };
  83. static struct platform_device iic_device = {
  84. .name = "i2c-sh_mobile",
  85. .id = 0, /* "i2c0" clock */
  86. .num_resources = ARRAY_SIZE(iic_resources),
  87. .resource = iic_resources,
  88. };
  89. static struct uio_info vpu_platform_data = {
  90. .name = "VPU4",
  91. .version = "0",
  92. .irq = 60,
  93. };
  94. static struct resource vpu_resources[] = {
  95. [0] = {
  96. .name = "VPU",
  97. .start = 0xfe900000,
  98. .end = 0xfe9022eb,
  99. .flags = IORESOURCE_MEM,
  100. },
  101. [1] = {
  102. /* place holder for contiguous memory */
  103. },
  104. };
  105. static struct platform_device vpu_device = {
  106. .name = "uio_pdrv_genirq",
  107. .id = 0,
  108. .dev = {
  109. .platform_data = &vpu_platform_data,
  110. },
  111. .resource = vpu_resources,
  112. .num_resources = ARRAY_SIZE(vpu_resources),
  113. };
  114. static struct uio_info veu_platform_data = {
  115. .name = "VEU",
  116. .version = "0",
  117. .irq = 54,
  118. };
  119. static struct resource veu_resources[] = {
  120. [0] = {
  121. .name = "VEU",
  122. .start = 0xfe920000,
  123. .end = 0xfe9200b7,
  124. .flags = IORESOURCE_MEM,
  125. },
  126. [1] = {
  127. /* place holder for contiguous memory */
  128. },
  129. };
  130. static struct platform_device veu_device = {
  131. .name = "uio_pdrv_genirq",
  132. .id = 1,
  133. .dev = {
  134. .platform_data = &veu_platform_data,
  135. },
  136. .resource = veu_resources,
  137. .num_resources = ARRAY_SIZE(veu_resources),
  138. };
  139. static struct uio_info jpu_platform_data = {
  140. .name = "JPU",
  141. .version = "0",
  142. .irq = 27,
  143. };
  144. static struct resource jpu_resources[] = {
  145. [0] = {
  146. .name = "JPU",
  147. .start = 0xfea00000,
  148. .end = 0xfea102d3,
  149. .flags = IORESOURCE_MEM,
  150. },
  151. [1] = {
  152. /* place holder for contiguous memory */
  153. },
  154. };
  155. static struct platform_device jpu_device = {
  156. .name = "uio_pdrv_genirq",
  157. .id = 2,
  158. .dev = {
  159. .platform_data = &jpu_platform_data,
  160. },
  161. .resource = jpu_resources,
  162. .num_resources = ARRAY_SIZE(jpu_resources),
  163. };
  164. static struct sh_timer_config cmt_platform_data = {
  165. .name = "CMT",
  166. .channel_offset = 0x60,
  167. .timer_bit = 5,
  168. .clk = "cmt0",
  169. .clockevent_rating = 125,
  170. .clocksource_rating = 125,
  171. };
  172. static struct resource cmt_resources[] = {
  173. [0] = {
  174. .name = "CMT",
  175. .start = 0x044a0060,
  176. .end = 0x044a006b,
  177. .flags = IORESOURCE_MEM,
  178. },
  179. [1] = {
  180. .start = 104,
  181. .flags = IORESOURCE_IRQ,
  182. },
  183. };
  184. static struct platform_device cmt_device = {
  185. .name = "sh_cmt",
  186. .id = 0,
  187. .dev = {
  188. .platform_data = &cmt_platform_data,
  189. },
  190. .resource = cmt_resources,
  191. .num_resources = ARRAY_SIZE(cmt_resources),
  192. };
  193. static struct sh_timer_config tmu0_platform_data = {
  194. .name = "TMU0",
  195. .channel_offset = 0x04,
  196. .timer_bit = 0,
  197. .clk = "tmu0",
  198. .clockevent_rating = 200,
  199. };
  200. static struct resource tmu0_resources[] = {
  201. [0] = {
  202. .name = "TMU0",
  203. .start = 0xffd80008,
  204. .end = 0xffd80013,
  205. .flags = IORESOURCE_MEM,
  206. },
  207. [1] = {
  208. .start = 16,
  209. .flags = IORESOURCE_IRQ,
  210. },
  211. };
  212. static struct platform_device tmu0_device = {
  213. .name = "sh_tmu",
  214. .id = 0,
  215. .dev = {
  216. .platform_data = &tmu0_platform_data,
  217. },
  218. .resource = tmu0_resources,
  219. .num_resources = ARRAY_SIZE(tmu0_resources),
  220. };
  221. static struct sh_timer_config tmu1_platform_data = {
  222. .name = "TMU1",
  223. .channel_offset = 0x10,
  224. .timer_bit = 1,
  225. .clk = "tmu0",
  226. .clocksource_rating = 200,
  227. };
  228. static struct resource tmu1_resources[] = {
  229. [0] = {
  230. .name = "TMU1",
  231. .start = 0xffd80014,
  232. .end = 0xffd8001f,
  233. .flags = IORESOURCE_MEM,
  234. },
  235. [1] = {
  236. .start = 17,
  237. .flags = IORESOURCE_IRQ,
  238. },
  239. };
  240. static struct platform_device tmu1_device = {
  241. .name = "sh_tmu",
  242. .id = 1,
  243. .dev = {
  244. .platform_data = &tmu1_platform_data,
  245. },
  246. .resource = tmu1_resources,
  247. .num_resources = ARRAY_SIZE(tmu1_resources),
  248. };
  249. static struct sh_timer_config tmu2_platform_data = {
  250. .name = "TMU2",
  251. .channel_offset = 0x1c,
  252. .timer_bit = 2,
  253. .clk = "tmu0",
  254. };
  255. static struct resource tmu2_resources[] = {
  256. [0] = {
  257. .name = "TMU2",
  258. .start = 0xffd80020,
  259. .end = 0xffd8002b,
  260. .flags = IORESOURCE_MEM,
  261. },
  262. [1] = {
  263. .start = 18,
  264. .flags = IORESOURCE_IRQ,
  265. },
  266. };
  267. static struct platform_device tmu2_device = {
  268. .name = "sh_tmu",
  269. .id = 2,
  270. .dev = {
  271. .platform_data = &tmu2_platform_data,
  272. },
  273. .resource = tmu2_resources,
  274. .num_resources = ARRAY_SIZE(tmu2_resources),
  275. };
  276. static struct plat_sci_port sci_platform_data[] = {
  277. {
  278. .mapbase = 0xffe00000,
  279. .flags = UPF_BOOT_AUTOCONF,
  280. .type = PORT_SCIF,
  281. .irqs = { 80, 80, 80, 80 },
  282. .clk = "scif0",
  283. },
  284. {
  285. .mapbase = 0xffe10000,
  286. .flags = UPF_BOOT_AUTOCONF,
  287. .type = PORT_SCIF,
  288. .irqs = { 81, 81, 81, 81 },
  289. .clk = "scif1",
  290. },
  291. {
  292. .mapbase = 0xffe20000,
  293. .flags = UPF_BOOT_AUTOCONF,
  294. .type = PORT_SCIF,
  295. .irqs = { 82, 82, 82, 82 },
  296. .clk = "scif2",
  297. },
  298. {
  299. .flags = 0,
  300. }
  301. };
  302. static struct platform_device sci_device = {
  303. .name = "sh-sci",
  304. .id = -1,
  305. .dev = {
  306. .platform_data = sci_platform_data,
  307. },
  308. };
  309. static struct platform_device *sh7722_devices[] __initdata = {
  310. &cmt_device,
  311. &tmu0_device,
  312. &tmu1_device,
  313. &tmu2_device,
  314. &rtc_device,
  315. &usbf_device,
  316. &iic_device,
  317. &sci_device,
  318. &vpu_device,
  319. &veu_device,
  320. &jpu_device,
  321. };
  322. static int __init sh7722_devices_setup(void)
  323. {
  324. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  325. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  326. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  327. return platform_add_devices(sh7722_devices,
  328. ARRAY_SIZE(sh7722_devices));
  329. }
  330. __initcall(sh7722_devices_setup);
  331. static struct platform_device *sh7722_early_devices[] __initdata = {
  332. &cmt_device,
  333. &tmu0_device,
  334. &tmu1_device,
  335. &tmu2_device,
  336. };
  337. void __init plat_early_device_setup(void)
  338. {
  339. early_platform_add_devices(sh7722_early_devices,
  340. ARRAY_SIZE(sh7722_early_devices));
  341. }
  342. enum {
  343. UNUSED=0,
  344. /* interrupt sources */
  345. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  346. HUDI,
  347. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  348. RTC_ATI, RTC_PRI, RTC_CUI,
  349. DMAC0, DMAC1, DMAC2, DMAC3,
  350. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  351. VPU, TPU,
  352. USB_USBI0, USB_USBI1,
  353. DMAC4, DMAC5, DMAC_DADERR,
  354. KEYSC,
  355. SCIF0, SCIF1, SCIF2, SIOF0, SIOF1, SIO,
  356. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  357. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  358. SDHI0, SDHI1, SDHI2, SDHI3,
  359. CMT, TSIF, SIU, TWODG,
  360. TMU0, TMU1, TMU2,
  361. IRDA, JPU, LCDC,
  362. /* interrupt groups */
  363. SIM, RTC, DMAC0123, VIOVOU, USB, DMAC45, FLCTL, I2C, SDHI,
  364. };
  365. static struct intc_vect vectors[] __initdata = {
  366. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  367. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  368. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  369. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  370. INTC_VECT(SIM_ERI, 0x700), INTC_VECT(SIM_RXI, 0x720),
  371. INTC_VECT(SIM_TXI, 0x740), INTC_VECT(SIM_TEI, 0x760),
  372. INTC_VECT(RTC_ATI, 0x780), INTC_VECT(RTC_PRI, 0x7a0),
  373. INTC_VECT(RTC_CUI, 0x7c0),
  374. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  375. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  376. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  377. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  378. INTC_VECT(VPU, 0x980), INTC_VECT(TPU, 0x9a0),
  379. INTC_VECT(USB_USBI0, 0xa20), INTC_VECT(USB_USBI1, 0xa40),
  380. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  381. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  382. INTC_VECT(SCIF0, 0xc00), INTC_VECT(SCIF1, 0xc20),
  383. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SIOF0, 0xc80),
  384. INTC_VECT(SIOF1, 0xca0), INTC_VECT(SIO, 0xd00),
  385. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  386. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  387. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  388. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  389. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  390. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  391. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  392. INTC_VECT(SIU, 0xf80), INTC_VECT(TWODG, 0xfa0),
  393. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  394. INTC_VECT(TMU2, 0x440), INTC_VECT(IRDA, 0x480),
  395. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  396. };
  397. static struct intc_group groups[] __initdata = {
  398. INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
  399. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  400. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  401. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  402. INTC_GROUP(USB, USB_USBI0, USB_USBI1),
  403. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  404. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  405. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  406. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  407. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  408. };
  409. static struct intc_mask_reg mask_registers[] __initdata = {
  410. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  411. { } },
  412. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  413. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  414. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  415. { 0, 0, 0, VPU, } },
  416. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  417. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  418. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  419. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  420. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  421. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, 0, SCIF2, SCIF1, SCIF0 } },
  422. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  423. { 0, 0, 0, SIO, 0, 0, SIOF1, SIOF0 } },
  424. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  425. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  426. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  427. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  428. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, TWODG, SIU } },
  429. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  430. { 0, 0, 0, CMT, 0, USB_USBI1, USB_USBI0, } },
  431. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  432. { } },
  433. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  434. { 0, RTC_CUI, RTC_PRI, RTC_ATI, 0, TPU, 0, TSIF } },
  435. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  436. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  437. };
  438. static struct intc_prio_reg prio_registers[] __initdata = {
  439. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, IRDA } },
  440. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  441. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  442. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  443. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, 0, VPU } },
  444. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  445. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF0, SCIF1, SCIF2 } },
  446. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C } },
  447. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, RTC } },
  448. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  449. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, 0, 0, SDHI } },
  450. { 0xa408002c, 0, 16, 4, /* IPRL */ { TWODG, 0, TPU } },
  451. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  452. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  453. };
  454. static struct intc_sense_reg sense_registers[] __initdata = {
  455. { 0xa414001c, 16, 2, /* ICR1 */
  456. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  457. };
  458. static struct intc_mask_reg ack_registers[] __initdata = {
  459. { 0xa4140024, 0, 8, /* INTREQ00 */
  460. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  461. };
  462. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7722", vectors, groups,
  463. mask_registers, prio_registers, sense_registers,
  464. ack_registers);
  465. void __init plat_irq_setup(void)
  466. {
  467. register_intc_controller(&intc_desc);
  468. }
  469. void __init plat_mem_setup(void)
  470. {
  471. /* Register the URAM space as Node 1 */
  472. setup_bootmem_node(1, 0x055f0000, 0x05610000);
  473. }