probe.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * arch/sh/kernel/cpu/sh4/probe.c
  3. *
  4. * CPU Subtype Probing for SH-4.
  5. *
  6. * Copyright (C) 2001 - 2007 Paul Mundt
  7. * Copyright (C) 2003 Richard Curnow
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <asm/processor.h>
  16. #include <asm/cache.h>
  17. int __init detect_cpu_and_cache_system(void)
  18. {
  19. unsigned long pvr, prr, cvr;
  20. unsigned long size;
  21. static unsigned long sizes[16] = {
  22. [1] = (1 << 12),
  23. [2] = (1 << 13),
  24. [4] = (1 << 14),
  25. [8] = (1 << 15),
  26. [9] = (1 << 16)
  27. };
  28. pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff;
  29. prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff;
  30. cvr = (ctrl_inl(CCN_CVR));
  31. /*
  32. * Setup some sane SH-4 defaults for the icache
  33. */
  34. boot_cpu_data.icache.way_incr = (1 << 13);
  35. boot_cpu_data.icache.entry_shift = 5;
  36. boot_cpu_data.icache.sets = 256;
  37. boot_cpu_data.icache.ways = 1;
  38. boot_cpu_data.icache.linesz = L1_CACHE_BYTES;
  39. /*
  40. * And again for the dcache ..
  41. */
  42. boot_cpu_data.dcache.way_incr = (1 << 14);
  43. boot_cpu_data.dcache.entry_shift = 5;
  44. boot_cpu_data.dcache.sets = 512;
  45. boot_cpu_data.dcache.ways = 1;
  46. boot_cpu_data.dcache.linesz = L1_CACHE_BYTES;
  47. /* We don't know the chip cut */
  48. boot_cpu_data.cut_major = boot_cpu_data.cut_minor = -1;
  49. /*
  50. * Setup some generic flags we can probe on SH-4A parts
  51. */
  52. if (((pvr >> 16) & 0xff) == 0x10) {
  53. if ((cvr & 0x10000000) == 0)
  54. boot_cpu_data.flags |= CPU_HAS_DSP;
  55. boot_cpu_data.flags |= CPU_HAS_LLSC | CPU_HAS_PERF_COUNTER;
  56. boot_cpu_data.cut_major = pvr & 0x7f;
  57. boot_cpu_data.icache.ways = 4;
  58. boot_cpu_data.dcache.ways = 4;
  59. } else {
  60. /* And some SH-4 defaults.. */
  61. boot_cpu_data.flags |= CPU_HAS_PTEA;
  62. }
  63. /* FPU detection works for everyone */
  64. if ((cvr & 0x20000000))
  65. boot_cpu_data.flags |= CPU_HAS_FPU;
  66. /* Mask off the upper chip ID */
  67. pvr &= 0xffff;
  68. /*
  69. * Probe the underlying processor version/revision and
  70. * adjust cpu_data setup accordingly.
  71. */
  72. switch (pvr) {
  73. case 0x205:
  74. boot_cpu_data.type = CPU_SH7750;
  75. boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG |
  76. CPU_HAS_PERF_COUNTER;
  77. break;
  78. case 0x206:
  79. boot_cpu_data.type = CPU_SH7750S;
  80. boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG |
  81. CPU_HAS_PERF_COUNTER;
  82. break;
  83. case 0x1100:
  84. boot_cpu_data.type = CPU_SH7751;
  85. break;
  86. case 0x2001:
  87. case 0x2004:
  88. boot_cpu_data.type = CPU_SH7770;
  89. break;
  90. case 0x2006:
  91. case 0x200A:
  92. if (prr == 0x61)
  93. boot_cpu_data.type = CPU_SH7781;
  94. else if (prr == 0xa1)
  95. boot_cpu_data.type = CPU_SH7763;
  96. else
  97. boot_cpu_data.type = CPU_SH7780;
  98. break;
  99. case 0x3000:
  100. case 0x3003:
  101. case 0x3009:
  102. boot_cpu_data.type = CPU_SH7343;
  103. break;
  104. case 0x3004:
  105. case 0x3007:
  106. boot_cpu_data.type = CPU_SH7785;
  107. break;
  108. case 0x4004:
  109. boot_cpu_data.type = CPU_SH7786;
  110. boot_cpu_data.flags |= CPU_HAS_PTEAEX | CPU_HAS_L2_CACHE;
  111. break;
  112. case 0x3008:
  113. switch (prr) {
  114. case 0x50:
  115. case 0x51:
  116. boot_cpu_data.type = CPU_SH7723;
  117. boot_cpu_data.flags |= CPU_HAS_L2_CACHE;
  118. break;
  119. case 0x70:
  120. boot_cpu_data.type = CPU_SH7366;
  121. break;
  122. case 0xa0:
  123. case 0xa1:
  124. boot_cpu_data.type = CPU_SH7722;
  125. break;
  126. }
  127. break;
  128. case 0x300b:
  129. boot_cpu_data.type = CPU_SH7724;
  130. boot_cpu_data.flags |= CPU_HAS_L2_CACHE;
  131. break;
  132. case 0x4000: /* 1st cut */
  133. case 0x4001: /* 2nd cut */
  134. boot_cpu_data.type = CPU_SHX3;
  135. break;
  136. case 0x700:
  137. boot_cpu_data.type = CPU_SH4_501;
  138. boot_cpu_data.icache.ways = 2;
  139. boot_cpu_data.dcache.ways = 2;
  140. break;
  141. case 0x600:
  142. boot_cpu_data.type = CPU_SH4_202;
  143. boot_cpu_data.icache.ways = 2;
  144. boot_cpu_data.dcache.ways = 2;
  145. break;
  146. case 0x500 ... 0x501:
  147. switch (prr) {
  148. case 0x10:
  149. boot_cpu_data.type = CPU_SH7750R;
  150. break;
  151. case 0x11:
  152. boot_cpu_data.type = CPU_SH7751R;
  153. break;
  154. case 0x50 ... 0x5f:
  155. boot_cpu_data.type = CPU_SH7760;
  156. break;
  157. }
  158. boot_cpu_data.icache.ways = 2;
  159. boot_cpu_data.dcache.ways = 2;
  160. break;
  161. default:
  162. boot_cpu_data.type = CPU_SH_NONE;
  163. break;
  164. }
  165. /*
  166. * On anything that's not a direct-mapped cache, look to the CVR
  167. * for I/D-cache specifics.
  168. */
  169. if (boot_cpu_data.icache.ways > 1) {
  170. size = sizes[(cvr >> 20) & 0xf];
  171. boot_cpu_data.icache.way_incr = (size >> 1);
  172. boot_cpu_data.icache.sets = (size >> 6);
  173. }
  174. /* And the rest of the D-cache */
  175. if (boot_cpu_data.dcache.ways > 1) {
  176. size = sizes[(cvr >> 16) & 0xf];
  177. boot_cpu_data.dcache.way_incr = (size >> 1);
  178. boot_cpu_data.dcache.sets = (size >> 6);
  179. }
  180. /*
  181. * SH-4A's have an optional PIPT L2.
  182. */
  183. if (boot_cpu_data.flags & CPU_HAS_L2_CACHE) {
  184. /*
  185. * Verify that it really has something hooked up, this
  186. * is the safety net for CPUs that have optional L2
  187. * support yet do not implement it.
  188. */
  189. if ((cvr & 0xf) == 0)
  190. boot_cpu_data.flags &= ~CPU_HAS_L2_CACHE;
  191. else {
  192. /*
  193. * Silicon and specifications have clearly never
  194. * met..
  195. */
  196. cvr ^= 0xf;
  197. /*
  198. * Size calculation is much more sensible
  199. * than it is for the L1.
  200. *
  201. * Sizes are 128KB, 258KB, 512KB, and 1MB.
  202. */
  203. size = (cvr & 0xf) << 17;
  204. boot_cpu_data.scache.way_incr = (1 << 16);
  205. boot_cpu_data.scache.entry_shift = 5;
  206. boot_cpu_data.scache.ways = 4;
  207. boot_cpu_data.scache.linesz = L1_CACHE_BYTES;
  208. boot_cpu_data.scache.entry_mask =
  209. (boot_cpu_data.scache.way_incr -
  210. boot_cpu_data.scache.linesz);
  211. boot_cpu_data.scache.sets = size /
  212. (boot_cpu_data.scache.linesz *
  213. boot_cpu_data.scache.ways);
  214. boot_cpu_data.scache.way_size =
  215. (boot_cpu_data.scache.sets *
  216. boot_cpu_data.scache.linesz);
  217. }
  218. }
  219. return 0;
  220. }