board-sh7785lcr.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * Renesas Technology Corp. R0P7785LC0011RL Support.
  3. *
  4. * Copyright (C) 2008 Yoshihiro Shimoda
  5. * Copyright (C) 2009 Paul Mundt
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/sm501.h>
  14. #include <linux/sm501-regs.h>
  15. #include <linux/fb.h>
  16. #include <linux/mtd/physmap.h>
  17. #include <linux/delay.h>
  18. #include <linux/i2c.h>
  19. #include <linux/i2c-pca-platform.h>
  20. #include <linux/i2c-algo-pca.h>
  21. #include <linux/irq.h>
  22. #include <linux/clk.h>
  23. #include <linux/errno.h>
  24. #include <mach/sh7785lcr.h>
  25. #include <asm/heartbeat.h>
  26. #include <asm/clock.h>
  27. #include <cpu/sh7785.h>
  28. /*
  29. * NOTE: This board has 2 physical memory maps.
  30. * Please look at include/asm-sh/sh7785lcr.h or hardware manual.
  31. */
  32. static struct resource heartbeat_resources[] = {
  33. [0] = {
  34. .start = PLD_LEDCR,
  35. .end = PLD_LEDCR,
  36. .flags = IORESOURCE_MEM,
  37. },
  38. };
  39. static struct heartbeat_data heartbeat_data = {
  40. .regsize = 8,
  41. };
  42. static struct platform_device heartbeat_device = {
  43. .name = "heartbeat",
  44. .id = -1,
  45. .dev = {
  46. .platform_data = &heartbeat_data,
  47. },
  48. .num_resources = ARRAY_SIZE(heartbeat_resources),
  49. .resource = heartbeat_resources,
  50. };
  51. static struct mtd_partition nor_flash_partitions[] = {
  52. {
  53. .name = "loader",
  54. .offset = 0x00000000,
  55. .size = 512 * 1024,
  56. },
  57. {
  58. .name = "bootenv",
  59. .offset = MTDPART_OFS_APPEND,
  60. .size = 512 * 1024,
  61. },
  62. {
  63. .name = "kernel",
  64. .offset = MTDPART_OFS_APPEND,
  65. .size = 4 * 1024 * 1024,
  66. },
  67. {
  68. .name = "data",
  69. .offset = MTDPART_OFS_APPEND,
  70. .size = MTDPART_SIZ_FULL,
  71. },
  72. };
  73. static struct physmap_flash_data nor_flash_data = {
  74. .width = 4,
  75. .parts = nor_flash_partitions,
  76. .nr_parts = ARRAY_SIZE(nor_flash_partitions),
  77. };
  78. static struct resource nor_flash_resources[] = {
  79. [0] = {
  80. .start = NOR_FLASH_ADDR,
  81. .end = NOR_FLASH_ADDR + NOR_FLASH_SIZE - 1,
  82. .flags = IORESOURCE_MEM,
  83. }
  84. };
  85. static struct platform_device nor_flash_device = {
  86. .name = "physmap-flash",
  87. .dev = {
  88. .platform_data = &nor_flash_data,
  89. },
  90. .num_resources = ARRAY_SIZE(nor_flash_resources),
  91. .resource = nor_flash_resources,
  92. };
  93. static struct resource r8a66597_usb_host_resources[] = {
  94. [0] = {
  95. .name = "r8a66597_hcd",
  96. .start = R8A66597_ADDR,
  97. .end = R8A66597_ADDR + R8A66597_SIZE - 1,
  98. .flags = IORESOURCE_MEM,
  99. },
  100. [1] = {
  101. .name = "r8a66597_hcd",
  102. .start = 2,
  103. .end = 2,
  104. .flags = IORESOURCE_IRQ,
  105. },
  106. };
  107. static struct platform_device r8a66597_usb_host_device = {
  108. .name = "r8a66597_hcd",
  109. .id = -1,
  110. .dev = {
  111. .dma_mask = NULL,
  112. .coherent_dma_mask = 0xffffffff,
  113. },
  114. .num_resources = ARRAY_SIZE(r8a66597_usb_host_resources),
  115. .resource = r8a66597_usb_host_resources,
  116. };
  117. static struct resource sm501_resources[] = {
  118. [0] = {
  119. .start = SM107_MEM_ADDR,
  120. .end = SM107_MEM_ADDR + SM107_MEM_SIZE - 1,
  121. .flags = IORESOURCE_MEM,
  122. },
  123. [1] = {
  124. .start = SM107_REG_ADDR,
  125. .end = SM107_REG_ADDR + SM107_REG_SIZE - 1,
  126. .flags = IORESOURCE_MEM,
  127. },
  128. [2] = {
  129. .start = 10,
  130. .flags = IORESOURCE_IRQ,
  131. },
  132. };
  133. static struct fb_videomode sm501_default_mode_crt = {
  134. .pixclock = 35714, /* 28MHz */
  135. .xres = 640,
  136. .yres = 480,
  137. .left_margin = 105,
  138. .right_margin = 16,
  139. .upper_margin = 33,
  140. .lower_margin = 10,
  141. .hsync_len = 39,
  142. .vsync_len = 2,
  143. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  144. };
  145. static struct fb_videomode sm501_default_mode_pnl = {
  146. .pixclock = 40000, /* 25MHz */
  147. .xres = 640,
  148. .yres = 480,
  149. .left_margin = 2,
  150. .right_margin = 16,
  151. .upper_margin = 33,
  152. .lower_margin = 10,
  153. .hsync_len = 39,
  154. .vsync_len = 2,
  155. .sync = 0,
  156. };
  157. static struct sm501_platdata_fbsub sm501_pdata_fbsub_pnl = {
  158. .def_bpp = 16,
  159. .def_mode = &sm501_default_mode_pnl,
  160. .flags = SM501FB_FLAG_USE_INIT_MODE |
  161. SM501FB_FLAG_USE_HWCURSOR |
  162. SM501FB_FLAG_USE_HWACCEL |
  163. SM501FB_FLAG_DISABLE_AT_EXIT |
  164. SM501FB_FLAG_PANEL_NO_VBIASEN,
  165. };
  166. static struct sm501_platdata_fbsub sm501_pdata_fbsub_crt = {
  167. .def_bpp = 16,
  168. .def_mode = &sm501_default_mode_crt,
  169. .flags = SM501FB_FLAG_USE_INIT_MODE |
  170. SM501FB_FLAG_USE_HWCURSOR |
  171. SM501FB_FLAG_USE_HWACCEL |
  172. SM501FB_FLAG_DISABLE_AT_EXIT,
  173. };
  174. static struct sm501_platdata_fb sm501_fb_pdata = {
  175. .fb_route = SM501_FB_OWN,
  176. .fb_crt = &sm501_pdata_fbsub_crt,
  177. .fb_pnl = &sm501_pdata_fbsub_pnl,
  178. };
  179. static struct sm501_initdata sm501_initdata = {
  180. .gpio_high = {
  181. .set = 0x00001fe0,
  182. .mask = 0x0,
  183. },
  184. .devices = 0,
  185. .mclk = 84 * 1000000,
  186. .m1xclk = 112 * 1000000,
  187. };
  188. static struct sm501_platdata sm501_platform_data = {
  189. .init = &sm501_initdata,
  190. .fb = &sm501_fb_pdata,
  191. };
  192. static struct platform_device sm501_device = {
  193. .name = "sm501",
  194. .id = -1,
  195. .dev = {
  196. .platform_data = &sm501_platform_data,
  197. },
  198. .num_resources = ARRAY_SIZE(sm501_resources),
  199. .resource = sm501_resources,
  200. };
  201. static struct resource i2c_resources[] = {
  202. [0] = {
  203. .start = PCA9564_ADDR,
  204. .end = PCA9564_ADDR + PCA9564_SIZE - 1,
  205. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  206. },
  207. [1] = {
  208. .start = 12,
  209. .end = 12,
  210. .flags = IORESOURCE_IRQ,
  211. },
  212. };
  213. static struct i2c_pca9564_pf_platform_data i2c_platform_data = {
  214. .gpio = 0,
  215. .i2c_clock_speed = I2C_PCA_CON_330kHz,
  216. .timeout = HZ,
  217. };
  218. static struct platform_device i2c_device = {
  219. .name = "i2c-pca-platform",
  220. .id = -1,
  221. .dev = {
  222. .platform_data = &i2c_platform_data,
  223. },
  224. .num_resources = ARRAY_SIZE(i2c_resources),
  225. .resource = i2c_resources,
  226. };
  227. static struct platform_device *sh7785lcr_devices[] __initdata = {
  228. &heartbeat_device,
  229. &nor_flash_device,
  230. &r8a66597_usb_host_device,
  231. &sm501_device,
  232. &i2c_device,
  233. };
  234. static struct i2c_board_info __initdata sh7785lcr_i2c_devices[] = {
  235. {
  236. I2C_BOARD_INFO("r2025sd", 0x32),
  237. },
  238. };
  239. static int __init sh7785lcr_devices_setup(void)
  240. {
  241. i2c_register_board_info(0, sh7785lcr_i2c_devices,
  242. ARRAY_SIZE(sh7785lcr_i2c_devices));
  243. return platform_add_devices(sh7785lcr_devices,
  244. ARRAY_SIZE(sh7785lcr_devices));
  245. }
  246. __initcall(sh7785lcr_devices_setup);
  247. /* Initialize IRQ setting */
  248. void __init init_sh7785lcr_IRQ(void)
  249. {
  250. plat_irq_setup_pins(IRQ_MODE_IRQ7654);
  251. plat_irq_setup_pins(IRQ_MODE_IRQ3210);
  252. }
  253. static int sh7785lcr_clk_init(void)
  254. {
  255. struct clk *clk;
  256. int ret;
  257. clk = clk_get(NULL, "extal");
  258. if (!clk || IS_ERR(clk))
  259. return PTR_ERR(clk);
  260. ret = clk_set_rate(clk, 33333333);
  261. clk_put(clk);
  262. return ret;
  263. }
  264. static void sh7785lcr_power_off(void)
  265. {
  266. unsigned char *p;
  267. p = ioremap(PLD_POFCR, PLD_POFCR + 1);
  268. if (!p) {
  269. printk(KERN_ERR "%s: ioremap error.\n", __func__);
  270. return;
  271. }
  272. *p = 0x01;
  273. iounmap(p);
  274. set_bl_bit();
  275. while (1)
  276. cpu_relax();
  277. }
  278. /* Initialize the board */
  279. static void __init sh7785lcr_setup(char **cmdline_p)
  280. {
  281. void __iomem *sm501_reg;
  282. printk(KERN_INFO "Renesas Technology Corp. R0P7785LC0011RL support.\n");
  283. pm_power_off = sh7785lcr_power_off;
  284. /* sm501 DRAM configuration */
  285. sm501_reg = (void __iomem *)0xb3e00000 + SM501_DRAM_CONTROL;
  286. writel(0x000307c2, sm501_reg);
  287. }
  288. /* Return the board specific boot mode pin configuration */
  289. static int sh7785lcr_mode_pins(void)
  290. {
  291. int value = 0;
  292. /* These are the factory default settings of S1 and S2.
  293. * If you change these dip switches then you will need to
  294. * adjust the values below as well.
  295. */
  296. value |= MODE_PIN4; /* Clock Mode 16 */
  297. value |= MODE_PIN5; /* 32-bit Area0 bus width */
  298. value |= MODE_PIN6; /* 32-bit Area0 bus width */
  299. value |= MODE_PIN7; /* Area 0 SRAM interface [fixed] */
  300. value |= MODE_PIN8; /* Little Endian */
  301. value |= MODE_PIN9; /* Master Mode */
  302. value |= MODE_PIN14; /* No PLL step-up */
  303. return value;
  304. }
  305. /*
  306. * The Machine Vector
  307. */
  308. static struct sh_machine_vector mv_sh7785lcr __initmv = {
  309. .mv_name = "SH7785LCR",
  310. .mv_setup = sh7785lcr_setup,
  311. .mv_clk_init = sh7785lcr_clk_init,
  312. .mv_init_irq = init_sh7785lcr_IRQ,
  313. .mv_mode_pins = sh7785lcr_mode_pins,
  314. };