gef_sbc310.dts 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * GE Fanuc SBC310 Device Tree Source
  3. *
  4. * Copyright 2008 GE Fanuc Intelligent Platforms Embedded Systems, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Based on: SBS CM6 Device Tree Source
  12. * Copyright 2007 SBS Technologies GmbH & Co. KG
  13. * And: mpc8641_hpcn.dts (MPC8641 HPCN Device Tree Source)
  14. * Copyright 2006 Freescale Semiconductor Inc.
  15. */
  16. /*
  17. * Compiled with dtc -I dts -O dtb -o gef_sbc310.dtb gef_sbc310.dts
  18. */
  19. /dts-v1/;
  20. / {
  21. model = "GEF_SBC310";
  22. compatible = "gef,sbc310";
  23. #address-cells = <1>;
  24. #size-cells = <1>;
  25. aliases {
  26. ethernet0 = &enet0;
  27. ethernet1 = &enet1;
  28. serial0 = &serial0;
  29. serial1 = &serial1;
  30. pci0 = &pci0;
  31. };
  32. cpus {
  33. #address-cells = <1>;
  34. #size-cells = <0>;
  35. PowerPC,8641@0 {
  36. device_type = "cpu";
  37. reg = <0>;
  38. d-cache-line-size = <32>; // 32 bytes
  39. i-cache-line-size = <32>; // 32 bytes
  40. d-cache-size = <32768>; // L1, 32K
  41. i-cache-size = <32768>; // L1, 32K
  42. timebase-frequency = <0>; // From uboot
  43. bus-frequency = <0>; // From uboot
  44. clock-frequency = <0>; // From uboot
  45. };
  46. PowerPC,8641@1 {
  47. device_type = "cpu";
  48. reg = <1>;
  49. d-cache-line-size = <32>; // 32 bytes
  50. i-cache-line-size = <32>; // 32 bytes
  51. d-cache-size = <32768>; // L1, 32K
  52. i-cache-size = <32768>; // L1, 32K
  53. timebase-frequency = <0>; // From uboot
  54. bus-frequency = <0>; // From uboot
  55. clock-frequency = <0>; // From uboot
  56. };
  57. };
  58. memory {
  59. device_type = "memory";
  60. reg = <0x0 0x40000000>; // set by uboot
  61. };
  62. localbus@fef05000 {
  63. #address-cells = <2>;
  64. #size-cells = <1>;
  65. compatible = "fsl,mpc8641-localbus", "simple-bus";
  66. reg = <0xfef05000 0x1000>;
  67. interrupts = <19 2>;
  68. interrupt-parent = <&mpic>;
  69. ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash
  70. 1 0 0xe0000000 0x08000000 // Paged Flash 0
  71. 2 0 0xe8000000 0x08000000 // Paged Flash 1
  72. 3 0 0xfc100000 0x00020000 // NVRAM
  73. 4 0 0xfc000000 0x00010000>; // FPGA
  74. /* flash@0,0 is a mirror of part of the memory in flash@1,0
  75. flash@0,0 {
  76. compatible = "cfi-flash";
  77. reg = <0 0 0x01000000>;
  78. bank-width = <2>;
  79. device-width = <2>;
  80. #address-cells = <1>;
  81. #size-cells = <1>;
  82. partition@0 {
  83. label = "firmware";
  84. reg = <0x00000000 0x01000000>;
  85. read-only;
  86. };
  87. };
  88. */
  89. flash@1,0 {
  90. compatible = "cfi-flash";
  91. reg = <1 0 0x8000000>;
  92. bank-width = <2>;
  93. device-width = <2>;
  94. #address-cells = <1>;
  95. #size-cells = <1>;
  96. partition@0 {
  97. label = "user";
  98. reg = <0x00000000 0x07800000>;
  99. };
  100. partition@7800000 {
  101. label = "firmware";
  102. reg = <0x07800000 0x00800000>;
  103. read-only;
  104. };
  105. };
  106. fpga@4,0 {
  107. compatible = "gef,fpga-regs";
  108. reg = <0x4 0x0 0x40>;
  109. };
  110. wdt@4,2000 {
  111. #interrupt-cells = <2>;
  112. device_type = "watchdog";
  113. compatible = "gef,fpga-wdt";
  114. reg = <0x4 0x2000 0x8>;
  115. interrupts = <0x1a 0x4>;
  116. interrupt-parent = <&gef_pic>;
  117. };
  118. /*
  119. wdt@4,2010 {
  120. #interrupt-cells = <2>;
  121. device_type = "watchdog";
  122. compatible = "gef,fpga-wdt";
  123. reg = <0x4 0x2010 0x8>;
  124. interrupts = <0x1b 0x4>;
  125. interrupt-parent = <&gef_pic>;
  126. };
  127. */
  128. gef_pic: pic@4,4000 {
  129. #interrupt-cells = <1>;
  130. interrupt-controller;
  131. compatible = "gef,fpga-pic";
  132. reg = <0x4 0x4000 0x20>;
  133. interrupts = <0x8
  134. 0x9>;
  135. interrupt-parent = <&mpic>;
  136. };
  137. gef_gpio: gpio@4,8000 {
  138. #gpio-cells = <2>;
  139. compatible = "gef,sbc310-gpio";
  140. reg = <0x4 0x8000 0x24>;
  141. gpio-controller;
  142. };
  143. };
  144. soc@fef00000 {
  145. #address-cells = <1>;
  146. #size-cells = <1>;
  147. #interrupt-cells = <2>;
  148. device_type = "soc";
  149. compatible = "simple-bus";
  150. ranges = <0x0 0xfef00000 0x00100000>;
  151. bus-frequency = <33333333>;
  152. mcm-law@0 {
  153. compatible = "fsl,mcm-law";
  154. reg = <0x0 0x1000>;
  155. fsl,num-laws = <10>;
  156. };
  157. mcm@1000 {
  158. compatible = "fsl,mpc8641-mcm", "fsl,mcm";
  159. reg = <0x1000 0x1000>;
  160. interrupts = <17 2>;
  161. interrupt-parent = <&mpic>;
  162. };
  163. i2c1: i2c@3000 {
  164. #address-cells = <1>;
  165. #size-cells = <0>;
  166. compatible = "fsl-i2c";
  167. reg = <0x3000 0x100>;
  168. interrupts = <0x2b 0x2>;
  169. interrupt-parent = <&mpic>;
  170. dfsrr;
  171. rtc@51 {
  172. compatible = "epson,rx8581";
  173. reg = <0x00000051>;
  174. };
  175. };
  176. i2c2: i2c@3100 {
  177. #address-cells = <1>;
  178. #size-cells = <0>;
  179. compatible = "fsl-i2c";
  180. reg = <0x3100 0x100>;
  181. interrupts = <0x2b 0x2>;
  182. interrupt-parent = <&mpic>;
  183. dfsrr;
  184. hwmon@48 {
  185. compatible = "national,lm92";
  186. reg = <0x48>;
  187. };
  188. hwmon@4c {
  189. compatible = "adi,adt7461";
  190. reg = <0x4c>;
  191. };
  192. eti@6b {
  193. compatible = "dallas,ds1682";
  194. reg = <0x6b>;
  195. };
  196. };
  197. dma@21300 {
  198. #address-cells = <1>;
  199. #size-cells = <1>;
  200. compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
  201. reg = <0x21300 0x4>;
  202. ranges = <0x0 0x21100 0x200>;
  203. cell-index = <0>;
  204. dma-channel@0 {
  205. compatible = "fsl,mpc8641-dma-channel",
  206. "fsl,eloplus-dma-channel";
  207. reg = <0x0 0x80>;
  208. cell-index = <0>;
  209. interrupt-parent = <&mpic>;
  210. interrupts = <20 2>;
  211. };
  212. dma-channel@80 {
  213. compatible = "fsl,mpc8641-dma-channel",
  214. "fsl,eloplus-dma-channel";
  215. reg = <0x80 0x80>;
  216. cell-index = <1>;
  217. interrupt-parent = <&mpic>;
  218. interrupts = <21 2>;
  219. };
  220. dma-channel@100 {
  221. compatible = "fsl,mpc8641-dma-channel",
  222. "fsl,eloplus-dma-channel";
  223. reg = <0x100 0x80>;
  224. cell-index = <2>;
  225. interrupt-parent = <&mpic>;
  226. interrupts = <22 2>;
  227. };
  228. dma-channel@180 {
  229. compatible = "fsl,mpc8641-dma-channel",
  230. "fsl,eloplus-dma-channel";
  231. reg = <0x180 0x80>;
  232. cell-index = <3>;
  233. interrupt-parent = <&mpic>;
  234. interrupts = <23 2>;
  235. };
  236. };
  237. enet0: ethernet@24000 {
  238. #address-cells = <1>;
  239. #size-cells = <1>;
  240. device_type = "network";
  241. model = "eTSEC";
  242. compatible = "gianfar";
  243. reg = <0x24000 0x1000>;
  244. ranges = <0x0 0x24000 0x1000>;
  245. local-mac-address = [ 00 00 00 00 00 00 ];
  246. interrupts = <0x1d 0x2 0x1e 0x2 0x22 0x2>;
  247. interrupt-parent = <&mpic>;
  248. phy-handle = <&phy0>;
  249. phy-connection-type = "gmii";
  250. mdio@520 {
  251. #address-cells = <1>;
  252. #size-cells = <0>;
  253. compatible = "fsl,gianfar-mdio";
  254. reg = <0x520 0x20>;
  255. phy0: ethernet-phy@0 {
  256. interrupt-parent = <&gef_pic>;
  257. interrupts = <0x9 0x4>;
  258. reg = <1>;
  259. };
  260. phy2: ethernet-phy@2 {
  261. interrupt-parent = <&gef_pic>;
  262. interrupts = <0x8 0x4>;
  263. reg = <3>;
  264. };
  265. };
  266. };
  267. enet1: ethernet@26000 {
  268. device_type = "network";
  269. model = "eTSEC";
  270. compatible = "gianfar";
  271. reg = <0x26000 0x1000>;
  272. local-mac-address = [ 00 00 00 00 00 00 ];
  273. interrupts = <0x1f 0x2 0x20 0x2 0x21 0x2>;
  274. interrupt-parent = <&mpic>;
  275. phy-handle = <&phy2>;
  276. phy-connection-type = "gmii";
  277. };
  278. serial0: serial@4500 {
  279. cell-index = <0>;
  280. device_type = "serial";
  281. compatible = "ns16550";
  282. reg = <0x4500 0x100>;
  283. clock-frequency = <0>;
  284. interrupts = <0x2a 0x2>;
  285. interrupt-parent = <&mpic>;
  286. };
  287. serial1: serial@4600 {
  288. cell-index = <1>;
  289. device_type = "serial";
  290. compatible = "ns16550";
  291. reg = <0x4600 0x100>;
  292. clock-frequency = <0>;
  293. interrupts = <0x1c 0x2>;
  294. interrupt-parent = <&mpic>;
  295. };
  296. mpic: pic@40000 {
  297. clock-frequency = <0>;
  298. interrupt-controller;
  299. #address-cells = <0>;
  300. #interrupt-cells = <2>;
  301. reg = <0x40000 0x40000>;
  302. compatible = "chrp,open-pic";
  303. device_type = "open-pic";
  304. };
  305. global-utilities@e0000 {
  306. compatible = "fsl,mpc8641-guts";
  307. reg = <0xe0000 0x1000>;
  308. fsl,has-rstcr;
  309. };
  310. };
  311. pci0: pcie@fef08000 {
  312. compatible = "fsl,mpc8641-pcie";
  313. device_type = "pci";
  314. #interrupt-cells = <1>;
  315. #size-cells = <2>;
  316. #address-cells = <3>;
  317. reg = <0xfef08000 0x1000>;
  318. bus-range = <0x0 0xff>;
  319. ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x40000000
  320. 0x01000000 0x0 0x00000000 0xfe000000 0x0 0x00400000>;
  321. clock-frequency = <33333333>;
  322. interrupt-parent = <&mpic>;
  323. interrupts = <0x18 0x2>;
  324. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  325. interrupt-map = <
  326. 0x0000 0x0 0x0 0x1 &mpic 0x0 0x2
  327. 0x0000 0x0 0x0 0x2 &mpic 0x1 0x2
  328. 0x0000 0x0 0x0 0x3 &mpic 0x2 0x2
  329. 0x0000 0x0 0x0 0x4 &mpic 0x3 0x2
  330. >;
  331. pcie@0 {
  332. reg = <0 0 0 0 0>;
  333. #size-cells = <2>;
  334. #address-cells = <3>;
  335. device_type = "pci";
  336. ranges = <0x02000000 0x0 0x80000000
  337. 0x02000000 0x0 0x80000000
  338. 0x0 0x40000000
  339. 0x01000000 0x0 0x00000000
  340. 0x01000000 0x0 0x00000000
  341. 0x0 0x00400000>;
  342. };
  343. };
  344. };