clock34xx.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. /*
  2. * OMAP3-specific clock framework functions
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * Testing and integration fixes by Jouni Högander
  9. *
  10. * Parts of this code are based on code written by
  11. * Richard Woodruff, Tony Lindgren, Tuukka Tikkanen, Karthik Dasu
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #undef DEBUG
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/errno.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/io.h>
  26. #include <linux/limits.h>
  27. #include <linux/bitops.h>
  28. #include <mach/clock.h>
  29. #include <mach/sram.h>
  30. #include <asm/div64.h>
  31. #include <asm/clkdev.h>
  32. #include <mach/sdrc.h>
  33. #include "clock.h"
  34. #include "prm.h"
  35. #include "prm-regbits-34xx.h"
  36. #include "cm.h"
  37. #include "cm-regbits-34xx.h"
  38. static const struct clkops clkops_noncore_dpll_ops;
  39. #include "clock34xx.h"
  40. struct omap_clk {
  41. u32 cpu;
  42. struct clk_lookup lk;
  43. };
  44. #define CLK(dev, con, ck, cp) \
  45. { \
  46. .cpu = cp, \
  47. .lk = { \
  48. .dev_id = dev, \
  49. .con_id = con, \
  50. .clk = ck, \
  51. }, \
  52. }
  53. #define CK_343X (1 << 0)
  54. #define CK_3430ES1 (1 << 1)
  55. #define CK_3430ES2 (1 << 2)
  56. static struct omap_clk omap34xx_clks[] = {
  57. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_343X),
  58. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_343X),
  59. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_343X),
  60. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2),
  61. CLK(NULL, "virt_19_2m_ck", &virt_19_2m_ck, CK_343X),
  62. CLK(NULL, "virt_26m_ck", &virt_26m_ck, CK_343X),
  63. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_343X),
  64. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_343X),
  65. CLK(NULL, "sys_ck", &sys_ck, CK_343X),
  66. CLK(NULL, "sys_altclk", &sys_altclk, CK_343X),
  67. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_343X),
  68. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_343X),
  69. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_343X),
  70. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_343X),
  71. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_343X),
  72. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_343X),
  73. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_343X),
  74. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_343X),
  75. CLK(NULL, "core_ck", &core_ck, CK_343X),
  76. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_343X),
  77. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_343X),
  78. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_343X),
  79. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_343X),
  80. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_343X),
  81. CLK(NULL, "emu_core_alwon_ck", &emu_core_alwon_ck, CK_343X),
  82. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_343X),
  83. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_343X),
  84. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_343X),
  85. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_343X),
  86. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_343X),
  87. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_343X),
  88. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_343X),
  89. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_343X),
  90. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_343X),
  91. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_343X),
  92. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_343X),
  93. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_343X),
  94. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_343X),
  95. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_343X),
  96. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_343X),
  97. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_343X),
  98. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_343X),
  99. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_343X),
  100. CLK(NULL, "emu_per_alwon_ck", &emu_per_alwon_ck, CK_343X),
  101. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2),
  102. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2),
  103. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_343X),
  104. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_343X),
  105. CLK(NULL, "corex2_fck", &corex2_fck, CK_343X),
  106. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_343X),
  107. CLK(NULL, "mpu_ck", &mpu_ck, CK_343X),
  108. CLK(NULL, "arm_fck", &arm_fck, CK_343X),
  109. CLK(NULL, "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_343X),
  110. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_343X),
  111. CLK(NULL, "iva2_ck", &iva2_ck, CK_343X),
  112. CLK(NULL, "l3_ick", &l3_ick, CK_343X),
  113. CLK(NULL, "l4_ick", &l4_ick, CK_343X),
  114. CLK(NULL, "rm_ick", &rm_ick, CK_343X),
  115. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  116. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  117. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  118. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  119. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  120. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2),
  121. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2),
  122. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  123. CLK(NULL, "modem_fck", &modem_fck, CK_343X),
  124. CLK(NULL, "sad2d_ick", &sad2d_ick, CK_343X),
  125. CLK(NULL, "mad2d_ick", &mad2d_ick, CK_343X),
  126. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_343X),
  127. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_343X),
  128. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2),
  129. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2),
  130. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2),
  131. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_343X),
  132. CLK("mmci-omap-hs.2", "fck", &mmchs3_fck, CK_3430ES2),
  133. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_343X),
  134. CLK(NULL, "mspro_fck", &mspro_fck, CK_343X),
  135. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_343X),
  136. CLK("i2c_omap.3", "fck", &i2c3_fck, CK_343X),
  137. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_343X),
  138. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_343X),
  139. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_343X),
  140. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_343X),
  141. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_343X),
  142. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_343X),
  143. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_343X),
  144. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_343X),
  145. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_343X),
  146. CLK(NULL, "uart2_fck", &uart2_fck, CK_343X),
  147. CLK(NULL, "uart1_fck", &uart1_fck, CK_343X),
  148. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  149. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_343X),
  150. CLK("omap_hdq.0", "fck", &hdq_fck, CK_343X),
  151. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck, CK_343X),
  152. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck, CK_343X),
  153. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_343X),
  154. CLK("musb_hdrc", "ick", &hsotgusb_ick, CK_343X),
  155. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_343X),
  156. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_343X),
  157. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_343X),
  158. CLK(NULL, "pka_ick", &pka_ick, CK_343X),
  159. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_343X),
  160. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2),
  161. CLK("mmci-omap-hs.2", "ick", &mmchs3_ick, CK_3430ES2),
  162. CLK(NULL, "icr_ick", &icr_ick, CK_343X),
  163. CLK(NULL, "aes2_ick", &aes2_ick, CK_343X),
  164. CLK(NULL, "sha12_ick", &sha12_ick, CK_343X),
  165. CLK(NULL, "des2_ick", &des2_ick, CK_343X),
  166. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_343X),
  167. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_343X),
  168. CLK(NULL, "mspro_ick", &mspro_ick, CK_343X),
  169. CLK("omap_hdq.0", "ick", &hdq_ick, CK_343X),
  170. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_343X),
  171. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_343X),
  172. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_343X),
  173. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_343X),
  174. CLK("i2c_omap.3", "ick", &i2c3_ick, CK_343X),
  175. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_343X),
  176. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_343X),
  177. CLK(NULL, "uart2_ick", &uart2_ick, CK_343X),
  178. CLK(NULL, "uart1_ick", &uart1_ick, CK_343X),
  179. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_343X),
  180. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_343X),
  181. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_343X),
  182. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_343X),
  183. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  184. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_343X),
  185. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_343X),
  186. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_343X),
  187. CLK(NULL, "ssi_ick", &ssi_ick, CK_343X),
  188. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  189. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_343X),
  190. CLK(NULL, "aes1_ick", &aes1_ick, CK_343X),
  191. CLK("omap_rng", "ick", &rng_ick, CK_343X),
  192. CLK(NULL, "sha11_ick", &sha11_ick, CK_343X),
  193. CLK(NULL, "des1_ick", &des1_ick, CK_343X),
  194. CLK("omapfb", "dss1_fck", &dss1_alwon_fck, CK_343X),
  195. CLK("omapfb", "tv_fck", &dss_tv_fck, CK_343X),
  196. CLK("omapfb", "video_fck", &dss_96m_fck, CK_343X),
  197. CLK("omapfb", "dss2_fck", &dss2_alwon_fck, CK_343X),
  198. CLK("omapfb", "ick", &dss_ick, CK_343X),
  199. CLK(NULL, "cam_mclk", &cam_mclk, CK_343X),
  200. CLK(NULL, "cam_ick", &cam_ick, CK_343X),
  201. CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_343X),
  202. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2),
  203. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2),
  204. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2),
  205. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2),
  206. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_343X),
  207. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_343X),
  208. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_343X),
  209. CLK("omap_wdt", "fck", &wdt2_fck, CK_343X),
  210. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_343X),
  211. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2),
  212. CLK("omap_wdt", "ick", &wdt2_ick, CK_343X),
  213. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_343X),
  214. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_343X),
  215. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_343X),
  216. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_343X),
  217. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_343X),
  218. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_343X),
  219. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_343X),
  220. CLK(NULL, "uart3_fck", &uart3_fck, CK_343X),
  221. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_343X),
  222. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_343X),
  223. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_343X),
  224. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_343X),
  225. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_343X),
  226. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_343X),
  227. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_343X),
  228. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_343X),
  229. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_343X),
  230. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_343X),
  231. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_343X),
  232. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_343X),
  233. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_343X),
  234. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_343X),
  235. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_343X),
  236. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_343X),
  237. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_343X),
  238. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_343X),
  239. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_343X),
  240. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_343X),
  241. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_343X),
  242. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_343X),
  243. CLK(NULL, "uart3_ick", &uart3_ick, CK_343X),
  244. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_343X),
  245. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_343X),
  246. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_343X),
  247. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_343X),
  248. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_343X),
  249. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_343X),
  250. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_343X),
  251. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_343X),
  252. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_343X),
  253. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_343X),
  254. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_343X),
  255. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_343X),
  256. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_343X),
  257. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_343X),
  258. CLK(NULL, "emu_src_ck", &emu_src_ck, CK_343X),
  259. CLK(NULL, "pclk_fck", &pclk_fck, CK_343X),
  260. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_343X),
  261. CLK(NULL, "atclk_fck", &atclk_fck, CK_343X),
  262. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_343X),
  263. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_343X),
  264. CLK(NULL, "sr1_fck", &sr1_fck, CK_343X),
  265. CLK(NULL, "sr2_fck", &sr2_fck, CK_343X),
  266. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_343X),
  267. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_343X),
  268. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_343X),
  269. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_343X),
  270. };
  271. /* CM_AUTOIDLE_PLL*.AUTO_* bit values */
  272. #define DPLL_AUTOIDLE_DISABLE 0x0
  273. #define DPLL_AUTOIDLE_LOW_POWER_STOP 0x1
  274. #define MAX_DPLL_WAIT_TRIES 1000000
  275. #define MIN_SDRC_DLL_LOCK_FREQ 83000000
  276. /**
  277. * omap3_dpll_recalc - recalculate DPLL rate
  278. * @clk: DPLL struct clk
  279. *
  280. * Recalculate and propagate the DPLL rate.
  281. */
  282. static unsigned long omap3_dpll_recalc(struct clk *clk)
  283. {
  284. return omap2_get_dpll_rate(clk);
  285. }
  286. /* _omap3_dpll_write_clken - write clken_bits arg to a DPLL's enable bits */
  287. static void _omap3_dpll_write_clken(struct clk *clk, u8 clken_bits)
  288. {
  289. const struct dpll_data *dd;
  290. u32 v;
  291. dd = clk->dpll_data;
  292. v = __raw_readl(dd->control_reg);
  293. v &= ~dd->enable_mask;
  294. v |= clken_bits << __ffs(dd->enable_mask);
  295. __raw_writel(v, dd->control_reg);
  296. }
  297. /* _omap3_wait_dpll_status: wait for a DPLL to enter a specific state */
  298. static int _omap3_wait_dpll_status(struct clk *clk, u8 state)
  299. {
  300. const struct dpll_data *dd;
  301. int i = 0;
  302. int ret = -EINVAL;
  303. dd = clk->dpll_data;
  304. state <<= __ffs(dd->idlest_mask);
  305. while (((__raw_readl(dd->idlest_reg) & dd->idlest_mask) != state) &&
  306. i < MAX_DPLL_WAIT_TRIES) {
  307. i++;
  308. udelay(1);
  309. }
  310. if (i == MAX_DPLL_WAIT_TRIES) {
  311. printk(KERN_ERR "clock: %s failed transition to '%s'\n",
  312. clk->name, (state) ? "locked" : "bypassed");
  313. } else {
  314. pr_debug("clock: %s transition to '%s' in %d loops\n",
  315. clk->name, (state) ? "locked" : "bypassed", i);
  316. ret = 0;
  317. }
  318. return ret;
  319. }
  320. /* From 3430 TRM ES2 4.7.6.2 */
  321. static u16 _omap3_dpll_compute_freqsel(struct clk *clk, u8 n)
  322. {
  323. unsigned long fint;
  324. u16 f = 0;
  325. fint = clk->dpll_data->clk_ref->rate / (n + 1);
  326. pr_debug("clock: fint is %lu\n", fint);
  327. if (fint >= 750000 && fint <= 1000000)
  328. f = 0x3;
  329. else if (fint > 1000000 && fint <= 1250000)
  330. f = 0x4;
  331. else if (fint > 1250000 && fint <= 1500000)
  332. f = 0x5;
  333. else if (fint > 1500000 && fint <= 1750000)
  334. f = 0x6;
  335. else if (fint > 1750000 && fint <= 2100000)
  336. f = 0x7;
  337. else if (fint > 7500000 && fint <= 10000000)
  338. f = 0xB;
  339. else if (fint > 10000000 && fint <= 12500000)
  340. f = 0xC;
  341. else if (fint > 12500000 && fint <= 15000000)
  342. f = 0xD;
  343. else if (fint > 15000000 && fint <= 17500000)
  344. f = 0xE;
  345. else if (fint > 17500000 && fint <= 21000000)
  346. f = 0xF;
  347. else
  348. pr_debug("clock: unknown freqsel setting for %d\n", n);
  349. return f;
  350. }
  351. /* Non-CORE DPLL (e.g., DPLLs that do not control SDRC) clock functions */
  352. /*
  353. * _omap3_noncore_dpll_lock - instruct a DPLL to lock and wait for readiness
  354. * @clk: pointer to a DPLL struct clk
  355. *
  356. * Instructs a non-CORE DPLL to lock. Waits for the DPLL to report
  357. * readiness before returning. Will save and restore the DPLL's
  358. * autoidle state across the enable, per the CDP code. If the DPLL
  359. * locked successfully, return 0; if the DPLL did not lock in the time
  360. * allotted, or DPLL3 was passed in, return -EINVAL.
  361. */
  362. static int _omap3_noncore_dpll_lock(struct clk *clk)
  363. {
  364. u8 ai;
  365. int r;
  366. if (clk == &dpll3_ck)
  367. return -EINVAL;
  368. pr_debug("clock: locking DPLL %s\n", clk->name);
  369. ai = omap3_dpll_autoidle_read(clk);
  370. omap3_dpll_deny_idle(clk);
  371. _omap3_dpll_write_clken(clk, DPLL_LOCKED);
  372. r = _omap3_wait_dpll_status(clk, 1);
  373. if (ai)
  374. omap3_dpll_allow_idle(clk);
  375. return r;
  376. }
  377. /*
  378. * _omap3_noncore_dpll_bypass - instruct a DPLL to bypass and wait for readiness
  379. * @clk: pointer to a DPLL struct clk
  380. *
  381. * Instructs a non-CORE DPLL to enter low-power bypass mode. In
  382. * bypass mode, the DPLL's rate is set equal to its parent clock's
  383. * rate. Waits for the DPLL to report readiness before returning.
  384. * Will save and restore the DPLL's autoidle state across the enable,
  385. * per the CDP code. If the DPLL entered bypass mode successfully,
  386. * return 0; if the DPLL did not enter bypass in the time allotted, or
  387. * DPLL3 was passed in, or the DPLL does not support low-power bypass,
  388. * return -EINVAL.
  389. */
  390. static int _omap3_noncore_dpll_bypass(struct clk *clk)
  391. {
  392. int r;
  393. u8 ai;
  394. if (clk == &dpll3_ck)
  395. return -EINVAL;
  396. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS)))
  397. return -EINVAL;
  398. pr_debug("clock: configuring DPLL %s for low-power bypass\n",
  399. clk->name);
  400. ai = omap3_dpll_autoidle_read(clk);
  401. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_BYPASS);
  402. r = _omap3_wait_dpll_status(clk, 0);
  403. if (ai)
  404. omap3_dpll_allow_idle(clk);
  405. else
  406. omap3_dpll_deny_idle(clk);
  407. return r;
  408. }
  409. /*
  410. * _omap3_noncore_dpll_stop - instruct a DPLL to stop
  411. * @clk: pointer to a DPLL struct clk
  412. *
  413. * Instructs a non-CORE DPLL to enter low-power stop. Will save and
  414. * restore the DPLL's autoidle state across the stop, per the CDP
  415. * code. If DPLL3 was passed in, or the DPLL does not support
  416. * low-power stop, return -EINVAL; otherwise, return 0.
  417. */
  418. static int _omap3_noncore_dpll_stop(struct clk *clk)
  419. {
  420. u8 ai;
  421. if (clk == &dpll3_ck)
  422. return -EINVAL;
  423. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_STOP)))
  424. return -EINVAL;
  425. pr_debug("clock: stopping DPLL %s\n", clk->name);
  426. ai = omap3_dpll_autoidle_read(clk);
  427. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_STOP);
  428. if (ai)
  429. omap3_dpll_allow_idle(clk);
  430. else
  431. omap3_dpll_deny_idle(clk);
  432. return 0;
  433. }
  434. /**
  435. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  436. * @clk: pointer to a DPLL struct clk
  437. *
  438. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  439. * The choice of modes depends on the DPLL's programmed rate: if it is
  440. * the same as the DPLL's parent clock, it will enter bypass;
  441. * otherwise, it will enter lock. This code will wait for the DPLL to
  442. * indicate readiness before returning, unless the DPLL takes too long
  443. * to enter the target state. Intended to be used as the struct clk's
  444. * enable function. If DPLL3 was passed in, or the DPLL does not
  445. * support low-power stop, or if the DPLL took too long to enter
  446. * bypass or lock, return -EINVAL; otherwise, return 0.
  447. */
  448. static int omap3_noncore_dpll_enable(struct clk *clk)
  449. {
  450. int r;
  451. struct dpll_data *dd;
  452. if (clk == &dpll3_ck)
  453. return -EINVAL;
  454. dd = clk->dpll_data;
  455. if (!dd)
  456. return -EINVAL;
  457. if (clk->rate == dd->clk_bypass->rate) {
  458. WARN_ON(clk->parent != dd->clk_bypass);
  459. r = _omap3_noncore_dpll_bypass(clk);
  460. } else {
  461. WARN_ON(clk->parent != dd->clk_ref);
  462. r = _omap3_noncore_dpll_lock(clk);
  463. }
  464. /* FIXME: this is dubious - if clk->rate has changed, what about propagating? */
  465. if (!r)
  466. clk->rate = omap2_get_dpll_rate(clk);
  467. return r;
  468. }
  469. /**
  470. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  471. * @clk: pointer to a DPLL struct clk
  472. *
  473. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  474. * The choice of modes depends on the DPLL's programmed rate: if it is
  475. * the same as the DPLL's parent clock, it will enter bypass;
  476. * otherwise, it will enter lock. This code will wait for the DPLL to
  477. * indicate readiness before returning, unless the DPLL takes too long
  478. * to enter the target state. Intended to be used as the struct clk's
  479. * enable function. If DPLL3 was passed in, or the DPLL does not
  480. * support low-power stop, or if the DPLL took too long to enter
  481. * bypass or lock, return -EINVAL; otherwise, return 0.
  482. */
  483. static void omap3_noncore_dpll_disable(struct clk *clk)
  484. {
  485. if (clk == &dpll3_ck)
  486. return;
  487. _omap3_noncore_dpll_stop(clk);
  488. }
  489. /* Non-CORE DPLL rate set code */
  490. /*
  491. * omap3_noncore_dpll_program - set non-core DPLL M,N values directly
  492. * @clk: struct clk * of DPLL to set
  493. * @m: DPLL multiplier to set
  494. * @n: DPLL divider to set
  495. * @freqsel: FREQSEL value to set
  496. *
  497. * Program the DPLL with the supplied M, N values, and wait for the DPLL to
  498. * lock.. Returns -EINVAL upon error, or 0 upon success.
  499. */
  500. static int omap3_noncore_dpll_program(struct clk *clk, u16 m, u8 n, u16 freqsel)
  501. {
  502. struct dpll_data *dd = clk->dpll_data;
  503. u32 v;
  504. /* 3430 ES2 TRM: 4.7.6.9 DPLL Programming Sequence */
  505. _omap3_noncore_dpll_bypass(clk);
  506. /* Set jitter correction */
  507. v = __raw_readl(dd->control_reg);
  508. v &= ~dd->freqsel_mask;
  509. v |= freqsel << __ffs(dd->freqsel_mask);
  510. __raw_writel(v, dd->control_reg);
  511. /* Set DPLL multiplier, divider */
  512. v = __raw_readl(dd->mult_div1_reg);
  513. v &= ~(dd->mult_mask | dd->div1_mask);
  514. v |= m << __ffs(dd->mult_mask);
  515. v |= (n - 1) << __ffs(dd->div1_mask);
  516. __raw_writel(v, dd->mult_div1_reg);
  517. /* We let the clock framework set the other output dividers later */
  518. /* REVISIT: Set ramp-up delay? */
  519. _omap3_noncore_dpll_lock(clk);
  520. return 0;
  521. }
  522. /**
  523. * omap3_noncore_dpll_set_rate - set non-core DPLL rate
  524. * @clk: struct clk * of DPLL to set
  525. * @rate: rounded target rate
  526. *
  527. * Set the DPLL CLKOUT to the target rate. If the DPLL can enter
  528. * low-power bypass, and the target rate is the bypass source clock
  529. * rate, then configure the DPLL for bypass. Otherwise, round the
  530. * target rate if it hasn't been done already, then program and lock
  531. * the DPLL. Returns -EINVAL upon error, or 0 upon success.
  532. */
  533. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate)
  534. {
  535. struct clk *new_parent = NULL;
  536. u16 freqsel;
  537. struct dpll_data *dd;
  538. int ret;
  539. if (!clk || !rate)
  540. return -EINVAL;
  541. dd = clk->dpll_data;
  542. if (!dd)
  543. return -EINVAL;
  544. if (rate == omap2_get_dpll_rate(clk))
  545. return 0;
  546. /*
  547. * Ensure both the bypass and ref clocks are enabled prior to
  548. * doing anything; we need the bypass clock running to reprogram
  549. * the DPLL.
  550. */
  551. omap2_clk_enable(dd->clk_bypass);
  552. omap2_clk_enable(dd->clk_ref);
  553. if (dd->clk_bypass->rate == rate &&
  554. (clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS))) {
  555. pr_debug("clock: %s: set rate: entering bypass.\n", clk->name);
  556. ret = _omap3_noncore_dpll_bypass(clk);
  557. if (!ret)
  558. new_parent = dd->clk_bypass;
  559. } else {
  560. if (dd->last_rounded_rate != rate)
  561. omap2_dpll_round_rate(clk, rate);
  562. if (dd->last_rounded_rate == 0)
  563. return -EINVAL;
  564. freqsel = _omap3_dpll_compute_freqsel(clk, dd->last_rounded_n);
  565. if (!freqsel)
  566. WARN_ON(1);
  567. pr_debug("clock: %s: set rate: locking rate to %lu.\n",
  568. clk->name, rate);
  569. ret = omap3_noncore_dpll_program(clk, dd->last_rounded_m,
  570. dd->last_rounded_n, freqsel);
  571. if (!ret)
  572. new_parent = dd->clk_ref;
  573. }
  574. if (!ret) {
  575. /*
  576. * Switch the parent clock in the heirarchy, and make sure
  577. * that the new parent's usecount is correct. Note: we
  578. * enable the new parent before disabling the old to avoid
  579. * any unnecessary hardware disable->enable transitions.
  580. */
  581. if (clk->usecount) {
  582. omap2_clk_enable(new_parent);
  583. omap2_clk_disable(clk->parent);
  584. }
  585. clk_reparent(clk, new_parent);
  586. clk->rate = rate;
  587. }
  588. omap2_clk_disable(dd->clk_ref);
  589. omap2_clk_disable(dd->clk_bypass);
  590. return 0;
  591. }
  592. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate)
  593. {
  594. /*
  595. * According to the 12-5 CDP code from TI, "Limitation 2.5"
  596. * on 3430ES1 prevents us from changing DPLL multipliers or dividers
  597. * on DPLL4.
  598. */
  599. if (omap_rev() == OMAP3430_REV_ES1_0) {
  600. printk(KERN_ERR "clock: DPLL4 cannot change rate due to "
  601. "silicon 'Limitation 2.5' on 3430ES1.\n");
  602. return -EINVAL;
  603. }
  604. return omap3_noncore_dpll_set_rate(clk, rate);
  605. }
  606. /*
  607. * CORE DPLL (DPLL3) rate programming functions
  608. *
  609. * These call into SRAM code to do the actual CM writes, since the SDRAM
  610. * is clocked from DPLL3.
  611. */
  612. /**
  613. * omap3_core_dpll_m2_set_rate - set CORE DPLL M2 divider
  614. * @clk: struct clk * of DPLL to set
  615. * @rate: rounded target rate
  616. *
  617. * Program the DPLL M2 divider with the rounded target rate. Returns
  618. * -EINVAL upon error, or 0 upon success.
  619. */
  620. static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate)
  621. {
  622. u32 new_div = 0;
  623. u32 unlock_dll = 0;
  624. unsigned long validrate, sdrcrate;
  625. struct omap_sdrc_params *sp;
  626. if (!clk || !rate)
  627. return -EINVAL;
  628. if (clk != &dpll3_m2_ck)
  629. return -EINVAL;
  630. if (rate == clk->rate)
  631. return 0;
  632. validrate = omap2_clksel_round_rate_div(clk, rate, &new_div);
  633. if (validrate != rate)
  634. return -EINVAL;
  635. sdrcrate = sdrc_ick.rate;
  636. if (rate > clk->rate)
  637. sdrcrate <<= ((rate / clk->rate) - 1);
  638. else
  639. sdrcrate >>= ((clk->rate / rate) - 1);
  640. sp = omap2_sdrc_get_params(sdrcrate);
  641. if (!sp)
  642. return -EINVAL;
  643. if (sdrcrate < MIN_SDRC_DLL_LOCK_FREQ) {
  644. pr_debug("clock: will unlock SDRC DLL\n");
  645. unlock_dll = 1;
  646. }
  647. pr_debug("clock: changing CORE DPLL rate from %lu to %lu\n", clk->rate,
  648. validrate);
  649. pr_debug("clock: SDRC timing params used: %08x %08x %08x\n",
  650. sp->rfr_ctrl, sp->actim_ctrla, sp->actim_ctrlb);
  651. /* REVISIT: SRAM code doesn't support other M2 divisors yet */
  652. WARN_ON(new_div != 1 && new_div != 2);
  653. /* REVISIT: Add SDRC_MR changing to this code also */
  654. omap3_configure_core_dpll(sp->rfr_ctrl, sp->actim_ctrla,
  655. sp->actim_ctrlb, new_div, unlock_dll);
  656. return 0;
  657. }
  658. static const struct clkops clkops_noncore_dpll_ops = {
  659. .enable = &omap3_noncore_dpll_enable,
  660. .disable = &omap3_noncore_dpll_disable,
  661. };
  662. /* DPLL autoidle read/set code */
  663. /**
  664. * omap3_dpll_autoidle_read - read a DPLL's autoidle bits
  665. * @clk: struct clk * of the DPLL to read
  666. *
  667. * Return the DPLL's autoidle bits, shifted down to bit 0. Returns
  668. * -EINVAL if passed a null pointer or if the struct clk does not
  669. * appear to refer to a DPLL.
  670. */
  671. static u32 omap3_dpll_autoidle_read(struct clk *clk)
  672. {
  673. const struct dpll_data *dd;
  674. u32 v;
  675. if (!clk || !clk->dpll_data)
  676. return -EINVAL;
  677. dd = clk->dpll_data;
  678. v = __raw_readl(dd->autoidle_reg);
  679. v &= dd->autoidle_mask;
  680. v >>= __ffs(dd->autoidle_mask);
  681. return v;
  682. }
  683. /**
  684. * omap3_dpll_allow_idle - enable DPLL autoidle bits
  685. * @clk: struct clk * of the DPLL to operate on
  686. *
  687. * Enable DPLL automatic idle control. This automatic idle mode
  688. * switching takes effect only when the DPLL is locked, at least on
  689. * OMAP3430. The DPLL will enter low-power stop when its downstream
  690. * clocks are gated. No return value.
  691. */
  692. static void omap3_dpll_allow_idle(struct clk *clk)
  693. {
  694. const struct dpll_data *dd;
  695. u32 v;
  696. if (!clk || !clk->dpll_data)
  697. return;
  698. dd = clk->dpll_data;
  699. /*
  700. * REVISIT: CORE DPLL can optionally enter low-power bypass
  701. * by writing 0x5 instead of 0x1. Add some mechanism to
  702. * optionally enter this mode.
  703. */
  704. v = __raw_readl(dd->autoidle_reg);
  705. v &= ~dd->autoidle_mask;
  706. v |= DPLL_AUTOIDLE_LOW_POWER_STOP << __ffs(dd->autoidle_mask);
  707. __raw_writel(v, dd->autoidle_reg);
  708. }
  709. /**
  710. * omap3_dpll_deny_idle - prevent DPLL from automatically idling
  711. * @clk: struct clk * of the DPLL to operate on
  712. *
  713. * Disable DPLL automatic idle control. No return value.
  714. */
  715. static void omap3_dpll_deny_idle(struct clk *clk)
  716. {
  717. const struct dpll_data *dd;
  718. u32 v;
  719. if (!clk || !clk->dpll_data)
  720. return;
  721. dd = clk->dpll_data;
  722. v = __raw_readl(dd->autoidle_reg);
  723. v &= ~dd->autoidle_mask;
  724. v |= DPLL_AUTOIDLE_DISABLE << __ffs(dd->autoidle_mask);
  725. __raw_writel(v, dd->autoidle_reg);
  726. }
  727. /* Clock control for DPLL outputs */
  728. /**
  729. * omap3_clkoutx2_recalc - recalculate DPLL X2 output virtual clock rate
  730. * @clk: DPLL output struct clk
  731. *
  732. * Using parent clock DPLL data, look up DPLL state. If locked, set our
  733. * rate to the dpll_clk * 2; otherwise, just use dpll_clk.
  734. */
  735. static unsigned long omap3_clkoutx2_recalc(struct clk *clk)
  736. {
  737. const struct dpll_data *dd;
  738. unsigned long rate;
  739. u32 v;
  740. struct clk *pclk;
  741. /* Walk up the parents of clk, looking for a DPLL */
  742. pclk = clk->parent;
  743. while (pclk && !pclk->dpll_data)
  744. pclk = pclk->parent;
  745. /* clk does not have a DPLL as a parent? */
  746. WARN_ON(!pclk);
  747. dd = pclk->dpll_data;
  748. WARN_ON(!dd->enable_mask);
  749. v = __raw_readl(dd->control_reg) & dd->enable_mask;
  750. v >>= __ffs(dd->enable_mask);
  751. if (v != OMAP3XXX_EN_DPLL_LOCKED)
  752. rate = clk->parent->rate;
  753. else
  754. rate = clk->parent->rate * 2;
  755. return rate;
  756. }
  757. /* Common clock code */
  758. /*
  759. * As it is structured now, this will prevent an OMAP2/3 multiboot
  760. * kernel from compiling. This will need further attention.
  761. */
  762. #if defined(CONFIG_ARCH_OMAP3)
  763. static struct clk_functions omap2_clk_functions = {
  764. .clk_enable = omap2_clk_enable,
  765. .clk_disable = omap2_clk_disable,
  766. .clk_round_rate = omap2_clk_round_rate,
  767. .clk_set_rate = omap2_clk_set_rate,
  768. .clk_set_parent = omap2_clk_set_parent,
  769. .clk_disable_unused = omap2_clk_disable_unused,
  770. };
  771. /*
  772. * Set clocks for bypass mode for reboot to work.
  773. */
  774. void omap2_clk_prepare_for_reboot(void)
  775. {
  776. /* REVISIT: Not ready for 343x */
  777. #if 0
  778. u32 rate;
  779. if (vclk == NULL || sclk == NULL)
  780. return;
  781. rate = clk_get_rate(sclk);
  782. clk_set_rate(vclk, rate);
  783. #endif
  784. }
  785. /* REVISIT: Move this init stuff out into clock.c */
  786. /*
  787. * Switch the MPU rate if specified on cmdline.
  788. * We cannot do this early until cmdline is parsed.
  789. */
  790. static int __init omap2_clk_arch_init(void)
  791. {
  792. if (!mpurate)
  793. return -EINVAL;
  794. /* REVISIT: not yet ready for 343x */
  795. #if 0
  796. if (clk_set_rate(&virt_prcm_set, mpurate))
  797. printk(KERN_ERR "Could not find matching MPU rate\n");
  798. #endif
  799. recalculate_root_clocks();
  800. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL3/MPU): "
  801. "%ld.%01ld/%ld/%ld MHz\n",
  802. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  803. (core_ck.rate / 1000000), (dpll1_fck.rate / 1000000)) ;
  804. return 0;
  805. }
  806. arch_initcall(omap2_clk_arch_init);
  807. int __init omap2_clk_init(void)
  808. {
  809. /* struct prcm_config *prcm; */
  810. struct omap_clk *c;
  811. /* u32 clkrate; */
  812. u32 cpu_clkflg;
  813. if (cpu_is_omap34xx()) {
  814. cpu_mask = RATE_IN_343X;
  815. cpu_clkflg = CK_343X;
  816. /*
  817. * Update this if there are further clock changes between ES2
  818. * and production parts
  819. */
  820. if (omap_rev() == OMAP3430_REV_ES1_0) {
  821. /* No 3430ES1-only rates exist, so no RATE_IN_3430ES1 */
  822. cpu_clkflg |= CK_3430ES1;
  823. } else {
  824. cpu_mask |= RATE_IN_3430ES2;
  825. cpu_clkflg |= CK_3430ES2;
  826. }
  827. }
  828. clk_init(&omap2_clk_functions);
  829. for (c = omap34xx_clks; c < omap34xx_clks + ARRAY_SIZE(omap34xx_clks); c++)
  830. clk_preinit(c->lk.clk);
  831. for (c = omap34xx_clks; c < omap34xx_clks + ARRAY_SIZE(omap34xx_clks); c++)
  832. if (c->cpu & cpu_clkflg) {
  833. clkdev_add(&c->lk);
  834. clk_register(c->lk.clk);
  835. omap2_init_clk_clkdm(c->lk.clk);
  836. }
  837. /* REVISIT: Not yet ready for OMAP3 */
  838. #if 0
  839. /* Check the MPU rate set by bootloader */
  840. clkrate = omap2_get_dpll_rate_24xx(&dpll_ck);
  841. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  842. if (!(prcm->flags & cpu_mask))
  843. continue;
  844. if (prcm->xtal_speed != sys_ck.rate)
  845. continue;
  846. if (prcm->dpll_speed <= clkrate)
  847. break;
  848. }
  849. curr_prcm_set = prcm;
  850. #endif
  851. recalculate_root_clocks();
  852. printk(KERN_INFO "Clocking rate (Crystal/DPLL/ARM core): "
  853. "%ld.%01ld/%ld/%ld MHz\n",
  854. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  855. (core_ck.rate / 1000000), (arm_fck.rate / 1000000));
  856. /*
  857. * Only enable those clocks we will need, let the drivers
  858. * enable other clocks as necessary
  859. */
  860. clk_enable_init_clocks();
  861. /* Avoid sleeping during omap2_clk_prepare_for_reboot() */
  862. /* REVISIT: not yet ready for 343x */
  863. #if 0
  864. vclk = clk_get(NULL, "virt_prcm_set");
  865. sclk = clk_get(NULL, "sys_ck");
  866. #endif
  867. return 0;
  868. }
  869. #endif