pcm037.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Copyright (C) 2008 Sascha Hauer, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/types.h>
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/mtd/physmap.h>
  22. #include <linux/mtd/plat-ram.h>
  23. #include <linux/memory.h>
  24. #include <linux/gpio.h>
  25. #include <linux/smsc911x.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/i2c.h>
  28. #include <linux/i2c/at24.h>
  29. #include <linux/delay.h>
  30. #include <linux/spi/spi.h>
  31. #include <linux/irq.h>
  32. #include <linux/fsl_devices.h>
  33. #include <mach/hardware.h>
  34. #include <asm/mach-types.h>
  35. #include <asm/mach/arch.h>
  36. #include <asm/mach/time.h>
  37. #include <asm/mach/map.h>
  38. #include <mach/common.h>
  39. #include <mach/imx-uart.h>
  40. #include <mach/iomux-mx3.h>
  41. #include <mach/ipu.h>
  42. #include <mach/board-pcm037.h>
  43. #include <mach/mx3fb.h>
  44. #include <mach/mxc_nand.h>
  45. #include <mach/mmc.h>
  46. #ifdef CONFIG_I2C_IMX
  47. #include <mach/i2c.h>
  48. #endif
  49. #include "devices.h"
  50. static unsigned int pcm037_pins[] = {
  51. /* I2C */
  52. MX31_PIN_CSPI2_MOSI__SCL,
  53. MX31_PIN_CSPI2_MISO__SDA,
  54. /* SDHC1 */
  55. MX31_PIN_SD1_DATA3__SD1_DATA3,
  56. MX31_PIN_SD1_DATA2__SD1_DATA2,
  57. MX31_PIN_SD1_DATA1__SD1_DATA1,
  58. MX31_PIN_SD1_DATA0__SD1_DATA0,
  59. MX31_PIN_SD1_CLK__SD1_CLK,
  60. MX31_PIN_SD1_CMD__SD1_CMD,
  61. IOMUX_MODE(MX31_PIN_SCK6, IOMUX_CONFIG_GPIO), /* card detect */
  62. IOMUX_MODE(MX31_PIN_SFS6, IOMUX_CONFIG_GPIO), /* write protect */
  63. /* SPI1 */
  64. MX31_PIN_CSPI1_MOSI__MOSI,
  65. MX31_PIN_CSPI1_MISO__MISO,
  66. MX31_PIN_CSPI1_SCLK__SCLK,
  67. MX31_PIN_CSPI1_SPI_RDY__SPI_RDY,
  68. MX31_PIN_CSPI1_SS0__SS0,
  69. MX31_PIN_CSPI1_SS1__SS1,
  70. MX31_PIN_CSPI1_SS2__SS2,
  71. /* UART1 */
  72. MX31_PIN_CTS1__CTS1,
  73. MX31_PIN_RTS1__RTS1,
  74. MX31_PIN_TXD1__TXD1,
  75. MX31_PIN_RXD1__RXD1,
  76. /* UART2 */
  77. MX31_PIN_TXD2__TXD2,
  78. MX31_PIN_RXD2__RXD2,
  79. MX31_PIN_CTS2__CTS2,
  80. MX31_PIN_RTS2__RTS2,
  81. /* UART3 */
  82. MX31_PIN_CSPI3_MOSI__RXD3,
  83. MX31_PIN_CSPI3_MISO__TXD3,
  84. MX31_PIN_CSPI3_SCLK__RTS3,
  85. MX31_PIN_CSPI3_SPI_RDY__CTS3,
  86. /* LAN9217 irq pin */
  87. IOMUX_MODE(MX31_PIN_GPIO3_1, IOMUX_CONFIG_GPIO),
  88. /* Onewire */
  89. MX31_PIN_BATT_LINE__OWIRE,
  90. /* Framebuffer */
  91. MX31_PIN_LD0__LD0,
  92. MX31_PIN_LD1__LD1,
  93. MX31_PIN_LD2__LD2,
  94. MX31_PIN_LD3__LD3,
  95. MX31_PIN_LD4__LD4,
  96. MX31_PIN_LD5__LD5,
  97. MX31_PIN_LD6__LD6,
  98. MX31_PIN_LD7__LD7,
  99. MX31_PIN_LD8__LD8,
  100. MX31_PIN_LD9__LD9,
  101. MX31_PIN_LD10__LD10,
  102. MX31_PIN_LD11__LD11,
  103. MX31_PIN_LD12__LD12,
  104. MX31_PIN_LD13__LD13,
  105. MX31_PIN_LD14__LD14,
  106. MX31_PIN_LD15__LD15,
  107. MX31_PIN_LD16__LD16,
  108. MX31_PIN_LD17__LD17,
  109. MX31_PIN_VSYNC3__VSYNC3,
  110. MX31_PIN_HSYNC__HSYNC,
  111. MX31_PIN_FPSHIFT__FPSHIFT,
  112. MX31_PIN_DRDY0__DRDY0,
  113. MX31_PIN_D3_REV__D3_REV,
  114. MX31_PIN_CONTRAST__CONTRAST,
  115. MX31_PIN_D3_SPL__D3_SPL,
  116. MX31_PIN_D3_CLS__D3_CLS,
  117. MX31_PIN_LCS0__GPI03_23,
  118. };
  119. static struct physmap_flash_data pcm037_flash_data = {
  120. .width = 2,
  121. };
  122. static struct resource pcm037_flash_resource = {
  123. .start = 0xa0000000,
  124. .end = 0xa1ffffff,
  125. .flags = IORESOURCE_MEM,
  126. };
  127. static int usbotg_pins[] = {
  128. MX31_PIN_USBOTG_DATA0__USBOTG_DATA0,
  129. MX31_PIN_USBOTG_DATA1__USBOTG_DATA1,
  130. MX31_PIN_USBOTG_DATA2__USBOTG_DATA2,
  131. MX31_PIN_USBOTG_DATA3__USBOTG_DATA3,
  132. MX31_PIN_USBOTG_DATA4__USBOTG_DATA4,
  133. MX31_PIN_USBOTG_DATA5__USBOTG_DATA5,
  134. MX31_PIN_USBOTG_DATA6__USBOTG_DATA6,
  135. MX31_PIN_USBOTG_DATA7__USBOTG_DATA7,
  136. MX31_PIN_USBOTG_CLK__USBOTG_CLK,
  137. MX31_PIN_USBOTG_DIR__USBOTG_DIR,
  138. MX31_PIN_USBOTG_NXT__USBOTG_NXT,
  139. MX31_PIN_USBOTG_STP__USBOTG_STP,
  140. };
  141. /* USB OTG HS port */
  142. static int __init gpio_usbotg_hs_activate(void)
  143. {
  144. int ret = mxc_iomux_setup_multiple_pins(usbotg_pins,
  145. ARRAY_SIZE(usbotg_pins), "usbotg");
  146. if (ret < 0) {
  147. printk(KERN_ERR "Cannot set up OTG pins\n");
  148. return ret;
  149. }
  150. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA0, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  151. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA1, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  152. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA2, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  153. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA3, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  154. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA4, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  155. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA5, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  156. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA6, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  157. mxc_iomux_set_pad(MX31_PIN_USBOTG_DATA7, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  158. mxc_iomux_set_pad(MX31_PIN_USBOTG_CLK, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  159. mxc_iomux_set_pad(MX31_PIN_USBOTG_DIR, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  160. mxc_iomux_set_pad(MX31_PIN_USBOTG_NXT, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  161. mxc_iomux_set_pad(MX31_PIN_USBOTG_STP, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  162. return 0;
  163. }
  164. /* OTG config */
  165. static struct fsl_usb2_platform_data usb_pdata = {
  166. .operating_mode = FSL_USB2_DR_DEVICE,
  167. .phy_mode = FSL_USB2_PHY_ULPI,
  168. };
  169. static struct platform_device pcm037_flash = {
  170. .name = "physmap-flash",
  171. .id = 0,
  172. .dev = {
  173. .platform_data = &pcm037_flash_data,
  174. },
  175. .resource = &pcm037_flash_resource,
  176. .num_resources = 1,
  177. };
  178. static struct imxuart_platform_data uart_pdata = {
  179. .flags = IMXUART_HAVE_RTSCTS,
  180. };
  181. static struct resource smsc911x_resources[] = {
  182. [0] = {
  183. .start = CS1_BASE_ADDR + 0x300,
  184. .end = CS1_BASE_ADDR + 0x300 + SZ_64K - 1,
  185. .flags = IORESOURCE_MEM,
  186. },
  187. [1] = {
  188. .start = IOMUX_TO_IRQ(MX31_PIN_GPIO3_1),
  189. .end = IOMUX_TO_IRQ(MX31_PIN_GPIO3_1),
  190. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWLEVEL,
  191. },
  192. };
  193. static struct smsc911x_platform_config smsc911x_info = {
  194. .flags = SMSC911X_USE_32BIT | SMSC911X_FORCE_INTERNAL_PHY |
  195. SMSC911X_SAVE_MAC_ADDRESS,
  196. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
  197. .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
  198. .phy_interface = PHY_INTERFACE_MODE_MII,
  199. };
  200. static struct platform_device pcm037_eth = {
  201. .name = "smsc911x",
  202. .id = -1,
  203. .num_resources = ARRAY_SIZE(smsc911x_resources),
  204. .resource = smsc911x_resources,
  205. .dev = {
  206. .platform_data = &smsc911x_info,
  207. },
  208. };
  209. static struct platdata_mtd_ram pcm038_sram_data = {
  210. .bankwidth = 2,
  211. };
  212. static struct resource pcm038_sram_resource = {
  213. .start = CS4_BASE_ADDR,
  214. .end = CS4_BASE_ADDR + 512 * 1024 - 1,
  215. .flags = IORESOURCE_MEM,
  216. };
  217. static struct platform_device pcm037_sram_device = {
  218. .name = "mtd-ram",
  219. .id = 0,
  220. .dev = {
  221. .platform_data = &pcm038_sram_data,
  222. },
  223. .num_resources = 1,
  224. .resource = &pcm038_sram_resource,
  225. };
  226. static struct mxc_nand_platform_data pcm037_nand_board_info = {
  227. .width = 1,
  228. .hw_ecc = 1,
  229. };
  230. #ifdef CONFIG_I2C_IMX
  231. static struct imxi2c_platform_data pcm037_i2c_1_data = {
  232. .bitrate = 100000,
  233. };
  234. static struct at24_platform_data board_eeprom = {
  235. .byte_len = 4096,
  236. .page_size = 32,
  237. .flags = AT24_FLAG_ADDR16,
  238. };
  239. static struct i2c_board_info pcm037_i2c_devices[] = {
  240. {
  241. I2C_BOARD_INFO("at24", 0x52), /* E0=0, E1=1, E2=0 */
  242. .platform_data = &board_eeprom,
  243. }, {
  244. I2C_BOARD_INFO("rtc-pcf8563", 0x51),
  245. .type = "pcf8563",
  246. }
  247. };
  248. #endif
  249. /* Not connected by default */
  250. #ifdef PCM970_SDHC_RW_SWITCH
  251. static int pcm970_sdhc1_get_ro(struct device *dev)
  252. {
  253. return gpio_get_value(IOMUX_TO_GPIO(MX31_PIN_SFS6));
  254. }
  255. #endif
  256. #define SDHC1_GPIO_WP IOMUX_TO_GPIO(MX31_PIN_SFS6)
  257. #define SDHC1_GPIO_DET IOMUX_TO_GPIO(MX31_PIN_SCK6)
  258. static int pcm970_sdhc1_init(struct device *dev, irq_handler_t detect_irq,
  259. void *data)
  260. {
  261. int ret;
  262. ret = gpio_request(SDHC1_GPIO_DET, "sdhc-detect");
  263. if (ret)
  264. return ret;
  265. gpio_direction_input(SDHC1_GPIO_DET);
  266. #ifdef PCM970_SDHC_RW_SWITCH
  267. ret = gpio_request(SDHC1_GPIO_WP, "sdhc-wp");
  268. if (ret)
  269. goto err_gpio_free;
  270. gpio_direction_input(SDHC1_GPIO_WP);
  271. #endif
  272. ret = request_irq(IOMUX_TO_IRQ(MX31_PIN_SCK6), detect_irq,
  273. IRQF_DISABLED | IRQF_TRIGGER_FALLING,
  274. "sdhc-detect", data);
  275. if (ret)
  276. goto err_gpio_free_2;
  277. return 0;
  278. err_gpio_free_2:
  279. #ifdef PCM970_SDHC_RW_SWITCH
  280. gpio_free(SDHC1_GPIO_WP);
  281. err_gpio_free:
  282. #endif
  283. gpio_free(SDHC1_GPIO_DET);
  284. return ret;
  285. }
  286. static void pcm970_sdhc1_exit(struct device *dev, void *data)
  287. {
  288. free_irq(IOMUX_TO_IRQ(MX31_PIN_SCK6), data);
  289. gpio_free(SDHC1_GPIO_DET);
  290. gpio_free(SDHC1_GPIO_WP);
  291. }
  292. static struct imxmmc_platform_data sdhc_pdata = {
  293. #ifdef PCM970_SDHC_RW_SWITCH
  294. .get_ro = pcm970_sdhc1_get_ro,
  295. #endif
  296. .init = pcm970_sdhc1_init,
  297. .exit = pcm970_sdhc1_exit,
  298. };
  299. static struct platform_device *devices[] __initdata = {
  300. &pcm037_flash,
  301. &pcm037_sram_device,
  302. };
  303. static struct ipu_platform_data mx3_ipu_data = {
  304. .irq_base = MXC_IPU_IRQ_START,
  305. };
  306. static const struct fb_videomode fb_modedb[] = {
  307. {
  308. /* 240x320 @ 60 Hz Sharp */
  309. .name = "Sharp-LQ035Q7DH06-QVGA",
  310. .refresh = 60,
  311. .xres = 240,
  312. .yres = 320,
  313. .pixclock = 185925,
  314. .left_margin = 9,
  315. .right_margin = 16,
  316. .upper_margin = 7,
  317. .lower_margin = 9,
  318. .hsync_len = 1,
  319. .vsync_len = 1,
  320. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  321. FB_SYNC_CLK_INVERT | FB_SYNC_CLK_IDLE_EN,
  322. .vmode = FB_VMODE_NONINTERLACED,
  323. .flag = 0,
  324. }, {
  325. /* 240x320 @ 60 Hz */
  326. .name = "TX090",
  327. .refresh = 60,
  328. .xres = 240,
  329. .yres = 320,
  330. .pixclock = 38255,
  331. .left_margin = 144,
  332. .right_margin = 0,
  333. .upper_margin = 7,
  334. .lower_margin = 40,
  335. .hsync_len = 96,
  336. .vsync_len = 1,
  337. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  338. .vmode = FB_VMODE_NONINTERLACED,
  339. .flag = 0,
  340. },
  341. };
  342. static struct mx3fb_platform_data mx3fb_pdata = {
  343. .dma_dev = &mx3_ipu.dev,
  344. .name = "Sharp-LQ035Q7DH06-QVGA",
  345. .mode = fb_modedb,
  346. .num_modes = ARRAY_SIZE(fb_modedb),
  347. };
  348. /*
  349. * Board specific initialization.
  350. */
  351. static void __init mxc_board_init(void)
  352. {
  353. int ret;
  354. mxc_iomux_setup_multiple_pins(pcm037_pins, ARRAY_SIZE(pcm037_pins),
  355. "pcm037");
  356. platform_add_devices(devices, ARRAY_SIZE(devices));
  357. mxc_register_device(&mxc_uart_device0, &uart_pdata);
  358. mxc_register_device(&mxc_uart_device1, &uart_pdata);
  359. mxc_register_device(&mxc_uart_device2, &uart_pdata);
  360. mxc_register_device(&mxc_w1_master_device, NULL);
  361. /* LAN9217 IRQ pin */
  362. ret = gpio_request(IOMUX_TO_GPIO(MX31_PIN_GPIO3_1), "lan9217-irq");
  363. if (ret)
  364. pr_warning("could not get LAN irq gpio\n");
  365. else {
  366. gpio_direction_input(IOMUX_TO_GPIO(MX31_PIN_GPIO3_1));
  367. platform_device_register(&pcm037_eth);
  368. }
  369. #ifdef CONFIG_I2C_IMX
  370. i2c_register_board_info(1, pcm037_i2c_devices,
  371. ARRAY_SIZE(pcm037_i2c_devices));
  372. mxc_register_device(&mxc_i2c_device1, &pcm037_i2c_1_data);
  373. #endif
  374. mxc_register_device(&mxc_nand_device, &pcm037_nand_board_info);
  375. mxc_register_device(&mxcsdhc_device0, &sdhc_pdata);
  376. mxc_register_device(&mx3_ipu, &mx3_ipu_data);
  377. mxc_register_device(&mx3_fb, &mx3fb_pdata);
  378. if (!gpio_usbotg_hs_activate())
  379. mxc_register_device(&mxc_otg_udc_device, &usb_pdata);
  380. }
  381. static void __init pcm037_timer_init(void)
  382. {
  383. mx31_clocks_init(26000000);
  384. }
  385. struct sys_timer pcm037_timer = {
  386. .init = pcm037_timer_init,
  387. };
  388. MACHINE_START(PCM037, "Phytec Phycore pcm037")
  389. /* Maintainer: Pengutronix */
  390. .phys_io = AIPS1_BASE_ADDR,
  391. .io_pg_offst = ((AIPS1_BASE_ADDR_VIRT) >> 18) & 0xfffc,
  392. .boot_params = PHYS_OFFSET + 0x100,
  393. .map_io = mx31_map_io,
  394. .init_irq = mxc_init_irq,
  395. .init_machine = mxc_board_init,
  396. .timer = &pcm037_timer,
  397. MACHINE_END