hda_intel.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index = SNDRV_DEFAULT_IDX1;
  50. static char *id = SNDRV_DEFAULT_STR1;
  51. static char *model;
  52. static int position_fix;
  53. static int probe_mask = -1;
  54. static int single_cmd;
  55. static int enable_msi;
  56. module_param(index, int, 0444);
  57. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  58. module_param(id, charp, 0444);
  59. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  60. module_param(model, charp, 0444);
  61. MODULE_PARM_DESC(model, "Use the given board model.");
  62. module_param(position_fix, int, 0444);
  63. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  64. module_param(probe_mask, int, 0444);
  65. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  66. module_param(single_cmd, bool, 0444);
  67. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
  68. module_param(enable_msi, int, 0);
  69. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  70. /* just for backward compatibility */
  71. static int enable;
  72. module_param(enable, bool, 0444);
  73. MODULE_LICENSE("GPL");
  74. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  75. "{Intel, ICH6M},"
  76. "{Intel, ICH7},"
  77. "{Intel, ESB2},"
  78. "{Intel, ICH8},"
  79. "{Intel, ICH9},"
  80. "{ATI, SB450},"
  81. "{ATI, SB600},"
  82. "{ATI, RS600},"
  83. "{ATI, RS690},"
  84. "{VIA, VT8251},"
  85. "{VIA, VT8237A},"
  86. "{SiS, SIS966},"
  87. "{ULI, M5461}}");
  88. MODULE_DESCRIPTION("Intel HDA driver");
  89. #define SFX "hda-intel: "
  90. /*
  91. * registers
  92. */
  93. #define ICH6_REG_GCAP 0x00
  94. #define ICH6_REG_VMIN 0x02
  95. #define ICH6_REG_VMAJ 0x03
  96. #define ICH6_REG_OUTPAY 0x04
  97. #define ICH6_REG_INPAY 0x06
  98. #define ICH6_REG_GCTL 0x08
  99. #define ICH6_REG_WAKEEN 0x0c
  100. #define ICH6_REG_STATESTS 0x0e
  101. #define ICH6_REG_GSTS 0x10
  102. #define ICH6_REG_INTCTL 0x20
  103. #define ICH6_REG_INTSTS 0x24
  104. #define ICH6_REG_WALCLK 0x30
  105. #define ICH6_REG_SYNC 0x34
  106. #define ICH6_REG_CORBLBASE 0x40
  107. #define ICH6_REG_CORBUBASE 0x44
  108. #define ICH6_REG_CORBWP 0x48
  109. #define ICH6_REG_CORBRP 0x4A
  110. #define ICH6_REG_CORBCTL 0x4c
  111. #define ICH6_REG_CORBSTS 0x4d
  112. #define ICH6_REG_CORBSIZE 0x4e
  113. #define ICH6_REG_RIRBLBASE 0x50
  114. #define ICH6_REG_RIRBUBASE 0x54
  115. #define ICH6_REG_RIRBWP 0x58
  116. #define ICH6_REG_RINTCNT 0x5a
  117. #define ICH6_REG_RIRBCTL 0x5c
  118. #define ICH6_REG_RIRBSTS 0x5d
  119. #define ICH6_REG_RIRBSIZE 0x5e
  120. #define ICH6_REG_IC 0x60
  121. #define ICH6_REG_IR 0x64
  122. #define ICH6_REG_IRS 0x68
  123. #define ICH6_IRS_VALID (1<<1)
  124. #define ICH6_IRS_BUSY (1<<0)
  125. #define ICH6_REG_DPLBASE 0x70
  126. #define ICH6_REG_DPUBASE 0x74
  127. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  128. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  129. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  130. /* stream register offsets from stream base */
  131. #define ICH6_REG_SD_CTL 0x00
  132. #define ICH6_REG_SD_STS 0x03
  133. #define ICH6_REG_SD_LPIB 0x04
  134. #define ICH6_REG_SD_CBL 0x08
  135. #define ICH6_REG_SD_LVI 0x0c
  136. #define ICH6_REG_SD_FIFOW 0x0e
  137. #define ICH6_REG_SD_FIFOSIZE 0x10
  138. #define ICH6_REG_SD_FORMAT 0x12
  139. #define ICH6_REG_SD_BDLPL 0x18
  140. #define ICH6_REG_SD_BDLPU 0x1c
  141. /* PCI space */
  142. #define ICH6_PCIREG_TCSEL 0x44
  143. /*
  144. * other constants
  145. */
  146. /* max number of SDs */
  147. /* ICH, ATI and VIA have 4 playback and 4 capture */
  148. #define ICH6_CAPTURE_INDEX 0
  149. #define ICH6_NUM_CAPTURE 4
  150. #define ICH6_PLAYBACK_INDEX 4
  151. #define ICH6_NUM_PLAYBACK 4
  152. /* ULI has 6 playback and 5 capture */
  153. #define ULI_CAPTURE_INDEX 0
  154. #define ULI_NUM_CAPTURE 5
  155. #define ULI_PLAYBACK_INDEX 5
  156. #define ULI_NUM_PLAYBACK 6
  157. /* ATI HDMI has 1 playback and 0 capture */
  158. #define ATIHDMI_CAPTURE_INDEX 0
  159. #define ATIHDMI_NUM_CAPTURE 0
  160. #define ATIHDMI_PLAYBACK_INDEX 0
  161. #define ATIHDMI_NUM_PLAYBACK 1
  162. /* this number is statically defined for simplicity */
  163. #define MAX_AZX_DEV 16
  164. /* max number of fragments - we may use more if allocating more pages for BDL */
  165. #define BDL_SIZE PAGE_ALIGN(8192)
  166. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  167. /* max buffer size - no h/w limit, you can increase as you like */
  168. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  169. /* max number of PCM devics per card */
  170. #define AZX_MAX_AUDIO_PCMS 6
  171. #define AZX_MAX_MODEM_PCMS 2
  172. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  173. /* RIRB int mask: overrun[2], response[0] */
  174. #define RIRB_INT_RESPONSE 0x01
  175. #define RIRB_INT_OVERRUN 0x04
  176. #define RIRB_INT_MASK 0x05
  177. /* STATESTS int mask: SD2,SD1,SD0 */
  178. #define STATESTS_INT_MASK 0x07
  179. #define AZX_MAX_CODECS 3
  180. /* SD_CTL bits */
  181. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  182. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  183. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  184. #define SD_CTL_STREAM_TAG_SHIFT 20
  185. /* SD_CTL and SD_STS */
  186. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  187. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  188. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  189. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  190. /* SD_STS */
  191. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  192. /* INTCTL and INTSTS */
  193. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  194. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  195. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  196. /* GCTL unsolicited response enable bit */
  197. #define ICH6_GCTL_UREN (1<<8)
  198. /* GCTL reset bit */
  199. #define ICH6_GCTL_RESET (1<<0)
  200. /* CORB/RIRB control, read/write pointer */
  201. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  202. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  203. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  204. /* below are so far hardcoded - should read registers in future */
  205. #define ICH6_MAX_CORB_ENTRIES 256
  206. #define ICH6_MAX_RIRB_ENTRIES 256
  207. /* position fix mode */
  208. enum {
  209. POS_FIX_AUTO,
  210. POS_FIX_NONE,
  211. POS_FIX_POSBUF,
  212. POS_FIX_FIFO,
  213. };
  214. /* Defines for ATI HD Audio support in SB450 south bridge */
  215. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  216. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  217. /* Defines for Nvidia HDA support */
  218. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  219. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  220. /*
  221. */
  222. struct azx_dev {
  223. u32 *bdl; /* virtual address of the BDL */
  224. dma_addr_t bdl_addr; /* physical address of the BDL */
  225. u32 *posbuf; /* position buffer pointer */
  226. unsigned int bufsize; /* size of the play buffer in bytes */
  227. unsigned int fragsize; /* size of each period in bytes */
  228. unsigned int frags; /* number for period in the play buffer */
  229. unsigned int fifo_size; /* FIFO size */
  230. void __iomem *sd_addr; /* stream descriptor pointer */
  231. u32 sd_int_sta_mask; /* stream int status mask */
  232. /* pcm support */
  233. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  234. unsigned int format_val; /* format value to be set in the controller and the codec */
  235. unsigned char stream_tag; /* assigned stream */
  236. unsigned char index; /* stream index */
  237. /* for sanity check of position buffer */
  238. unsigned int period_intr;
  239. unsigned int opened :1;
  240. unsigned int running :1;
  241. };
  242. /* CORB/RIRB */
  243. struct azx_rb {
  244. u32 *buf; /* CORB/RIRB buffer
  245. * Each CORB entry is 4byte, RIRB is 8byte
  246. */
  247. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  248. /* for RIRB */
  249. unsigned short rp, wp; /* read/write pointers */
  250. int cmds; /* number of pending requests */
  251. u32 res; /* last read value */
  252. };
  253. struct azx {
  254. struct snd_card *card;
  255. struct pci_dev *pci;
  256. /* chip type specific */
  257. int driver_type;
  258. int playback_streams;
  259. int playback_index_offset;
  260. int capture_streams;
  261. int capture_index_offset;
  262. int num_streams;
  263. /* pci resources */
  264. unsigned long addr;
  265. void __iomem *remap_addr;
  266. int irq;
  267. /* locks */
  268. spinlock_t reg_lock;
  269. struct mutex open_mutex;
  270. /* streams (x num_streams) */
  271. struct azx_dev *azx_dev;
  272. /* PCM */
  273. unsigned int pcm_devs;
  274. struct snd_pcm *pcm[AZX_MAX_PCMS];
  275. /* HD codec */
  276. unsigned short codec_mask;
  277. struct hda_bus *bus;
  278. /* CORB/RIRB */
  279. struct azx_rb corb;
  280. struct azx_rb rirb;
  281. /* BDL, CORB/RIRB and position buffers */
  282. struct snd_dma_buffer bdl;
  283. struct snd_dma_buffer rb;
  284. struct snd_dma_buffer posbuf;
  285. /* flags */
  286. int position_fix;
  287. unsigned int initialized :1;
  288. unsigned int single_cmd :1;
  289. unsigned int polling_mode :1;
  290. unsigned int msi :1;
  291. };
  292. /* driver types */
  293. enum {
  294. AZX_DRIVER_ICH,
  295. AZX_DRIVER_ATI,
  296. AZX_DRIVER_ATIHDMI,
  297. AZX_DRIVER_VIA,
  298. AZX_DRIVER_SIS,
  299. AZX_DRIVER_ULI,
  300. AZX_DRIVER_NVIDIA,
  301. };
  302. static char *driver_short_names[] __devinitdata = {
  303. [AZX_DRIVER_ICH] = "HDA Intel",
  304. [AZX_DRIVER_ATI] = "HDA ATI SB",
  305. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  306. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  307. [AZX_DRIVER_SIS] = "HDA SIS966",
  308. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  309. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  310. };
  311. /*
  312. * macros for easy use
  313. */
  314. #define azx_writel(chip,reg,value) \
  315. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  316. #define azx_readl(chip,reg) \
  317. readl((chip)->remap_addr + ICH6_REG_##reg)
  318. #define azx_writew(chip,reg,value) \
  319. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  320. #define azx_readw(chip,reg) \
  321. readw((chip)->remap_addr + ICH6_REG_##reg)
  322. #define azx_writeb(chip,reg,value) \
  323. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  324. #define azx_readb(chip,reg) \
  325. readb((chip)->remap_addr + ICH6_REG_##reg)
  326. #define azx_sd_writel(dev,reg,value) \
  327. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  328. #define azx_sd_readl(dev,reg) \
  329. readl((dev)->sd_addr + ICH6_REG_##reg)
  330. #define azx_sd_writew(dev,reg,value) \
  331. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  332. #define azx_sd_readw(dev,reg) \
  333. readw((dev)->sd_addr + ICH6_REG_##reg)
  334. #define azx_sd_writeb(dev,reg,value) \
  335. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  336. #define azx_sd_readb(dev,reg) \
  337. readb((dev)->sd_addr + ICH6_REG_##reg)
  338. /* for pcm support */
  339. #define get_azx_dev(substream) (substream->runtime->private_data)
  340. /* Get the upper 32bit of the given dma_addr_t
  341. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  342. */
  343. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  344. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  345. /*
  346. * Interface for HD codec
  347. */
  348. /*
  349. * CORB / RIRB interface
  350. */
  351. static int azx_alloc_cmd_io(struct azx *chip)
  352. {
  353. int err;
  354. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  355. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  356. PAGE_SIZE, &chip->rb);
  357. if (err < 0) {
  358. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  359. return err;
  360. }
  361. return 0;
  362. }
  363. static void azx_init_cmd_io(struct azx *chip)
  364. {
  365. /* CORB set up */
  366. chip->corb.addr = chip->rb.addr;
  367. chip->corb.buf = (u32 *)chip->rb.area;
  368. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  369. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  370. /* set the corb size to 256 entries (ULI requires explicitly) */
  371. azx_writeb(chip, CORBSIZE, 0x02);
  372. /* set the corb write pointer to 0 */
  373. azx_writew(chip, CORBWP, 0);
  374. /* reset the corb hw read pointer */
  375. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  376. /* enable corb dma */
  377. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  378. /* RIRB set up */
  379. chip->rirb.addr = chip->rb.addr + 2048;
  380. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  381. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  382. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  383. /* set the rirb size to 256 entries (ULI requires explicitly) */
  384. azx_writeb(chip, RIRBSIZE, 0x02);
  385. /* reset the rirb hw write pointer */
  386. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  387. /* set N=1, get RIRB response interrupt for new entry */
  388. azx_writew(chip, RINTCNT, 1);
  389. /* enable rirb dma and response irq */
  390. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  391. chip->rirb.rp = chip->rirb.cmds = 0;
  392. }
  393. static void azx_free_cmd_io(struct azx *chip)
  394. {
  395. /* disable ringbuffer DMAs */
  396. azx_writeb(chip, RIRBCTL, 0);
  397. azx_writeb(chip, CORBCTL, 0);
  398. }
  399. /* send a command */
  400. static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  401. unsigned int verb, unsigned int para)
  402. {
  403. struct azx *chip = codec->bus->private_data;
  404. unsigned int wp;
  405. u32 val;
  406. val = (u32)(codec->addr & 0x0f) << 28;
  407. val |= (u32)direct << 27;
  408. val |= (u32)nid << 20;
  409. val |= verb << 8;
  410. val |= para;
  411. /* add command to corb */
  412. wp = azx_readb(chip, CORBWP);
  413. wp++;
  414. wp %= ICH6_MAX_CORB_ENTRIES;
  415. spin_lock_irq(&chip->reg_lock);
  416. chip->rirb.cmds++;
  417. chip->corb.buf[wp] = cpu_to_le32(val);
  418. azx_writel(chip, CORBWP, wp);
  419. spin_unlock_irq(&chip->reg_lock);
  420. return 0;
  421. }
  422. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  423. /* retrieve RIRB entry - called from interrupt handler */
  424. static void azx_update_rirb(struct azx *chip)
  425. {
  426. unsigned int rp, wp;
  427. u32 res, res_ex;
  428. wp = azx_readb(chip, RIRBWP);
  429. if (wp == chip->rirb.wp)
  430. return;
  431. chip->rirb.wp = wp;
  432. while (chip->rirb.rp != wp) {
  433. chip->rirb.rp++;
  434. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  435. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  436. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  437. res = le32_to_cpu(chip->rirb.buf[rp]);
  438. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  439. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  440. else if (chip->rirb.cmds) {
  441. chip->rirb.cmds--;
  442. chip->rirb.res = res;
  443. }
  444. }
  445. }
  446. /* receive a response */
  447. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  448. {
  449. struct azx *chip = codec->bus->private_data;
  450. unsigned long timeout;
  451. again:
  452. timeout = jiffies + msecs_to_jiffies(1000);
  453. do {
  454. if (chip->polling_mode) {
  455. spin_lock_irq(&chip->reg_lock);
  456. azx_update_rirb(chip);
  457. spin_unlock_irq(&chip->reg_lock);
  458. }
  459. if (! chip->rirb.cmds)
  460. return chip->rirb.res; /* the last value */
  461. schedule_timeout_interruptible(1);
  462. } while (time_after_eq(timeout, jiffies));
  463. if (chip->msi) {
  464. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  465. "disabling MSI...\n");
  466. free_irq(chip->irq, chip);
  467. chip->irq = -1;
  468. pci_disable_msi(chip->pci);
  469. chip->msi = 0;
  470. if (azx_acquire_irq(chip, 1) < 0)
  471. return -1;
  472. goto again;
  473. }
  474. if (!chip->polling_mode) {
  475. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  476. "switching to polling mode...\n");
  477. chip->polling_mode = 1;
  478. goto again;
  479. }
  480. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  481. "switching to single_cmd mode...\n");
  482. chip->rirb.rp = azx_readb(chip, RIRBWP);
  483. chip->rirb.cmds = 0;
  484. /* switch to single_cmd mode */
  485. chip->single_cmd = 1;
  486. azx_free_cmd_io(chip);
  487. return -1;
  488. }
  489. /*
  490. * Use the single immediate command instead of CORB/RIRB for simplicity
  491. *
  492. * Note: according to Intel, this is not preferred use. The command was
  493. * intended for the BIOS only, and may get confused with unsolicited
  494. * responses. So, we shouldn't use it for normal operation from the
  495. * driver.
  496. * I left the codes, however, for debugging/testing purposes.
  497. */
  498. /* send a command */
  499. static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  500. int direct, unsigned int verb,
  501. unsigned int para)
  502. {
  503. struct azx *chip = codec->bus->private_data;
  504. u32 val;
  505. int timeout = 50;
  506. val = (u32)(codec->addr & 0x0f) << 28;
  507. val |= (u32)direct << 27;
  508. val |= (u32)nid << 20;
  509. val |= verb << 8;
  510. val |= para;
  511. while (timeout--) {
  512. /* check ICB busy bit */
  513. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  514. /* Clear IRV valid bit */
  515. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  516. azx_writel(chip, IC, val);
  517. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  518. return 0;
  519. }
  520. udelay(1);
  521. }
  522. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  523. return -EIO;
  524. }
  525. /* receive a response */
  526. static unsigned int azx_single_get_response(struct hda_codec *codec)
  527. {
  528. struct azx *chip = codec->bus->private_data;
  529. int timeout = 50;
  530. while (timeout--) {
  531. /* check IRV busy bit */
  532. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  533. return azx_readl(chip, IR);
  534. udelay(1);
  535. }
  536. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  537. return (unsigned int)-1;
  538. }
  539. /*
  540. * The below are the main callbacks from hda_codec.
  541. *
  542. * They are just the skeleton to call sub-callbacks according to the
  543. * current setting of chip->single_cmd.
  544. */
  545. /* send a command */
  546. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  547. int direct, unsigned int verb,
  548. unsigned int para)
  549. {
  550. struct azx *chip = codec->bus->private_data;
  551. if (chip->single_cmd)
  552. return azx_single_send_cmd(codec, nid, direct, verb, para);
  553. else
  554. return azx_corb_send_cmd(codec, nid, direct, verb, para);
  555. }
  556. /* get a response */
  557. static unsigned int azx_get_response(struct hda_codec *codec)
  558. {
  559. struct azx *chip = codec->bus->private_data;
  560. if (chip->single_cmd)
  561. return azx_single_get_response(codec);
  562. else
  563. return azx_rirb_get_response(codec);
  564. }
  565. /* reset codec link */
  566. static int azx_reset(struct azx *chip)
  567. {
  568. int count;
  569. /* reset controller */
  570. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  571. count = 50;
  572. while (azx_readb(chip, GCTL) && --count)
  573. msleep(1);
  574. /* delay for >= 100us for codec PLL to settle per spec
  575. * Rev 0.9 section 5.5.1
  576. */
  577. msleep(1);
  578. /* Bring controller out of reset */
  579. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  580. count = 50;
  581. while (!azx_readb(chip, GCTL) && --count)
  582. msleep(1);
  583. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  584. msleep(1);
  585. /* check to see if controller is ready */
  586. if (!azx_readb(chip, GCTL)) {
  587. snd_printd("azx_reset: controller not ready!\n");
  588. return -EBUSY;
  589. }
  590. /* Accept unsolicited responses */
  591. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  592. /* detect codecs */
  593. if (!chip->codec_mask) {
  594. chip->codec_mask = azx_readw(chip, STATESTS);
  595. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  596. }
  597. return 0;
  598. }
  599. /*
  600. * Lowlevel interface
  601. */
  602. /* enable interrupts */
  603. static void azx_int_enable(struct azx *chip)
  604. {
  605. /* enable controller CIE and GIE */
  606. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  607. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  608. }
  609. /* disable interrupts */
  610. static void azx_int_disable(struct azx *chip)
  611. {
  612. int i;
  613. /* disable interrupts in stream descriptor */
  614. for (i = 0; i < chip->num_streams; i++) {
  615. struct azx_dev *azx_dev = &chip->azx_dev[i];
  616. azx_sd_writeb(azx_dev, SD_CTL,
  617. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  618. }
  619. /* disable SIE for all streams */
  620. azx_writeb(chip, INTCTL, 0);
  621. /* disable controller CIE and GIE */
  622. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  623. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  624. }
  625. /* clear interrupts */
  626. static void azx_int_clear(struct azx *chip)
  627. {
  628. int i;
  629. /* clear stream status */
  630. for (i = 0; i < chip->num_streams; i++) {
  631. struct azx_dev *azx_dev = &chip->azx_dev[i];
  632. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  633. }
  634. /* clear STATESTS */
  635. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  636. /* clear rirb status */
  637. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  638. /* clear int status */
  639. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  640. }
  641. /* start a stream */
  642. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  643. {
  644. /* enable SIE */
  645. azx_writeb(chip, INTCTL,
  646. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  647. /* set DMA start and interrupt mask */
  648. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  649. SD_CTL_DMA_START | SD_INT_MASK);
  650. }
  651. /* stop a stream */
  652. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  653. {
  654. /* stop DMA */
  655. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  656. ~(SD_CTL_DMA_START | SD_INT_MASK));
  657. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  658. /* disable SIE */
  659. azx_writeb(chip, INTCTL,
  660. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  661. }
  662. /*
  663. * initialize the chip
  664. */
  665. static void azx_init_chip(struct azx *chip)
  666. {
  667. unsigned char reg;
  668. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  669. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  670. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  671. */
  672. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  673. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  674. /* reset controller */
  675. azx_reset(chip);
  676. /* initialize interrupts */
  677. azx_int_clear(chip);
  678. azx_int_enable(chip);
  679. /* initialize the codec command I/O */
  680. if (!chip->single_cmd)
  681. azx_init_cmd_io(chip);
  682. /* program the position buffer */
  683. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  684. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  685. switch (chip->driver_type) {
  686. case AZX_DRIVER_ATI:
  687. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  688. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  689. &reg);
  690. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  691. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  692. break;
  693. case AZX_DRIVER_NVIDIA:
  694. /* For NVIDIA HDA, enable snoop */
  695. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  696. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  697. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  698. break;
  699. }
  700. }
  701. /*
  702. * interrupt handler
  703. */
  704. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  705. {
  706. struct azx *chip = dev_id;
  707. struct azx_dev *azx_dev;
  708. u32 status;
  709. int i;
  710. spin_lock(&chip->reg_lock);
  711. status = azx_readl(chip, INTSTS);
  712. if (status == 0) {
  713. spin_unlock(&chip->reg_lock);
  714. return IRQ_NONE;
  715. }
  716. for (i = 0; i < chip->num_streams; i++) {
  717. azx_dev = &chip->azx_dev[i];
  718. if (status & azx_dev->sd_int_sta_mask) {
  719. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  720. if (azx_dev->substream && azx_dev->running) {
  721. azx_dev->period_intr++;
  722. spin_unlock(&chip->reg_lock);
  723. snd_pcm_period_elapsed(azx_dev->substream);
  724. spin_lock(&chip->reg_lock);
  725. }
  726. }
  727. }
  728. /* clear rirb int */
  729. status = azx_readb(chip, RIRBSTS);
  730. if (status & RIRB_INT_MASK) {
  731. if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
  732. azx_update_rirb(chip);
  733. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  734. }
  735. #if 0
  736. /* clear state status int */
  737. if (azx_readb(chip, STATESTS) & 0x04)
  738. azx_writeb(chip, STATESTS, 0x04);
  739. #endif
  740. spin_unlock(&chip->reg_lock);
  741. return IRQ_HANDLED;
  742. }
  743. /*
  744. * set up BDL entries
  745. */
  746. static void azx_setup_periods(struct azx_dev *azx_dev)
  747. {
  748. u32 *bdl = azx_dev->bdl;
  749. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  750. int idx;
  751. /* reset BDL address */
  752. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  753. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  754. /* program the initial BDL entries */
  755. for (idx = 0; idx < azx_dev->frags; idx++) {
  756. unsigned int off = idx << 2; /* 4 dword step */
  757. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  758. /* program the address field of the BDL entry */
  759. bdl[off] = cpu_to_le32((u32)addr);
  760. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  761. /* program the size field of the BDL entry */
  762. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  763. /* program the IOC to enable interrupt when buffer completes */
  764. bdl[off+3] = cpu_to_le32(0x01);
  765. }
  766. }
  767. /*
  768. * set up the SD for streaming
  769. */
  770. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  771. {
  772. unsigned char val;
  773. int timeout;
  774. /* make sure the run bit is zero for SD */
  775. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  776. /* reset stream */
  777. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  778. udelay(3);
  779. timeout = 300;
  780. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  781. --timeout)
  782. ;
  783. val &= ~SD_CTL_STREAM_RESET;
  784. azx_sd_writeb(azx_dev, SD_CTL, val);
  785. udelay(3);
  786. timeout = 300;
  787. /* waiting for hardware to report that the stream is out of reset */
  788. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  789. --timeout)
  790. ;
  791. /* program the stream_tag */
  792. azx_sd_writel(azx_dev, SD_CTL,
  793. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  794. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  795. /* program the length of samples in cyclic buffer */
  796. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  797. /* program the stream format */
  798. /* this value needs to be the same as the one programmed */
  799. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  800. /* program the stream LVI (last valid index) of the BDL */
  801. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  802. /* program the BDL address */
  803. /* lower BDL address */
  804. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  805. /* upper BDL address */
  806. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  807. /* enable the position buffer */
  808. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  809. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  810. /* set the interrupt enable bits in the descriptor control register */
  811. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  812. return 0;
  813. }
  814. /*
  815. * Codec initialization
  816. */
  817. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  818. {
  819. struct hda_bus_template bus_temp;
  820. int c, codecs, err;
  821. memset(&bus_temp, 0, sizeof(bus_temp));
  822. bus_temp.private_data = chip;
  823. bus_temp.modelname = model;
  824. bus_temp.pci = chip->pci;
  825. bus_temp.ops.command = azx_send_cmd;
  826. bus_temp.ops.get_response = azx_get_response;
  827. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  828. return err;
  829. codecs = 0;
  830. for (c = 0; c < AZX_MAX_CODECS; c++) {
  831. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  832. err = snd_hda_codec_new(chip->bus, c, NULL);
  833. if (err < 0)
  834. continue;
  835. codecs++;
  836. }
  837. }
  838. if (! codecs) {
  839. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  840. return -ENXIO;
  841. }
  842. return 0;
  843. }
  844. /*
  845. * PCM support
  846. */
  847. /* assign a stream for the PCM */
  848. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  849. {
  850. int dev, i, nums;
  851. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  852. dev = chip->playback_index_offset;
  853. nums = chip->playback_streams;
  854. } else {
  855. dev = chip->capture_index_offset;
  856. nums = chip->capture_streams;
  857. }
  858. for (i = 0; i < nums; i++, dev++)
  859. if (! chip->azx_dev[dev].opened) {
  860. chip->azx_dev[dev].opened = 1;
  861. return &chip->azx_dev[dev];
  862. }
  863. return NULL;
  864. }
  865. /* release the assigned stream */
  866. static inline void azx_release_device(struct azx_dev *azx_dev)
  867. {
  868. azx_dev->opened = 0;
  869. }
  870. static struct snd_pcm_hardware azx_pcm_hw = {
  871. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  872. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  873. SNDRV_PCM_INFO_MMAP_VALID |
  874. /* No full-resume yet implemented */
  875. /* SNDRV_PCM_INFO_RESUME |*/
  876. SNDRV_PCM_INFO_PAUSE),
  877. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  878. .rates = SNDRV_PCM_RATE_48000,
  879. .rate_min = 48000,
  880. .rate_max = 48000,
  881. .channels_min = 2,
  882. .channels_max = 2,
  883. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  884. .period_bytes_min = 128,
  885. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  886. .periods_min = 2,
  887. .periods_max = AZX_MAX_FRAG,
  888. .fifo_size = 0,
  889. };
  890. struct azx_pcm {
  891. struct azx *chip;
  892. struct hda_codec *codec;
  893. struct hda_pcm_stream *hinfo[2];
  894. };
  895. static int azx_pcm_open(struct snd_pcm_substream *substream)
  896. {
  897. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  898. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  899. struct azx *chip = apcm->chip;
  900. struct azx_dev *azx_dev;
  901. struct snd_pcm_runtime *runtime = substream->runtime;
  902. unsigned long flags;
  903. int err;
  904. mutex_lock(&chip->open_mutex);
  905. azx_dev = azx_assign_device(chip, substream->stream);
  906. if (azx_dev == NULL) {
  907. mutex_unlock(&chip->open_mutex);
  908. return -EBUSY;
  909. }
  910. runtime->hw = azx_pcm_hw;
  911. runtime->hw.channels_min = hinfo->channels_min;
  912. runtime->hw.channels_max = hinfo->channels_max;
  913. runtime->hw.formats = hinfo->formats;
  914. runtime->hw.rates = hinfo->rates;
  915. snd_pcm_limit_hw_rates(runtime);
  916. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  917. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  918. azx_release_device(azx_dev);
  919. mutex_unlock(&chip->open_mutex);
  920. return err;
  921. }
  922. spin_lock_irqsave(&chip->reg_lock, flags);
  923. azx_dev->substream = substream;
  924. azx_dev->running = 0;
  925. spin_unlock_irqrestore(&chip->reg_lock, flags);
  926. runtime->private_data = azx_dev;
  927. mutex_unlock(&chip->open_mutex);
  928. return 0;
  929. }
  930. static int azx_pcm_close(struct snd_pcm_substream *substream)
  931. {
  932. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  933. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  934. struct azx *chip = apcm->chip;
  935. struct azx_dev *azx_dev = get_azx_dev(substream);
  936. unsigned long flags;
  937. mutex_lock(&chip->open_mutex);
  938. spin_lock_irqsave(&chip->reg_lock, flags);
  939. azx_dev->substream = NULL;
  940. azx_dev->running = 0;
  941. spin_unlock_irqrestore(&chip->reg_lock, flags);
  942. azx_release_device(azx_dev);
  943. hinfo->ops.close(hinfo, apcm->codec, substream);
  944. mutex_unlock(&chip->open_mutex);
  945. return 0;
  946. }
  947. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  948. {
  949. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  950. }
  951. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  952. {
  953. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  954. struct azx_dev *azx_dev = get_azx_dev(substream);
  955. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  956. /* reset BDL address */
  957. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  958. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  959. azx_sd_writel(azx_dev, SD_CTL, 0);
  960. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  961. return snd_pcm_lib_free_pages(substream);
  962. }
  963. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  964. {
  965. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  966. struct azx *chip = apcm->chip;
  967. struct azx_dev *azx_dev = get_azx_dev(substream);
  968. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  969. struct snd_pcm_runtime *runtime = substream->runtime;
  970. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  971. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  972. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  973. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  974. runtime->channels,
  975. runtime->format,
  976. hinfo->maxbps);
  977. if (! azx_dev->format_val) {
  978. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  979. runtime->rate, runtime->channels, runtime->format);
  980. return -EINVAL;
  981. }
  982. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  983. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  984. azx_setup_periods(azx_dev);
  985. azx_setup_controller(chip, azx_dev);
  986. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  987. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  988. else
  989. azx_dev->fifo_size = 0;
  990. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  991. azx_dev->format_val, substream);
  992. }
  993. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  994. {
  995. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  996. struct azx_dev *azx_dev = get_azx_dev(substream);
  997. struct azx *chip = apcm->chip;
  998. int err = 0;
  999. spin_lock(&chip->reg_lock);
  1000. switch (cmd) {
  1001. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1002. case SNDRV_PCM_TRIGGER_RESUME:
  1003. case SNDRV_PCM_TRIGGER_START:
  1004. azx_stream_start(chip, azx_dev);
  1005. azx_dev->running = 1;
  1006. break;
  1007. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1008. case SNDRV_PCM_TRIGGER_SUSPEND:
  1009. case SNDRV_PCM_TRIGGER_STOP:
  1010. azx_stream_stop(chip, azx_dev);
  1011. azx_dev->running = 0;
  1012. break;
  1013. default:
  1014. err = -EINVAL;
  1015. }
  1016. spin_unlock(&chip->reg_lock);
  1017. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1018. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1019. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1020. int timeout = 5000;
  1021. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  1022. ;
  1023. }
  1024. return err;
  1025. }
  1026. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1027. {
  1028. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1029. struct azx *chip = apcm->chip;
  1030. struct azx_dev *azx_dev = get_azx_dev(substream);
  1031. unsigned int pos;
  1032. if (chip->position_fix == POS_FIX_POSBUF ||
  1033. chip->position_fix == POS_FIX_AUTO) {
  1034. /* use the position buffer */
  1035. pos = le32_to_cpu(*azx_dev->posbuf);
  1036. if (chip->position_fix == POS_FIX_AUTO &&
  1037. azx_dev->period_intr == 1 && ! pos) {
  1038. printk(KERN_WARNING
  1039. "hda-intel: Invalid position buffer, "
  1040. "using LPIB read method instead.\n");
  1041. chip->position_fix = POS_FIX_NONE;
  1042. goto read_lpib;
  1043. }
  1044. } else {
  1045. read_lpib:
  1046. /* read LPIB */
  1047. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1048. if (chip->position_fix == POS_FIX_FIFO)
  1049. pos += azx_dev->fifo_size;
  1050. }
  1051. if (pos >= azx_dev->bufsize)
  1052. pos = 0;
  1053. return bytes_to_frames(substream->runtime, pos);
  1054. }
  1055. static struct snd_pcm_ops azx_pcm_ops = {
  1056. .open = azx_pcm_open,
  1057. .close = azx_pcm_close,
  1058. .ioctl = snd_pcm_lib_ioctl,
  1059. .hw_params = azx_pcm_hw_params,
  1060. .hw_free = azx_pcm_hw_free,
  1061. .prepare = azx_pcm_prepare,
  1062. .trigger = azx_pcm_trigger,
  1063. .pointer = azx_pcm_pointer,
  1064. };
  1065. static void azx_pcm_free(struct snd_pcm *pcm)
  1066. {
  1067. kfree(pcm->private_data);
  1068. }
  1069. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1070. struct hda_pcm *cpcm, int pcm_dev)
  1071. {
  1072. int err;
  1073. struct snd_pcm *pcm;
  1074. struct azx_pcm *apcm;
  1075. /* if no substreams are defined for both playback and capture,
  1076. * it's just a placeholder. ignore it.
  1077. */
  1078. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1079. return 0;
  1080. snd_assert(cpcm->name, return -EINVAL);
  1081. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1082. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1083. &pcm);
  1084. if (err < 0)
  1085. return err;
  1086. strcpy(pcm->name, cpcm->name);
  1087. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1088. if (apcm == NULL)
  1089. return -ENOMEM;
  1090. apcm->chip = chip;
  1091. apcm->codec = codec;
  1092. apcm->hinfo[0] = &cpcm->stream[0];
  1093. apcm->hinfo[1] = &cpcm->stream[1];
  1094. pcm->private_data = apcm;
  1095. pcm->private_free = azx_pcm_free;
  1096. if (cpcm->stream[0].substreams)
  1097. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1098. if (cpcm->stream[1].substreams)
  1099. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1100. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1101. snd_dma_pci_data(chip->pci),
  1102. 1024 * 64, 1024 * 1024);
  1103. chip->pcm[pcm_dev] = pcm;
  1104. if (chip->pcm_devs < pcm_dev + 1)
  1105. chip->pcm_devs = pcm_dev + 1;
  1106. return 0;
  1107. }
  1108. static int __devinit azx_pcm_create(struct azx *chip)
  1109. {
  1110. struct list_head *p;
  1111. struct hda_codec *codec;
  1112. int c, err;
  1113. int pcm_dev;
  1114. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1115. return err;
  1116. /* create audio PCMs */
  1117. pcm_dev = 0;
  1118. list_for_each(p, &chip->bus->codec_list) {
  1119. codec = list_entry(p, struct hda_codec, list);
  1120. for (c = 0; c < codec->num_pcms; c++) {
  1121. if (codec->pcm_info[c].is_modem)
  1122. continue; /* create later */
  1123. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1124. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1125. return -EINVAL;
  1126. }
  1127. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1128. if (err < 0)
  1129. return err;
  1130. pcm_dev++;
  1131. }
  1132. }
  1133. /* create modem PCMs */
  1134. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1135. list_for_each(p, &chip->bus->codec_list) {
  1136. codec = list_entry(p, struct hda_codec, list);
  1137. for (c = 0; c < codec->num_pcms; c++) {
  1138. if (! codec->pcm_info[c].is_modem)
  1139. continue; /* already created */
  1140. if (pcm_dev >= AZX_MAX_PCMS) {
  1141. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1142. return -EINVAL;
  1143. }
  1144. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1145. if (err < 0)
  1146. return err;
  1147. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1148. pcm_dev++;
  1149. }
  1150. }
  1151. return 0;
  1152. }
  1153. /*
  1154. * mixer creation - all stuff is implemented in hda module
  1155. */
  1156. static int __devinit azx_mixer_create(struct azx *chip)
  1157. {
  1158. return snd_hda_build_controls(chip->bus);
  1159. }
  1160. /*
  1161. * initialize SD streams
  1162. */
  1163. static int __devinit azx_init_stream(struct azx *chip)
  1164. {
  1165. int i;
  1166. /* initialize each stream (aka device)
  1167. * assign the starting bdl address to each stream (device) and initialize
  1168. */
  1169. for (i = 0; i < chip->num_streams; i++) {
  1170. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1171. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1172. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1173. azx_dev->bdl_addr = chip->bdl.addr + off;
  1174. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1175. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1176. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1177. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1178. azx_dev->sd_int_sta_mask = 1 << i;
  1179. /* stream tag: must be non-zero and unique */
  1180. azx_dev->index = i;
  1181. azx_dev->stream_tag = i + 1;
  1182. }
  1183. return 0;
  1184. }
  1185. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1186. {
  1187. if (request_irq(chip->pci->irq, azx_interrupt,
  1188. chip->msi ? 0 : IRQF_SHARED,
  1189. "HDA Intel", chip)) {
  1190. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1191. "disabling device\n", chip->pci->irq);
  1192. if (do_disconnect)
  1193. snd_card_disconnect(chip->card);
  1194. return -1;
  1195. }
  1196. chip->irq = chip->pci->irq;
  1197. pci_intx(chip->pci, !chip->msi);
  1198. return 0;
  1199. }
  1200. #ifdef CONFIG_PM
  1201. /*
  1202. * power management
  1203. */
  1204. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1205. {
  1206. struct snd_card *card = pci_get_drvdata(pci);
  1207. struct azx *chip = card->private_data;
  1208. int i;
  1209. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1210. for (i = 0; i < chip->pcm_devs; i++)
  1211. snd_pcm_suspend_all(chip->pcm[i]);
  1212. snd_hda_suspend(chip->bus, state);
  1213. azx_free_cmd_io(chip);
  1214. if (chip->irq >= 0) {
  1215. synchronize_irq(chip->irq);
  1216. free_irq(chip->irq, chip);
  1217. chip->irq = -1;
  1218. }
  1219. if (chip->msi)
  1220. pci_disable_msi(chip->pci);
  1221. pci_disable_device(pci);
  1222. pci_save_state(pci);
  1223. pci_set_power_state(pci, pci_choose_state(pci, state));
  1224. return 0;
  1225. }
  1226. static int azx_resume(struct pci_dev *pci)
  1227. {
  1228. struct snd_card *card = pci_get_drvdata(pci);
  1229. struct azx *chip = card->private_data;
  1230. pci_set_power_state(pci, PCI_D0);
  1231. pci_restore_state(pci);
  1232. if (pci_enable_device(pci) < 0) {
  1233. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1234. "disabling device\n");
  1235. snd_card_disconnect(card);
  1236. return -EIO;
  1237. }
  1238. pci_set_master(pci);
  1239. if (chip->msi)
  1240. if (pci_enable_msi(pci) < 0)
  1241. chip->msi = 0;
  1242. if (azx_acquire_irq(chip, 1) < 0)
  1243. return -EIO;
  1244. azx_init_chip(chip);
  1245. snd_hda_resume(chip->bus);
  1246. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1247. return 0;
  1248. }
  1249. #endif /* CONFIG_PM */
  1250. /*
  1251. * destructor
  1252. */
  1253. static int azx_free(struct azx *chip)
  1254. {
  1255. if (chip->initialized) {
  1256. int i;
  1257. for (i = 0; i < chip->num_streams; i++)
  1258. azx_stream_stop(chip, &chip->azx_dev[i]);
  1259. /* disable interrupts */
  1260. azx_int_disable(chip);
  1261. azx_int_clear(chip);
  1262. /* disable CORB/RIRB */
  1263. azx_free_cmd_io(chip);
  1264. /* disable position buffer */
  1265. azx_writel(chip, DPLBASE, 0);
  1266. azx_writel(chip, DPUBASE, 0);
  1267. }
  1268. if (chip->irq >= 0) {
  1269. synchronize_irq(chip->irq);
  1270. free_irq(chip->irq, (void*)chip);
  1271. }
  1272. if (chip->msi)
  1273. pci_disable_msi(chip->pci);
  1274. if (chip->remap_addr)
  1275. iounmap(chip->remap_addr);
  1276. if (chip->bdl.area)
  1277. snd_dma_free_pages(&chip->bdl);
  1278. if (chip->rb.area)
  1279. snd_dma_free_pages(&chip->rb);
  1280. if (chip->posbuf.area)
  1281. snd_dma_free_pages(&chip->posbuf);
  1282. pci_release_regions(chip->pci);
  1283. pci_disable_device(chip->pci);
  1284. kfree(chip->azx_dev);
  1285. kfree(chip);
  1286. return 0;
  1287. }
  1288. static int azx_dev_free(struct snd_device *device)
  1289. {
  1290. return azx_free(device->device_data);
  1291. }
  1292. /*
  1293. * white/black-listing for position_fix
  1294. */
  1295. static const struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1296. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
  1297. {}
  1298. };
  1299. static int __devinit check_position_fix(struct azx *chip, int fix)
  1300. {
  1301. const struct snd_pci_quirk *q;
  1302. if (fix == POS_FIX_AUTO) {
  1303. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1304. if (q) {
  1305. snd_printdd(KERN_INFO
  1306. "hda_intel: position_fix set to %d "
  1307. "for device %04x:%04x\n",
  1308. q->value, q->subvendor, q->subdevice);
  1309. return q->value;
  1310. }
  1311. }
  1312. return fix;
  1313. }
  1314. /*
  1315. * constructor
  1316. */
  1317. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1318. int driver_type,
  1319. struct azx **rchip)
  1320. {
  1321. struct azx *chip;
  1322. int err;
  1323. static struct snd_device_ops ops = {
  1324. .dev_free = azx_dev_free,
  1325. };
  1326. *rchip = NULL;
  1327. err = pci_enable_device(pci);
  1328. if (err < 0)
  1329. return err;
  1330. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1331. if (!chip) {
  1332. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1333. pci_disable_device(pci);
  1334. return -ENOMEM;
  1335. }
  1336. spin_lock_init(&chip->reg_lock);
  1337. mutex_init(&chip->open_mutex);
  1338. chip->card = card;
  1339. chip->pci = pci;
  1340. chip->irq = -1;
  1341. chip->driver_type = driver_type;
  1342. chip->msi = enable_msi;
  1343. chip->position_fix = check_position_fix(chip, position_fix);
  1344. chip->single_cmd = single_cmd;
  1345. #if BITS_PER_LONG != 64
  1346. /* Fix up base address on ULI M5461 */
  1347. if (chip->driver_type == AZX_DRIVER_ULI) {
  1348. u16 tmp3;
  1349. pci_read_config_word(pci, 0x40, &tmp3);
  1350. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1351. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1352. }
  1353. #endif
  1354. err = pci_request_regions(pci, "ICH HD audio");
  1355. if (err < 0) {
  1356. kfree(chip);
  1357. pci_disable_device(pci);
  1358. return err;
  1359. }
  1360. chip->addr = pci_resource_start(pci, 0);
  1361. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1362. if (chip->remap_addr == NULL) {
  1363. snd_printk(KERN_ERR SFX "ioremap error\n");
  1364. err = -ENXIO;
  1365. goto errout;
  1366. }
  1367. if (chip->msi)
  1368. if (pci_enable_msi(pci) < 0)
  1369. chip->msi = 0;
  1370. if (azx_acquire_irq(chip, 0) < 0) {
  1371. err = -EBUSY;
  1372. goto errout;
  1373. }
  1374. pci_set_master(pci);
  1375. synchronize_irq(chip->irq);
  1376. switch (chip->driver_type) {
  1377. case AZX_DRIVER_ULI:
  1378. chip->playback_streams = ULI_NUM_PLAYBACK;
  1379. chip->capture_streams = ULI_NUM_CAPTURE;
  1380. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1381. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1382. break;
  1383. case AZX_DRIVER_ATIHDMI:
  1384. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1385. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1386. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1387. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1388. break;
  1389. default:
  1390. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1391. chip->capture_streams = ICH6_NUM_CAPTURE;
  1392. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1393. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1394. break;
  1395. }
  1396. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1397. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1398. if (!chip->azx_dev) {
  1399. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1400. goto errout;
  1401. }
  1402. /* allocate memory for the BDL for each stream */
  1403. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1404. BDL_SIZE, &chip->bdl)) < 0) {
  1405. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1406. goto errout;
  1407. }
  1408. /* allocate memory for the position buffer */
  1409. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1410. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1411. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1412. goto errout;
  1413. }
  1414. /* allocate CORB/RIRB */
  1415. if (! chip->single_cmd)
  1416. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1417. goto errout;
  1418. /* initialize streams */
  1419. azx_init_stream(chip);
  1420. /* initialize chip */
  1421. azx_init_chip(chip);
  1422. chip->initialized = 1;
  1423. /* codec detection */
  1424. if (!chip->codec_mask) {
  1425. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1426. err = -ENODEV;
  1427. goto errout;
  1428. }
  1429. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1430. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1431. goto errout;
  1432. }
  1433. strcpy(card->driver, "HDA-Intel");
  1434. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1435. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1436. *rchip = chip;
  1437. return 0;
  1438. errout:
  1439. azx_free(chip);
  1440. return err;
  1441. }
  1442. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1443. {
  1444. struct snd_card *card;
  1445. struct azx *chip;
  1446. int err;
  1447. card = snd_card_new(index, id, THIS_MODULE, 0);
  1448. if (!card) {
  1449. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1450. return -ENOMEM;
  1451. }
  1452. err = azx_create(card, pci, pci_id->driver_data, &chip);
  1453. if (err < 0) {
  1454. snd_card_free(card);
  1455. return err;
  1456. }
  1457. card->private_data = chip;
  1458. /* create codec instances */
  1459. if ((err = azx_codec_create(chip, model)) < 0) {
  1460. snd_card_free(card);
  1461. return err;
  1462. }
  1463. /* create PCM streams */
  1464. if ((err = azx_pcm_create(chip)) < 0) {
  1465. snd_card_free(card);
  1466. return err;
  1467. }
  1468. /* create mixer controls */
  1469. if ((err = azx_mixer_create(chip)) < 0) {
  1470. snd_card_free(card);
  1471. return err;
  1472. }
  1473. snd_card_set_dev(card, &pci->dev);
  1474. if ((err = snd_card_register(card)) < 0) {
  1475. snd_card_free(card);
  1476. return err;
  1477. }
  1478. pci_set_drvdata(pci, card);
  1479. return err;
  1480. }
  1481. static void __devexit azx_remove(struct pci_dev *pci)
  1482. {
  1483. snd_card_free(pci_get_drvdata(pci));
  1484. pci_set_drvdata(pci, NULL);
  1485. }
  1486. /* PCI IDs */
  1487. static struct pci_device_id azx_ids[] = {
  1488. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1489. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1490. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1491. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1492. { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1493. { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1494. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1495. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1496. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1497. { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
  1498. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1499. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1500. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1501. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
  1502. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
  1503. { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1504. { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1505. { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1506. { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1507. { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1508. { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1509. { 0, }
  1510. };
  1511. MODULE_DEVICE_TABLE(pci, azx_ids);
  1512. /* pci_driver definition */
  1513. static struct pci_driver driver = {
  1514. .name = "HDA Intel",
  1515. .id_table = azx_ids,
  1516. .probe = azx_probe,
  1517. .remove = __devexit_p(azx_remove),
  1518. #ifdef CONFIG_PM
  1519. .suspend = azx_suspend,
  1520. .resume = azx_resume,
  1521. #endif
  1522. };
  1523. static int __init alsa_card_azx_init(void)
  1524. {
  1525. return pci_register_driver(&driver);
  1526. }
  1527. static void __exit alsa_card_azx_exit(void)
  1528. {
  1529. pci_unregister_driver(&driver);
  1530. }
  1531. module_init(alsa_card_azx_init)
  1532. module_exit(alsa_card_azx_exit)