emu10k1_main.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <sound/driver.h>
  34. #include <linux/delay.h>
  35. #include <linux/init.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/pci.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/mutex.h>
  41. #include <sound/core.h>
  42. #include <sound/emu10k1.h>
  43. #include <linux/firmware.h>
  44. #include "p16v.h"
  45. #include "tina2.h"
  46. #include "p17v.h"
  47. /*************************************************************************
  48. * EMU10K1 init / done
  49. *************************************************************************/
  50. void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int ch)
  51. {
  52. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  53. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  54. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  55. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  56. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  57. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  58. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  59. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  60. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  61. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  62. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  63. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  64. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  65. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  66. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  67. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  68. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  69. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  70. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  71. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  72. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  73. /*** these are last so OFF prevents writing ***/
  74. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  75. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  76. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  77. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  78. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  79. /* Audigy extra stuffs */
  80. if (emu->audigy) {
  81. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  82. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  83. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  84. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  85. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  86. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  87. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  88. }
  89. }
  90. static unsigned int spi_dac_init[] = {
  91. 0x00ff,
  92. 0x02ff,
  93. 0x0400,
  94. 0x0520,
  95. 0x0600,
  96. 0x08ff,
  97. 0x0aff,
  98. 0x0cff,
  99. 0x0eff,
  100. 0x10ff,
  101. 0x1200,
  102. 0x1400,
  103. 0x1480,
  104. 0x1800,
  105. 0x1aff,
  106. 0x1cff,
  107. 0x1e00,
  108. 0x0530,
  109. 0x0602,
  110. 0x0622,
  111. 0x1400,
  112. };
  113. static unsigned int i2c_adc_init[][2] = {
  114. { 0x17, 0x00 }, /* Reset */
  115. { 0x07, 0x00 }, /* Timeout */
  116. { 0x0b, 0x22 }, /* Interface control */
  117. { 0x0c, 0x22 }, /* Master mode control */
  118. { 0x0d, 0x08 }, /* Powerdown control */
  119. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  120. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  121. { 0x10, 0x7b }, /* ALC Control 1 */
  122. { 0x11, 0x00 }, /* ALC Control 2 */
  123. { 0x12, 0x32 }, /* ALC Control 3 */
  124. { 0x13, 0x00 }, /* Noise gate control */
  125. { 0x14, 0xa6 }, /* Limiter control */
  126. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for Audigy 2 ZS Notebook */
  127. };
  128. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  129. {
  130. unsigned int silent_page;
  131. int ch;
  132. u32 tmp;
  133. /* disable audio and lock cache */
  134. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE,
  135. emu->port + HCFG);
  136. /* reset recording buffers */
  137. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  138. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  139. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  140. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  141. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  142. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  143. /* disable channel interrupt */
  144. outl(0, emu->port + INTE);
  145. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  146. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  147. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  148. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  149. if (emu->audigy){
  150. /* set SPDIF bypass mode */
  151. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  152. /* enable rear left + rear right AC97 slots */
  153. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  154. AC97SLOT_REAR_LEFT);
  155. }
  156. /* init envelope engine */
  157. for (ch = 0; ch < NUM_G; ch++)
  158. snd_emu10k1_voice_init(emu, ch);
  159. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  160. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  161. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  162. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  163. /* Hacks for Alice3 to work independent of haP16V driver */
  164. //Setup SRCMulti_I2S SamplingRate
  165. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  166. tmp &= 0xfffff1ff;
  167. tmp |= (0x2<<9);
  168. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  169. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  170. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  171. /* Setup SRCMulti Input Audio Enable */
  172. /* Use 0xFFFFFFFF to enable P16V sounds. */
  173. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  174. /* Enabled Phased (8-channel) P16V playback */
  175. outl(0x0201, emu->port + HCFG2);
  176. /* Set playback routing. */
  177. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  178. }
  179. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  180. /* Hacks for Alice3 to work independent of haP16V driver */
  181. snd_printk(KERN_INFO "Audigy2 value: Special config.\n");
  182. //Setup SRCMulti_I2S SamplingRate
  183. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  184. tmp &= 0xfffff1ff;
  185. tmp |= (0x2<<9);
  186. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  187. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  188. outl(0x600000, emu->port + 0x20);
  189. outl(0x14, emu->port + 0x24);
  190. /* Setup SRCMulti Input Audio Enable */
  191. outl(0x7b0000, emu->port + 0x20);
  192. outl(0xFF000000, emu->port + 0x24);
  193. /* Setup SPDIF Out Audio Enable */
  194. /* The Audigy 2 Value has a separate SPDIF out,
  195. * so no need for a mixer switch
  196. */
  197. outl(0x7a0000, emu->port + 0x20);
  198. outl(0xFF000000, emu->port + 0x24);
  199. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  200. outl(tmp, emu->port + A_IOCFG);
  201. }
  202. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  203. int size, n;
  204. size = ARRAY_SIZE(spi_dac_init);
  205. for (n = 0; n < size; n++)
  206. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  207. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  208. /* Enable GPIOs
  209. * GPIO0: Unknown
  210. * GPIO1: Speakers-enabled.
  211. * GPIO2: Unknown
  212. * GPIO3: Unknown
  213. * GPIO4: IEC958 Output on.
  214. * GPIO5: Unknown
  215. * GPIO6: Unknown
  216. * GPIO7: Unknown
  217. */
  218. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  219. }
  220. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  221. int size, n;
  222. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  223. tmp = inl(emu->port + A_IOCFG);
  224. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  225. tmp = inl(emu->port + A_IOCFG);
  226. size = ARRAY_SIZE(i2c_adc_init);
  227. for (n = 0; n < size; n++)
  228. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  229. for (n=0; n < 4; n++) {
  230. emu->i2c_capture_volume[n][0]= 0xcf;
  231. emu->i2c_capture_volume[n][1]= 0xcf;
  232. }
  233. }
  234. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  235. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  236. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  237. silent_page = (emu->silent_page.addr << 1) | MAP_PTI_MASK;
  238. for (ch = 0; ch < NUM_G; ch++) {
  239. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  240. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  241. }
  242. if (emu->card_capabilities->emu1010) {
  243. outl(HCFG_AUTOMUTE_ASYNC |
  244. HCFG_EMU32_SLAVE |
  245. HCFG_AUDIOENABLE, emu->port + HCFG);
  246. /*
  247. * Hokay, setup HCFG
  248. * Mute Disable Audio = 0
  249. * Lock Tank Memory = 1
  250. * Lock Sound Memory = 0
  251. * Auto Mute = 1
  252. */
  253. } else if (emu->audigy) {
  254. if (emu->revision == 4) /* audigy2 */
  255. outl(HCFG_AUDIOENABLE |
  256. HCFG_AC3ENABLE_CDSPDIF |
  257. HCFG_AC3ENABLE_GPSPDIF |
  258. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  259. else
  260. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  261. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  262. * e.g. card_capabilities->joystick */
  263. } else if (emu->model == 0x20 ||
  264. emu->model == 0xc400 ||
  265. (emu->model == 0x21 && emu->revision < 6))
  266. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  267. else
  268. // With on-chip joystick
  269. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  270. if (enable_ir) { /* enable IR for SB Live */
  271. if (emu->card_capabilities->emu1010) {
  272. ; /* Disable all access to A_IOCFG for the emu1010 */
  273. } else if (emu->card_capabilities->i2c_adc) {
  274. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  275. } else if (emu->audigy) {
  276. unsigned int reg = inl(emu->port + A_IOCFG);
  277. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  278. udelay(500);
  279. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  280. udelay(100);
  281. outl(reg, emu->port + A_IOCFG);
  282. } else {
  283. unsigned int reg = inl(emu->port + HCFG);
  284. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  285. udelay(500);
  286. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  287. udelay(100);
  288. outl(reg, emu->port + HCFG);
  289. }
  290. }
  291. if (emu->card_capabilities->emu1010) {
  292. ; /* Disable all access to A_IOCFG for the emu1010 */
  293. } else if (emu->card_capabilities->i2c_adc) {
  294. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  295. } else if (emu->audigy) { /* enable analog output */
  296. unsigned int reg = inl(emu->port + A_IOCFG);
  297. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  298. }
  299. return 0;
  300. }
  301. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  302. {
  303. /*
  304. * Enable the audio bit
  305. */
  306. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  307. /* Enable analog/digital outs on audigy */
  308. if (emu->card_capabilities->emu1010) {
  309. ; /* Disable all access to A_IOCFG for the emu1010 */
  310. } else if (emu->card_capabilities->i2c_adc) {
  311. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  312. } else if (emu->audigy) {
  313. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  314. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  315. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  316. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  317. * So, sequence is important. */
  318. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  319. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  320. /* Unmute Analog now. */
  321. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  322. } else {
  323. /* Disable routing from AC97 line out to Front speakers */
  324. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  325. }
  326. }
  327. #if 0
  328. {
  329. unsigned int tmp;
  330. /* FIXME: the following routine disables LiveDrive-II !! */
  331. // TOSLink detection
  332. emu->tos_link = 0;
  333. tmp = inl(emu->port + HCFG);
  334. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  335. outl(tmp|0x800, emu->port + HCFG);
  336. udelay(50);
  337. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  338. emu->tos_link = 1;
  339. outl(tmp, emu->port + HCFG);
  340. }
  341. }
  342. }
  343. #endif
  344. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  345. }
  346. int snd_emu10k1_done(struct snd_emu10k1 * emu)
  347. {
  348. int ch;
  349. outl(0, emu->port + INTE);
  350. /*
  351. * Shutdown the chip
  352. */
  353. for (ch = 0; ch < NUM_G; ch++)
  354. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  355. for (ch = 0; ch < NUM_G; ch++) {
  356. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  357. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  358. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  359. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  360. }
  361. /* reset recording buffers */
  362. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  363. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  364. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  365. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  366. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  367. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  368. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  369. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  370. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  371. if (emu->audigy)
  372. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  373. else
  374. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  375. /* disable channel interrupt */
  376. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  377. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  378. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  379. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  380. /* disable audio and lock cache */
  381. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  382. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  383. return 0;
  384. }
  385. /*************************************************************************
  386. * ECARD functional implementation
  387. *************************************************************************/
  388. /* In A1 Silicon, these bits are in the HC register */
  389. #define HOOKN_BIT (1L << 12)
  390. #define HANDN_BIT (1L << 11)
  391. #define PULSEN_BIT (1L << 10)
  392. #define EC_GDI1 (1 << 13)
  393. #define EC_GDI0 (1 << 14)
  394. #define EC_NUM_CONTROL_BITS 20
  395. #define EC_AC3_DATA_SELN 0x0001L
  396. #define EC_EE_DATA_SEL 0x0002L
  397. #define EC_EE_CNTRL_SELN 0x0004L
  398. #define EC_EECLK 0x0008L
  399. #define EC_EECS 0x0010L
  400. #define EC_EESDO 0x0020L
  401. #define EC_TRIM_CSN 0x0040L
  402. #define EC_TRIM_SCLK 0x0080L
  403. #define EC_TRIM_SDATA 0x0100L
  404. #define EC_TRIM_MUTEN 0x0200L
  405. #define EC_ADCCAL 0x0400L
  406. #define EC_ADCRSTN 0x0800L
  407. #define EC_DACCAL 0x1000L
  408. #define EC_DACMUTEN 0x2000L
  409. #define EC_LEDN 0x4000L
  410. #define EC_SPDIF0_SEL_SHIFT 15
  411. #define EC_SPDIF1_SEL_SHIFT 17
  412. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  413. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  414. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  415. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  416. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  417. * be incremented any time the EEPROM's
  418. * format is changed. */
  419. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  420. /* Addresses for special values stored in to EEPROM */
  421. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  422. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  423. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  424. #define EC_LAST_PROMFILE_ADDR 0x2f
  425. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  426. * can be up to 30 characters in length
  427. * and is stored as a NULL-terminated
  428. * ASCII string. Any unused bytes must be
  429. * filled with zeros */
  430. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  431. /* Most of this stuff is pretty self-evident. According to the hardware
  432. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  433. * offset problem. Weird.
  434. */
  435. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  436. EC_TRIM_CSN)
  437. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  438. #define EC_DEFAULT_SPDIF0_SEL 0x0
  439. #define EC_DEFAULT_SPDIF1_SEL 0x4
  440. /**************************************************************************
  441. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  442. * control latch will is loaded bit-serially by toggling the Modem control
  443. * lines from function 2 on the E8010. This function hides these details
  444. * and presents the illusion that we are actually writing to a distinct
  445. * register.
  446. */
  447. static void snd_emu10k1_ecard_write(struct snd_emu10k1 * emu, unsigned int value)
  448. {
  449. unsigned short count;
  450. unsigned int data;
  451. unsigned long hc_port;
  452. unsigned int hc_value;
  453. hc_port = emu->port + HCFG;
  454. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  455. outl(hc_value, hc_port);
  456. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  457. /* Set up the value */
  458. data = ((value & 0x1) ? PULSEN_BIT : 0);
  459. value >>= 1;
  460. outl(hc_value | data, hc_port);
  461. /* Clock the shift register */
  462. outl(hc_value | data | HANDN_BIT, hc_port);
  463. outl(hc_value | data, hc_port);
  464. }
  465. /* Latch the bits */
  466. outl(hc_value | HOOKN_BIT, hc_port);
  467. outl(hc_value, hc_port);
  468. }
  469. /**************************************************************************
  470. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  471. * trim value consists of a 16bit value which is composed of two
  472. * 8 bit gain/trim values, one for the left channel and one for the
  473. * right channel. The following table maps from the Gain/Attenuation
  474. * value in decibels into the corresponding bit pattern for a single
  475. * channel.
  476. */
  477. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 * emu,
  478. unsigned short gain)
  479. {
  480. unsigned int bit;
  481. /* Enable writing to the TRIM registers */
  482. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  483. /* Do it again to insure that we meet hold time requirements */
  484. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  485. for (bit = (1 << 15); bit; bit >>= 1) {
  486. unsigned int value;
  487. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  488. if (gain & bit)
  489. value |= EC_TRIM_SDATA;
  490. /* Clock the bit */
  491. snd_emu10k1_ecard_write(emu, value);
  492. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  493. snd_emu10k1_ecard_write(emu, value);
  494. }
  495. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  496. }
  497. static int snd_emu10k1_ecard_init(struct snd_emu10k1 * emu)
  498. {
  499. unsigned int hc_value;
  500. /* Set up the initial settings */
  501. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  502. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  503. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  504. /* Step 0: Set the codec type in the hardware control register
  505. * and enable audio output */
  506. hc_value = inl(emu->port + HCFG);
  507. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  508. inl(emu->port + HCFG);
  509. /* Step 1: Turn off the led and deassert TRIM_CS */
  510. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  511. /* Step 2: Calibrate the ADC and DAC */
  512. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  513. /* Step 3: Wait for awhile; XXX We can't get away with this
  514. * under a real operating system; we'll need to block and wait that
  515. * way. */
  516. snd_emu10k1_wait(emu, 48000);
  517. /* Step 4: Switch off the DAC and ADC calibration. Note
  518. * That ADC_CAL is actually an inverted signal, so we assert
  519. * it here to stop calibration. */
  520. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  521. /* Step 4: Switch into run mode */
  522. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  523. /* Step 5: Set the analog input gain */
  524. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  525. return 0;
  526. }
  527. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 * emu)
  528. {
  529. unsigned long special_port;
  530. unsigned int value;
  531. /* Special initialisation routine
  532. * before the rest of the IO-Ports become active.
  533. */
  534. special_port = emu->port + 0x38;
  535. value = inl(special_port);
  536. outl(0x00d00000, special_port);
  537. value = inl(special_port);
  538. outl(0x00d00001, special_port);
  539. value = inl(special_port);
  540. outl(0x00d0005f, special_port);
  541. value = inl(special_port);
  542. outl(0x00d0007f, special_port);
  543. value = inl(special_port);
  544. outl(0x0090007f, special_port);
  545. value = inl(special_port);
  546. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  547. return 0;
  548. }
  549. static int snd_emu1010_load_firmware(struct snd_emu10k1 * emu, const char * filename)
  550. {
  551. int err;
  552. int n, i;
  553. int reg;
  554. int value;
  555. const struct firmware *fw_entry;
  556. if ((err = request_firmware(&fw_entry, filename, &emu->pci->dev)) != 0) {
  557. snd_printk(KERN_ERR "firmware: %s not found. Err=%d\n",filename, err);
  558. return err;
  559. }
  560. snd_printk(KERN_INFO "firmware size=0x%zx\n", fw_entry->size);
  561. if (fw_entry->size != 0x133a4) {
  562. snd_printk(KERN_ERR "firmware: %s wrong size.\n",filename);
  563. return -EINVAL;
  564. }
  565. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  566. /* GPIO7 -> FPGA PGMN
  567. * GPIO6 -> FPGA CCLK
  568. * GPIO5 -> FPGA DIN
  569. * FPGA CONFIG OFF -> FPGA PGMN
  570. */
  571. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  572. udelay(1);
  573. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  574. udelay(100); /* Allow FPGA memory to clean */
  575. for(n = 0; n < fw_entry->size; n++) {
  576. value=fw_entry->data[n];
  577. for(i = 0; i < 8; i++) {
  578. reg = 0x80;
  579. if (value & 0x1)
  580. reg = reg | 0x20;
  581. value = value >> 1;
  582. outl(reg, emu->port + A_IOCFG);
  583. outl(reg | 0x40, emu->port + A_IOCFG);
  584. }
  585. }
  586. /* After programming, set GPIO bit 4 high again. */
  587. outl(0x10, emu->port + A_IOCFG);
  588. release_firmware(fw_entry);
  589. return 0;
  590. }
  591. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 * emu)
  592. {
  593. unsigned int i;
  594. int tmp,tmp2;
  595. int reg;
  596. int err;
  597. const char *hana_filename = "emu/hana.fw";
  598. const char *dock_filename = "emu/audio_dock.fw";
  599. snd_printk(KERN_INFO "emu1010: Special config.\n");
  600. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  601. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  602. * Mute all codecs.
  603. */
  604. outl(0x0005a00c, emu->port + HCFG);
  605. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  606. * Lock Tank Memory Cache,
  607. * Mute all codecs.
  608. */
  609. outl(0x0005a004, emu->port + HCFG);
  610. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  611. * Mute all codecs.
  612. */
  613. outl(0x0005a000, emu->port + HCFG);
  614. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  615. * Mute all codecs.
  616. */
  617. outl(0x0005a000, emu->port + HCFG);
  618. /* Disable 48Volt power to Audio Dock */
  619. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  620. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  621. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  622. snd_printdd("reg1=0x%x\n",reg);
  623. if (reg == 0x55) {
  624. /* FPGA netlist already present so clear it */
  625. /* Return to programming mode */
  626. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02 );
  627. }
  628. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  629. snd_printdd("reg2=0x%x\n",reg);
  630. if (reg == 0x55) {
  631. /* FPGA failed to return to programming mode */
  632. return -ENODEV;
  633. }
  634. snd_printk(KERN_INFO "emu1010: EMU_HANA_ID=0x%x\n",reg);
  635. if ((err = snd_emu1010_load_firmware(emu, hana_filename)) != 0) {
  636. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file %s failed\n", hana_filename);
  637. return err;
  638. }
  639. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  640. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  641. if (reg != 0x55) {
  642. /* FPGA failed to be programmed */
  643. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file failed, reg=0x%x\n", reg);
  644. return -ENODEV;
  645. }
  646. snd_printk(KERN_INFO "emu1010: Hana Firmware loaded\n");
  647. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp );
  648. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2 );
  649. snd_printk("Hana ver:%d.%d\n",tmp ,tmp2);
  650. /* Enable 48Volt power to Audio Dock */
  651. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON );
  652. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  653. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  654. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  655. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  656. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp );
  657. /* ADAT input. */
  658. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x01 );
  659. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp );
  660. /* Set no attenuation on Audio Dock pads. */
  661. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00 );
  662. emu->emu1010.adc_pads = 0x00;
  663. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  664. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  665. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  666. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  667. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp );
  668. /* DAC PADs. */
  669. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f );
  670. emu->emu1010.dac_pads = 0x0f;
  671. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  672. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  673. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  674. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  675. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 );
  676. /* MIDI routing */
  677. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 );
  678. /* Unknown. */
  679. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c );
  680. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); // IRQ Enable: All on */
  681. /* IRQ Enable: All off */
  682. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00 );
  683. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  684. snd_printk(KERN_INFO "emu1010: Card options3=0x%x\n",reg);
  685. /* Default WCLK set to 48kHz. */
  686. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00 );
  687. /* Word Clock source, Internal 48kHz x1 */
  688. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  689. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  690. /* Audio Dock LEDs. */
  691. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  692. #if 0
  693. /* For 96kHz */
  694. snd_emu1010_fpga_link_dst_src_write(emu,
  695. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  696. snd_emu1010_fpga_link_dst_src_write(emu,
  697. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  698. snd_emu1010_fpga_link_dst_src_write(emu,
  699. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  700. snd_emu1010_fpga_link_dst_src_write(emu,
  701. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  702. #endif
  703. #if 0
  704. /* For 192kHz */
  705. snd_emu1010_fpga_link_dst_src_write(emu,
  706. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  707. snd_emu1010_fpga_link_dst_src_write(emu,
  708. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  709. snd_emu1010_fpga_link_dst_src_write(emu,
  710. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  711. snd_emu1010_fpga_link_dst_src_write(emu,
  712. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  713. snd_emu1010_fpga_link_dst_src_write(emu,
  714. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  715. snd_emu1010_fpga_link_dst_src_write(emu,
  716. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  717. snd_emu1010_fpga_link_dst_src_write(emu,
  718. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  719. snd_emu1010_fpga_link_dst_src_write(emu,
  720. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  721. #endif
  722. #if 1
  723. /* For 48kHz */
  724. snd_emu1010_fpga_link_dst_src_write(emu,
  725. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  726. snd_emu1010_fpga_link_dst_src_write(emu,
  727. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  728. snd_emu1010_fpga_link_dst_src_write(emu,
  729. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  730. snd_emu1010_fpga_link_dst_src_write(emu,
  731. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  732. snd_emu1010_fpga_link_dst_src_write(emu,
  733. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  734. snd_emu1010_fpga_link_dst_src_write(emu,
  735. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  736. snd_emu1010_fpga_link_dst_src_write(emu,
  737. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  738. snd_emu1010_fpga_link_dst_src_write(emu,
  739. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  740. #endif
  741. #if 0
  742. /* Original */
  743. snd_emu1010_fpga_link_dst_src_write(emu,
  744. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  745. snd_emu1010_fpga_link_dst_src_write(emu,
  746. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  747. snd_emu1010_fpga_link_dst_src_write(emu,
  748. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  749. snd_emu1010_fpga_link_dst_src_write(emu,
  750. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  751. snd_emu1010_fpga_link_dst_src_write(emu,
  752. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  753. snd_emu1010_fpga_link_dst_src_write(emu,
  754. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  755. snd_emu1010_fpga_link_dst_src_write(emu,
  756. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  757. snd_emu1010_fpga_link_dst_src_write(emu,
  758. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  759. snd_emu1010_fpga_link_dst_src_write(emu,
  760. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  761. snd_emu1010_fpga_link_dst_src_write(emu,
  762. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  763. snd_emu1010_fpga_link_dst_src_write(emu,
  764. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  765. snd_emu1010_fpga_link_dst_src_write(emu,
  766. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  767. #endif
  768. for (i = 0;i < 0x20; i++ ) {
  769. /* AudioDock Elink <- Silence */
  770. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100+i, EMU_SRC_SILENCE);
  771. }
  772. for (i = 0;i < 4; i++) {
  773. /* Hana SPDIF Out <- Silence */
  774. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200+i, EMU_SRC_SILENCE);
  775. }
  776. for (i = 0;i < 7; i++) {
  777. /* Hamoa DAC <- Silence */
  778. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300+i, EMU_SRC_SILENCE);
  779. }
  780. for (i = 0;i < 7; i++) {
  781. /* Hana ADAT Out <- Silence */
  782. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  783. }
  784. snd_emu1010_fpga_link_dst_src_write(emu,
  785. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  786. snd_emu1010_fpga_link_dst_src_write(emu,
  787. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  788. snd_emu1010_fpga_link_dst_src_write(emu,
  789. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  790. snd_emu1010_fpga_link_dst_src_write(emu,
  791. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  792. snd_emu1010_fpga_link_dst_src_write(emu,
  793. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  794. snd_emu1010_fpga_link_dst_src_write(emu,
  795. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  796. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01 ); // Unmute all
  797. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  798. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  799. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  800. * Mute all codecs.
  801. */
  802. outl(0x0000a000, emu->port + HCFG);
  803. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  804. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  805. * Un-Mute all codecs.
  806. */
  807. outl(0x0000a001, emu->port + HCFG);
  808. /* Initial boot complete. Now patches */
  809. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  810. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  811. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  812. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  813. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  814. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  815. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 ); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  816. /* Delay to allow Audio Dock to settle */
  817. msleep(100);
  818. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp ); /* IRQ Status */
  819. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg ); /* OPTIONS: Which cards are attached to the EMU */
  820. /* FIXME: The loading of this should be able to happen any time,
  821. * as the user can plug/unplug it at any time
  822. */
  823. if (reg & (EMU_HANA_OPTION_DOCK_ONLINE | EMU_HANA_OPTION_DOCK_OFFLINE) ) {
  824. /* Audio Dock attached */
  825. /* Return to Audio Dock programming mode */
  826. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware\n");
  827. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK );
  828. if ((err = snd_emu1010_load_firmware(emu, dock_filename)) != 0) {
  829. return err;
  830. }
  831. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0 );
  832. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg );
  833. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_IRQ_STATUS=0x%x\n",reg);
  834. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  835. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  836. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_ID=0x%x\n",reg);
  837. if (reg != 0x55) {
  838. /* FPGA failed to be programmed */
  839. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware file failed, reg=0x%x\n", reg);
  840. return 0;
  841. return -ENODEV;
  842. }
  843. snd_printk(KERN_INFO "emu1010: Audio Dock Firmware loaded\n");
  844. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp );
  845. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2 );
  846. snd_printk("Audio Dock ver:%d.%d\n",tmp ,tmp2);
  847. }
  848. #if 0
  849. snd_emu1010_fpga_link_dst_src_write(emu,
  850. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  851. snd_emu1010_fpga_link_dst_src_write(emu,
  852. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  853. snd_emu1010_fpga_link_dst_src_write(emu,
  854. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  855. snd_emu1010_fpga_link_dst_src_write(emu,
  856. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  857. #endif
  858. /* Default outputs */
  859. snd_emu1010_fpga_link_dst_src_write(emu,
  860. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  861. emu->emu1010.output_source[0] = 21;
  862. snd_emu1010_fpga_link_dst_src_write(emu,
  863. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  864. emu->emu1010.output_source[1] = 22;
  865. snd_emu1010_fpga_link_dst_src_write(emu,
  866. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  867. emu->emu1010.output_source[2] = 23;
  868. snd_emu1010_fpga_link_dst_src_write(emu,
  869. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  870. emu->emu1010.output_source[3] = 24;
  871. snd_emu1010_fpga_link_dst_src_write(emu,
  872. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  873. emu->emu1010.output_source[4] = 25;
  874. snd_emu1010_fpga_link_dst_src_write(emu,
  875. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  876. emu->emu1010.output_source[5] = 26;
  877. snd_emu1010_fpga_link_dst_src_write(emu,
  878. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  879. emu->emu1010.output_source[6] = 27;
  880. snd_emu1010_fpga_link_dst_src_write(emu,
  881. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  882. emu->emu1010.output_source[7] = 28;
  883. snd_emu1010_fpga_link_dst_src_write(emu,
  884. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  885. emu->emu1010.output_source[8] = 21;
  886. snd_emu1010_fpga_link_dst_src_write(emu,
  887. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  888. emu->emu1010.output_source[9] = 22;
  889. snd_emu1010_fpga_link_dst_src_write(emu,
  890. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  891. emu->emu1010.output_source[10] = 21;
  892. snd_emu1010_fpga_link_dst_src_write(emu,
  893. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  894. emu->emu1010.output_source[11] = 22;
  895. snd_emu1010_fpga_link_dst_src_write(emu,
  896. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  897. emu->emu1010.output_source[12] = 21;
  898. snd_emu1010_fpga_link_dst_src_write(emu,
  899. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  900. emu->emu1010.output_source[13] = 22;
  901. snd_emu1010_fpga_link_dst_src_write(emu,
  902. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  903. emu->emu1010.output_source[14] = 21;
  904. snd_emu1010_fpga_link_dst_src_write(emu,
  905. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  906. emu->emu1010.output_source[15] = 22;
  907. snd_emu1010_fpga_link_dst_src_write(emu,
  908. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  909. emu->emu1010.output_source[16] = 21;
  910. snd_emu1010_fpga_link_dst_src_write(emu,
  911. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  912. emu->emu1010.output_source[17] = 22;
  913. snd_emu1010_fpga_link_dst_src_write(emu,
  914. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  915. emu->emu1010.output_source[18] = 23;
  916. snd_emu1010_fpga_link_dst_src_write(emu,
  917. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  918. emu->emu1010.output_source[19] = 24;
  919. snd_emu1010_fpga_link_dst_src_write(emu,
  920. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  921. emu->emu1010.output_source[20] = 25;
  922. snd_emu1010_fpga_link_dst_src_write(emu,
  923. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  924. emu->emu1010.output_source[21] = 26;
  925. snd_emu1010_fpga_link_dst_src_write(emu,
  926. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  927. emu->emu1010.output_source[22] = 27;
  928. snd_emu1010_fpga_link_dst_src_write(emu,
  929. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  930. emu->emu1010.output_source[23] = 28;
  931. /* TEMP: Select SPDIF in/out */
  932. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); /* Output spdif */
  933. /* TEMP: Select 48kHz SPDIF out */
  934. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  935. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  936. /* Word Clock source, Internal 48kHz x1 */
  937. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  938. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  939. emu->emu1010.internal_clock = 1; /* 48000 */
  940. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);/* Set LEDs on Audio Dock */
  941. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  942. //snd_emu1010_fpga_write(emu, 0x7, 0x0); /* Mute all */
  943. //snd_emu1010_fpga_write(emu, 0x7, 0x1); /* Unmute all */
  944. //snd_emu1010_fpga_write(emu, 0xe, 0x12); /* Set LEDs on Audio Dock */
  945. return 0;
  946. }
  947. /*
  948. * Create the EMU10K1 instance
  949. */
  950. #ifdef CONFIG_PM
  951. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  952. static void free_pm_buffer(struct snd_emu10k1 *emu);
  953. #endif
  954. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  955. {
  956. if (emu->port) { /* avoid access to already used hardware */
  957. snd_emu10k1_fx8010_tram_setup(emu, 0);
  958. snd_emu10k1_done(emu);
  959. /* remove reserved page */
  960. if (emu->reserved_page) {
  961. snd_emu10k1_synth_free(emu, (struct snd_util_memblk *)emu->reserved_page);
  962. emu->reserved_page = NULL;
  963. }
  964. snd_emu10k1_free_efx(emu);
  965. }
  966. if (emu->card_capabilities->emu1010) {
  967. /* Disable 48Volt power to Audio Dock */
  968. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  969. }
  970. if (emu->memhdr)
  971. snd_util_memhdr_free(emu->memhdr);
  972. if (emu->silent_page.area)
  973. snd_dma_free_pages(&emu->silent_page);
  974. if (emu->ptb_pages.area)
  975. snd_dma_free_pages(&emu->ptb_pages);
  976. vfree(emu->page_ptr_table);
  977. vfree(emu->page_addr_table);
  978. #ifdef CONFIG_PM
  979. free_pm_buffer(emu);
  980. #endif
  981. if (emu->irq >= 0)
  982. free_irq(emu->irq, emu);
  983. if (emu->port)
  984. pci_release_regions(emu->pci);
  985. if (emu->card_capabilities->ca0151_chip) /* P16V */
  986. snd_p16v_free(emu);
  987. pci_disable_device(emu->pci);
  988. kfree(emu);
  989. return 0;
  990. }
  991. static int snd_emu10k1_dev_free(struct snd_device *device)
  992. {
  993. struct snd_emu10k1 *emu = device->device_data;
  994. return snd_emu10k1_free(emu);
  995. }
  996. static struct snd_emu_chip_details emu_chip_details[] = {
  997. /* Audigy 2 Value AC3 out does not work yet. Need to find out how to turn off interpolators.*/
  998. /* Tested by James@superbug.co.uk 3rd July 2005 */
  999. /* DSP: CA0108-IAT
  1000. * DAC: CS4382-KQ
  1001. * ADC: Philips 1361T
  1002. * AC97: STAC9750
  1003. * CA0151: None
  1004. */
  1005. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1006. .driver = "Audigy2", .name = "Audigy 2 Value [SB0400]",
  1007. .id = "Audigy2",
  1008. .emu10k2_chip = 1,
  1009. .ca0108_chip = 1,
  1010. .spk71 = 1,
  1011. .ac97_chip = 1} ,
  1012. /* Audigy4 (Not PRO) SB0610 */
  1013. /* Tested by James@superbug.co.uk 4th April 2006 */
  1014. /* A_IOCFG bits
  1015. * Output
  1016. * 0: ?
  1017. * 1: ?
  1018. * 2: ?
  1019. * 3: 0 - Digital Out, 1 - Line in
  1020. * 4: ?
  1021. * 5: ?
  1022. * 6: ?
  1023. * 7: ?
  1024. * Input
  1025. * 8: ?
  1026. * 9: ?
  1027. * A: Green jack sense (Front)
  1028. * B: ?
  1029. * C: Black jack sense (Rear/Side Right)
  1030. * D: Yellow jack sense (Center/LFE/Side Left)
  1031. * E: ?
  1032. * F: ?
  1033. *
  1034. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1035. * 0 - Digital Out
  1036. * 1 - Line in
  1037. */
  1038. /* Mic input not tested.
  1039. * Analog CD input not tested
  1040. * Digital Out not tested.
  1041. * Line in working.
  1042. * Audio output 5.1 working. Side outputs not working.
  1043. */
  1044. /* DSP: CA10300-IAT LF
  1045. * DAC: Cirrus Logic CS4382-KQZ
  1046. * ADC: Philips 1361T
  1047. * AC97: Sigmatel STAC9750
  1048. * CA0151: None
  1049. */
  1050. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1051. .driver = "Audigy2", .name = "Audigy 4 [SB0610]",
  1052. .id = "Audigy2",
  1053. .emu10k2_chip = 1,
  1054. .ca0108_chip = 1,
  1055. .spk71 = 1,
  1056. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1057. .ac97_chip = 1} ,
  1058. /* Audigy 2 ZS Notebook Cardbus card.*/
  1059. /* Tested by James@superbug.co.uk 6th November 2006 */
  1060. /* Audio output 7.1/Headphones working.
  1061. * Digital output working. (AC3 not checked, only PCM)
  1062. * Audio Mic/Line inputs working.
  1063. * Digital input not tested.
  1064. */
  1065. /* DSP: Tina2
  1066. * DAC: Wolfson WM8768/WM8568
  1067. * ADC: Wolfson WM8775
  1068. * AC97: None
  1069. * CA0151: None
  1070. */
  1071. /* Tested by James@superbug.co.uk 4th April 2006 */
  1072. /* A_IOCFG bits
  1073. * Output
  1074. * 0: Not Used
  1075. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1076. * 2: Analog input 0 = line in, 1 = mic in
  1077. * 3: Not Used
  1078. * 4: Digital output 0 = off, 1 = on.
  1079. * 5: Not Used
  1080. * 6: Not Used
  1081. * 7: Not Used
  1082. * Input
  1083. * All bits 1 (0x3fxx) means nothing plugged in.
  1084. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1085. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1086. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1087. * E-F: Always 0
  1088. *
  1089. */
  1090. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1091. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1092. .id = "Audigy2",
  1093. .emu10k2_chip = 1,
  1094. .ca0108_chip = 1,
  1095. .ca_cardbus_chip = 1,
  1096. .spi_dac = 1,
  1097. .i2c_adc = 1,
  1098. .spk71 = 1} ,
  1099. {.vendor = 0x1102, .device = 0x0008,
  1100. .driver = "Audigy2", .name = "Audigy 2 Value [Unknown]",
  1101. .id = "Audigy2",
  1102. .emu10k2_chip = 1,
  1103. .ca0108_chip = 1,
  1104. .ac97_chip = 1} ,
  1105. /* Tested by James@superbug.co.uk 8th July 2005. No sound available yet. */
  1106. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1107. .driver = "Audigy2", .name = "E-mu 1010 [4001]",
  1108. .id = "EMU1010",
  1109. .emu10k2_chip = 1,
  1110. .ca0102_chip = 1,
  1111. .spk71 = 1,
  1112. .emu1010 = 1} ,
  1113. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1114. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1115. .driver = "Audigy2", .name = "Audigy 4 PRO [SB0380]",
  1116. .id = "Audigy2",
  1117. .emu10k2_chip = 1,
  1118. .ca0102_chip = 1,
  1119. .ca0151_chip = 1,
  1120. .spk71 = 1,
  1121. .spdif_bug = 1,
  1122. .ac97_chip = 1} ,
  1123. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1124. /* The 0x20061102 does have SB0350 written on it
  1125. * Just like 0x20021102
  1126. */
  1127. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1128. .driver = "Audigy2", .name = "Audigy 2 [SB0350b]",
  1129. .id = "Audigy2",
  1130. .emu10k2_chip = 1,
  1131. .ca0102_chip = 1,
  1132. .ca0151_chip = 1,
  1133. .spk71 = 1,
  1134. .spdif_bug = 1,
  1135. .ac97_chip = 1} ,
  1136. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1137. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0350]",
  1138. .id = "Audigy2",
  1139. .emu10k2_chip = 1,
  1140. .ca0102_chip = 1,
  1141. .ca0151_chip = 1,
  1142. .spk71 = 1,
  1143. .spdif_bug = 1,
  1144. .ac97_chip = 1} ,
  1145. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1146. .driver = "Audigy2", .name = "Audigy 2 ZS [2001]",
  1147. .id = "Audigy2",
  1148. .emu10k2_chip = 1,
  1149. .ca0102_chip = 1,
  1150. .ca0151_chip = 1,
  1151. .spk71 = 1,
  1152. .spdif_bug = 1,
  1153. .ac97_chip = 1} ,
  1154. /* Audigy 2 */
  1155. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1156. /* DSP: CA0102-IAT
  1157. * DAC: CS4382-KQ
  1158. * ADC: Philips 1361T
  1159. * AC97: STAC9721
  1160. * CA0151: Yes
  1161. */
  1162. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1163. .driver = "Audigy2", .name = "Audigy 2 [SB0240]",
  1164. .id = "Audigy2",
  1165. .emu10k2_chip = 1,
  1166. .ca0102_chip = 1,
  1167. .ca0151_chip = 1,
  1168. .spk71 = 1,
  1169. .spdif_bug = 1,
  1170. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1171. .ac97_chip = 1} ,
  1172. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1173. .driver = "Audigy2", .name = "Audigy 2 EX [1005]",
  1174. .id = "Audigy2",
  1175. .emu10k2_chip = 1,
  1176. .ca0102_chip = 1,
  1177. .ca0151_chip = 1,
  1178. .spk71 = 1,
  1179. .spdif_bug = 1} ,
  1180. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1181. /* See ALSA bug#1365 */
  1182. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1183. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0353]",
  1184. .id = "Audigy2",
  1185. .emu10k2_chip = 1,
  1186. .ca0102_chip = 1,
  1187. .ca0151_chip = 1,
  1188. .spk71 = 1,
  1189. .spdif_bug = 1,
  1190. .ac97_chip = 1} ,
  1191. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1192. .driver = "Audigy2", .name = "Audigy 2 Platinum [SB0240P]",
  1193. .id = "Audigy2",
  1194. .emu10k2_chip = 1,
  1195. .ca0102_chip = 1,
  1196. .ca0151_chip = 1,
  1197. .spk71 = 1,
  1198. .spdif_bug = 1,
  1199. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1200. .ac97_chip = 1} ,
  1201. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1202. .driver = "Audigy2", .name = "Audigy 2 [Unknown]",
  1203. .id = "Audigy2",
  1204. .emu10k2_chip = 1,
  1205. .ca0102_chip = 1,
  1206. .ca0151_chip = 1,
  1207. .spdif_bug = 1,
  1208. .ac97_chip = 1} ,
  1209. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1210. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1211. .id = "Audigy",
  1212. .emu10k2_chip = 1,
  1213. .ca0102_chip = 1,
  1214. .ac97_chip = 1} ,
  1215. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1216. .driver = "Audigy", .name = "Audigy 1 ES [SB0160]",
  1217. .id = "Audigy",
  1218. .emu10k2_chip = 1,
  1219. .ca0102_chip = 1,
  1220. .spdif_bug = 1,
  1221. .ac97_chip = 1} ,
  1222. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1223. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1224. .id = "Audigy",
  1225. .emu10k2_chip = 1,
  1226. .ca0102_chip = 1,
  1227. .ac97_chip = 1} ,
  1228. {.vendor = 0x1102, .device = 0x0004,
  1229. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1230. .id = "Audigy",
  1231. .emu10k2_chip = 1,
  1232. .ca0102_chip = 1,
  1233. .ac97_chip = 1} ,
  1234. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806B1102,
  1235. .driver = "EMU10K1", .name = "SBLive! [SB0105]",
  1236. .id = "Live",
  1237. .emu10k1_chip = 1,
  1238. .ac97_chip = 1,
  1239. .sblive51 = 1} ,
  1240. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806A1102,
  1241. .driver = "EMU10K1", .name = "SBLive! Value [SB0103]",
  1242. .id = "Live",
  1243. .emu10k1_chip = 1,
  1244. .ac97_chip = 1,
  1245. .sblive51 = 1} ,
  1246. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1247. .driver = "EMU10K1", .name = "SBLive! Value [SB0101]",
  1248. .id = "Live",
  1249. .emu10k1_chip = 1,
  1250. .ac97_chip = 1,
  1251. .sblive51 = 1} ,
  1252. /* Tested by ALSA bug#1680 26th December 2005 */
  1253. /* note: It really has SB0220 written on the card. */
  1254. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1255. .driver = "EMU10K1", .name = "SB Live 5.1 Dell OEM [SB0220]",
  1256. .id = "Live",
  1257. .emu10k1_chip = 1,
  1258. .ac97_chip = 1,
  1259. .sblive51 = 1} ,
  1260. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1261. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1262. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1263. .id = "Live",
  1264. .emu10k1_chip = 1,
  1265. .ac97_chip = 1,
  1266. .sblive51 = 1} ,
  1267. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1268. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1269. .id = "Live",
  1270. .emu10k1_chip = 1,
  1271. .ac97_chip = 1,
  1272. .sblive51 = 1} ,
  1273. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1274. .driver = "EMU10K1", .name = "SB Live 5.1",
  1275. .id = "Live",
  1276. .emu10k1_chip = 1,
  1277. .ac97_chip = 1,
  1278. .sblive51 = 1} ,
  1279. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1280. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1281. .driver = "EMU10K1", .name = "SBLive 5.1 [SB0060]",
  1282. .id = "Live",
  1283. .emu10k1_chip = 1,
  1284. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1285. * share the same IDs!
  1286. */
  1287. .sblive51 = 1} ,
  1288. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1289. .driver = "EMU10K1", .name = "SBLive! Value [CT4850]",
  1290. .id = "Live",
  1291. .emu10k1_chip = 1,
  1292. .ac97_chip = 1,
  1293. .sblive51 = 1} ,
  1294. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1295. .driver = "EMU10K1", .name = "SBLive! Platinum [CT4760P]",
  1296. .id = "Live",
  1297. .emu10k1_chip = 1,
  1298. .ac97_chip = 1} ,
  1299. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1300. .driver = "EMU10K1", .name = "SBLive! Value [CT4871]",
  1301. .id = "Live",
  1302. .emu10k1_chip = 1,
  1303. .ac97_chip = 1,
  1304. .sblive51 = 1} ,
  1305. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1306. .driver = "EMU10K1", .name = "SBLive! Value [CT4831]",
  1307. .id = "Live",
  1308. .emu10k1_chip = 1,
  1309. .ac97_chip = 1,
  1310. .sblive51 = 1} ,
  1311. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1312. .driver = "EMU10K1", .name = "SBLive! Value [CT4870]",
  1313. .id = "Live",
  1314. .emu10k1_chip = 1,
  1315. .ac97_chip = 1,
  1316. .sblive51 = 1} ,
  1317. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1318. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1319. .driver = "EMU10K1", .name = "SBLive! Value [CT4832]",
  1320. .id = "Live",
  1321. .emu10k1_chip = 1,
  1322. .ac97_chip = 1,
  1323. .sblive51 = 1} ,
  1324. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1325. .driver = "EMU10K1", .name = "SBLive! Value [CT4830]",
  1326. .id = "Live",
  1327. .emu10k1_chip = 1,
  1328. .ac97_chip = 1,
  1329. .sblive51 = 1} ,
  1330. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1331. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1332. .id = "Live",
  1333. .emu10k1_chip = 1,
  1334. .ac97_chip = 1,
  1335. .sblive51 = 1} ,
  1336. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1337. .driver = "EMU10K1", .name = "SBLive! Value [CT4780]",
  1338. .id = "Live",
  1339. .emu10k1_chip = 1,
  1340. .ac97_chip = 1,
  1341. .sblive51 = 1} ,
  1342. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1343. .driver = "EMU10K1", .name = "E-mu APS [4001]",
  1344. .id = "APS",
  1345. .emu10k1_chip = 1,
  1346. .ecard = 1} ,
  1347. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1348. .driver = "EMU10K1", .name = "SBLive! [CT4620]",
  1349. .id = "Live",
  1350. .emu10k1_chip = 1,
  1351. .ac97_chip = 1,
  1352. .sblive51 = 1} ,
  1353. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1354. .driver = "EMU10K1", .name = "SBLive! Value [CT4670]",
  1355. .id = "Live",
  1356. .emu10k1_chip = 1,
  1357. .ac97_chip = 1,
  1358. .sblive51 = 1} ,
  1359. {.vendor = 0x1102, .device = 0x0002,
  1360. .driver = "EMU10K1", .name = "SB Live [Unknown]",
  1361. .id = "Live",
  1362. .emu10k1_chip = 1,
  1363. .ac97_chip = 1,
  1364. .sblive51 = 1} ,
  1365. { } /* terminator */
  1366. };
  1367. int __devinit snd_emu10k1_create(struct snd_card *card,
  1368. struct pci_dev * pci,
  1369. unsigned short extin_mask,
  1370. unsigned short extout_mask,
  1371. long max_cache_bytes,
  1372. int enable_ir,
  1373. uint subsystem,
  1374. struct snd_emu10k1 ** remu)
  1375. {
  1376. struct snd_emu10k1 *emu;
  1377. int idx, err;
  1378. int is_audigy;
  1379. unsigned char revision;
  1380. unsigned int silent_page;
  1381. const struct snd_emu_chip_details *c;
  1382. static struct snd_device_ops ops = {
  1383. .dev_free = snd_emu10k1_dev_free,
  1384. };
  1385. *remu = NULL;
  1386. /* enable PCI device */
  1387. if ((err = pci_enable_device(pci)) < 0)
  1388. return err;
  1389. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1390. if (emu == NULL) {
  1391. pci_disable_device(pci);
  1392. return -ENOMEM;
  1393. }
  1394. emu->card = card;
  1395. spin_lock_init(&emu->reg_lock);
  1396. spin_lock_init(&emu->emu_lock);
  1397. spin_lock_init(&emu->voice_lock);
  1398. spin_lock_init(&emu->synth_lock);
  1399. spin_lock_init(&emu->memblk_lock);
  1400. mutex_init(&emu->fx8010.lock);
  1401. INIT_LIST_HEAD(&emu->mapped_link_head);
  1402. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1403. emu->pci = pci;
  1404. emu->irq = -1;
  1405. emu->synth = NULL;
  1406. emu->get_synth_voice = NULL;
  1407. /* read revision & serial */
  1408. pci_read_config_byte(pci, PCI_REVISION_ID, &revision);
  1409. emu->revision = revision;
  1410. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1411. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1412. snd_printdd("vendor=0x%x, device=0x%x, subsystem_vendor_id=0x%x, subsystem_id=0x%x\n",pci->vendor, pci->device, emu->serial, emu->model);
  1413. for (c = emu_chip_details; c->vendor; c++) {
  1414. if (c->vendor == pci->vendor && c->device == pci->device) {
  1415. if (subsystem) {
  1416. if (c->subsystem && (c->subsystem == subsystem) ) {
  1417. break;
  1418. } else continue;
  1419. } else {
  1420. if (c->subsystem && (c->subsystem != emu->serial) )
  1421. continue;
  1422. if (c->revision && c->revision != emu->revision)
  1423. continue;
  1424. }
  1425. break;
  1426. }
  1427. }
  1428. if (c->vendor == 0) {
  1429. snd_printk(KERN_ERR "emu10k1: Card not recognised\n");
  1430. kfree(emu);
  1431. pci_disable_device(pci);
  1432. return -ENOENT;
  1433. }
  1434. emu->card_capabilities = c;
  1435. if (c->subsystem && !subsystem)
  1436. snd_printdd("Sound card name=%s\n", c->name);
  1437. else if (subsystem)
  1438. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x. Forced to subsytem=0x%x\n",
  1439. c->name, pci->vendor, pci->device, emu->serial, c->subsystem);
  1440. else
  1441. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x.\n",
  1442. c->name, pci->vendor, pci->device, emu->serial);
  1443. if (!*card->id && c->id) {
  1444. int i, n = 0;
  1445. strlcpy(card->id, c->id, sizeof(card->id));
  1446. for (;;) {
  1447. for (i = 0; i < snd_ecards_limit; i++) {
  1448. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1449. break;
  1450. }
  1451. if (i >= snd_ecards_limit)
  1452. break;
  1453. n++;
  1454. if (n >= SNDRV_CARDS)
  1455. break;
  1456. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1457. }
  1458. }
  1459. is_audigy = emu->audigy = c->emu10k2_chip;
  1460. /* set the DMA transfer mask */
  1461. emu->dma_mask = is_audigy ? AUDIGY_DMA_MASK : EMU10K1_DMA_MASK;
  1462. if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
  1463. pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
  1464. snd_printk(KERN_ERR "architecture does not support PCI busmaster DMA with mask 0x%lx\n", emu->dma_mask);
  1465. kfree(emu);
  1466. pci_disable_device(pci);
  1467. return -ENXIO;
  1468. }
  1469. if (is_audigy)
  1470. emu->gpr_base = A_FXGPREGBASE;
  1471. else
  1472. emu->gpr_base = FXGPREGBASE;
  1473. if ((err = pci_request_regions(pci, "EMU10K1")) < 0) {
  1474. kfree(emu);
  1475. pci_disable_device(pci);
  1476. return err;
  1477. }
  1478. emu->port = pci_resource_start(pci, 0);
  1479. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1480. "EMU10K1", emu)) {
  1481. err = -EBUSY;
  1482. goto error;
  1483. }
  1484. emu->irq = pci->irq;
  1485. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1486. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1487. 32 * 1024, &emu->ptb_pages) < 0) {
  1488. err = -ENOMEM;
  1489. goto error;
  1490. }
  1491. emu->page_ptr_table = (void **)vmalloc(emu->max_cache_pages * sizeof(void*));
  1492. emu->page_addr_table = (unsigned long*)vmalloc(emu->max_cache_pages * sizeof(unsigned long));
  1493. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1494. err = -ENOMEM;
  1495. goto error;
  1496. }
  1497. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1498. EMUPAGESIZE, &emu->silent_page) < 0) {
  1499. err = -ENOMEM;
  1500. goto error;
  1501. }
  1502. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1503. if (emu->memhdr == NULL) {
  1504. err = -ENOMEM;
  1505. goto error;
  1506. }
  1507. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1508. sizeof(struct snd_util_memblk);
  1509. pci_set_master(pci);
  1510. emu->fx8010.fxbus_mask = 0x303f;
  1511. if (extin_mask == 0)
  1512. extin_mask = 0x3fcf;
  1513. if (extout_mask == 0)
  1514. extout_mask = 0x7fff;
  1515. emu->fx8010.extin_mask = extin_mask;
  1516. emu->fx8010.extout_mask = extout_mask;
  1517. emu->enable_ir = enable_ir;
  1518. if (emu->card_capabilities->ecard) {
  1519. if ((err = snd_emu10k1_ecard_init(emu)) < 0)
  1520. goto error;
  1521. } else if (emu->card_capabilities->ca_cardbus_chip) {
  1522. if ((err = snd_emu10k1_cardbus_init(emu)) < 0)
  1523. goto error;
  1524. } else if (emu->card_capabilities->emu1010) {
  1525. if ((err = snd_emu10k1_emu1010_init(emu)) < 0) {
  1526. snd_emu10k1_free(emu);
  1527. return err;
  1528. }
  1529. } else {
  1530. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1531. does not support this, it shouldn't do any harm */
  1532. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1533. }
  1534. /* initialize TRAM setup */
  1535. emu->fx8010.itram_size = (16 * 1024)/2;
  1536. emu->fx8010.etram_pages.area = NULL;
  1537. emu->fx8010.etram_pages.bytes = 0;
  1538. /*
  1539. * Init to 0x02109204 :
  1540. * Clock accuracy = 0 (1000ppm)
  1541. * Sample Rate = 2 (48kHz)
  1542. * Audio Channel = 1 (Left of 2)
  1543. * Source Number = 0 (Unspecified)
  1544. * Generation Status = 1 (Original for Cat Code 12)
  1545. * Cat Code = 12 (Digital Signal Mixer)
  1546. * Mode = 0 (Mode 0)
  1547. * Emphasis = 0 (None)
  1548. * CP = 1 (Copyright unasserted)
  1549. * AN = 0 (Audio data)
  1550. * P = 0 (Consumer)
  1551. */
  1552. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1553. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1554. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1555. SPCS_GENERATIONSTATUS | 0x00001200 |
  1556. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1557. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1558. snd_emu10k1_synth_alloc(emu, 4096);
  1559. if (emu->reserved_page)
  1560. emu->reserved_page->map_locked = 1;
  1561. /* Clear silent pages and set up pointers */
  1562. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1563. silent_page = emu->silent_page.addr << 1;
  1564. for (idx = 0; idx < MAXPAGES; idx++)
  1565. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1566. /* set up voice indices */
  1567. for (idx = 0; idx < NUM_G; idx++) {
  1568. emu->voices[idx].emu = emu;
  1569. emu->voices[idx].number = idx;
  1570. }
  1571. if ((err = snd_emu10k1_init(emu, enable_ir, 0)) < 0)
  1572. goto error;
  1573. #ifdef CONFIG_PM
  1574. if ((err = alloc_pm_buffer(emu)) < 0)
  1575. goto error;
  1576. #endif
  1577. /* Initialize the effect engine */
  1578. if ((err = snd_emu10k1_init_efx(emu)) < 0)
  1579. goto error;
  1580. snd_emu10k1_audio_enable(emu);
  1581. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops)) < 0)
  1582. goto error;
  1583. #ifdef CONFIG_PROC_FS
  1584. snd_emu10k1_proc_init(emu);
  1585. #endif
  1586. snd_card_set_dev(card, &pci->dev);
  1587. *remu = emu;
  1588. return 0;
  1589. error:
  1590. snd_emu10k1_free(emu);
  1591. return err;
  1592. }
  1593. #ifdef CONFIG_PM
  1594. static unsigned char saved_regs[] = {
  1595. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1596. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1597. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1598. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1599. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1600. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1601. 0xff /* end */
  1602. };
  1603. static unsigned char saved_regs_audigy[] = {
  1604. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1605. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1606. 0xff /* end */
  1607. };
  1608. static int __devinit alloc_pm_buffer(struct snd_emu10k1 *emu)
  1609. {
  1610. int size;
  1611. size = ARRAY_SIZE(saved_regs);
  1612. if (emu->audigy)
  1613. size += ARRAY_SIZE(saved_regs_audigy);
  1614. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1615. if (! emu->saved_ptr)
  1616. return -ENOMEM;
  1617. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1618. return -ENOMEM;
  1619. if (emu->card_capabilities->ca0151_chip &&
  1620. snd_p16v_alloc_pm_buffer(emu) < 0)
  1621. return -ENOMEM;
  1622. return 0;
  1623. }
  1624. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1625. {
  1626. vfree(emu->saved_ptr);
  1627. snd_emu10k1_efx_free_pm_buffer(emu);
  1628. if (emu->card_capabilities->ca0151_chip)
  1629. snd_p16v_free_pm_buffer(emu);
  1630. }
  1631. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1632. {
  1633. int i;
  1634. unsigned char *reg;
  1635. unsigned int *val;
  1636. val = emu->saved_ptr;
  1637. for (reg = saved_regs; *reg != 0xff; reg++)
  1638. for (i = 0; i < NUM_G; i++, val++)
  1639. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1640. if (emu->audigy) {
  1641. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1642. for (i = 0; i < NUM_G; i++, val++)
  1643. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1644. }
  1645. if (emu->audigy)
  1646. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1647. emu->saved_hcfg = inl(emu->port + HCFG);
  1648. }
  1649. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1650. {
  1651. if (emu->card_capabilities->ecard)
  1652. snd_emu10k1_ecard_init(emu);
  1653. else if (emu->card_capabilities->ca_cardbus_chip)
  1654. snd_emu10k1_cardbus_init(emu);
  1655. else if (emu->card_capabilities->emu1010)
  1656. snd_emu10k1_emu1010_init(emu);
  1657. else
  1658. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1659. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1660. }
  1661. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1662. {
  1663. int i;
  1664. unsigned char *reg;
  1665. unsigned int *val;
  1666. snd_emu10k1_audio_enable(emu);
  1667. /* resore for spdif */
  1668. if (emu->audigy)
  1669. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1670. outl(emu->saved_hcfg, emu->port + HCFG);
  1671. val = emu->saved_ptr;
  1672. for (reg = saved_regs; *reg != 0xff; reg++)
  1673. for (i = 0; i < NUM_G; i++, val++)
  1674. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1675. if (emu->audigy) {
  1676. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1677. for (i = 0; i < NUM_G; i++, val++)
  1678. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1679. }
  1680. }
  1681. #endif