es1371.c 93 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131
  1. /*****************************************************************************/
  2. /*
  3. * es1371.c -- Creative Ensoniq ES1371.
  4. *
  5. * Copyright (C) 1998-2001, 2003 Thomas Sailer (t.sailer@alumni.ethz.ch)
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. * Special thanks to Ensoniq
  22. *
  23. * Supported devices:
  24. * /dev/dsp standard /dev/dsp device, (mostly) OSS compatible
  25. * /dev/mixer standard /dev/mixer device, (mostly) OSS compatible
  26. * /dev/dsp1 additional DAC, like /dev/dsp, but outputs to mixer "SYNTH" setting
  27. * /dev/midi simple MIDI UART interface, no ioctl
  28. *
  29. * NOTE: the card does not have any FM/Wavetable synthesizer, it is supposed
  30. * to be done in software. That is what /dev/dac is for. By now (Q2 1998)
  31. * there are several MIDI to PCM (WAV) packages, one of them is timidity.
  32. *
  33. * Revision history
  34. * 04.06.1998 0.1 Initial release
  35. * Mixer stuff should be overhauled; especially optional AC97 mixer bits
  36. * should be detected. This results in strange behaviour of some mixer
  37. * settings, like master volume and mic.
  38. * 08.06.1998 0.2 First release using Alan Cox' soundcore instead of miscdevice
  39. * 03.08.1998 0.3 Do not include modversions.h
  40. * Now mixer behaviour can basically be selected between
  41. * "OSS documented" and "OSS actual" behaviour
  42. * 31.08.1998 0.4 Fix realplayer problems - dac.count issues
  43. * 27.10.1998 0.5 Fix joystick support
  44. * -- Oliver Neukum (c188@org.chemie.uni-muenchen.de)
  45. * 10.12.1998 0.6 Fix drain_dac trying to wait on not yet initialized DMA
  46. * 23.12.1998 0.7 Fix a few f_file & FMODE_ bugs
  47. * Don't wake up app until there are fragsize bytes to read/write
  48. * 06.01.1999 0.8 remove the silly SA_INTERRUPT flag.
  49. * hopefully killed the egcs section type conflict
  50. * 12.03.1999 0.9 cinfo.blocks should be reset after GETxPTR ioctl.
  51. * reported by Johan Maes <joma@telindus.be>
  52. * 22.03.1999 0.10 return EAGAIN instead of EBUSY when O_NONBLOCK
  53. * read/write cannot be executed
  54. * 07.04.1999 0.11 implemented the following ioctl's: SOUND_PCM_READ_RATE,
  55. * SOUND_PCM_READ_CHANNELS, SOUND_PCM_READ_BITS;
  56. * Alpha fixes reported by Peter Jones <pjones@redhat.com>
  57. * Another Alpha fix (wait_src_ready in init routine)
  58. * reported by "Ivan N. Kokshaysky" <ink@jurassic.park.msu.ru>
  59. * Note: joystick address handling might still be wrong on archs
  60. * other than i386
  61. * 15.06.1999 0.12 Fix bad allocation bug.
  62. * Thanks to Deti Fliegl <fliegl@in.tum.de>
  63. * 28.06.1999 0.13 Add pci_set_master
  64. * 03.08.1999 0.14 adapt to Linus' new __setup/__initcall
  65. * added kernel command line option "es1371=joystickaddr"
  66. * removed CONFIG_SOUND_ES1371_JOYPORT_BOOT kludge
  67. * 10.08.1999 0.15 (Re)added S/PDIF module option for cards revision >= 4.
  68. * Initial version by Dave Platt <dplatt@snulbug.mtview.ca.us>.
  69. * module_init/__setup fixes
  70. * 08.16.1999 0.16 Joe Cotellese <joec@ensoniq.com>
  71. * Added detection for ES1371 revision ID so that we can
  72. * detect the ES1373 and later parts.
  73. * added AC97 #defines for readability
  74. * added a /proc file system for dumping hardware state
  75. * updated SRC and CODEC w/r functions to accommodate bugs
  76. * in some versions of the ES137x chips.
  77. * 31.08.1999 0.17 add spin_lock_init
  78. * replaced current->state = x with set_current_state(x)
  79. * 03.09.1999 0.18 change read semantics for MIDI to match
  80. * OSS more closely; remove possible wakeup race
  81. * 21.10.1999 0.19 Round sampling rates, requested by
  82. * Kasamatsu Kenichi <t29w0267@ip.media.kyoto-u.ac.jp>
  83. * 27.10.1999 0.20 Added SigmaTel 3D enhancement string
  84. * Codec ID printing changes
  85. * 28.10.1999 0.21 More waitqueue races fixed
  86. * Joe Cotellese <joec@ensoniq.com>
  87. * Changed PCI detection routine so we can more easily
  88. * detect ES137x chip and derivatives.
  89. * 05.01.2000 0.22 Should now work with rev7 boards; patch by
  90. * Eric Lemar, elemar@cs.washington.edu
  91. * 08.01.2000 0.23 Prevent some ioctl's from returning bad count values on underrun/overrun;
  92. * Tim Janik's BSE (Bedevilled Sound Engine) found this
  93. * 07.02.2000 0.24 Use pci_alloc_consistent and pci_register_driver
  94. * 07.02.2000 0.25 Use ac97_codec
  95. * 01.03.2000 0.26 SPDIF patch by Mikael Bouillot <mikael.bouillot@bigfoot.com>
  96. * Use pci_module_init
  97. * 21.11.2000 0.27 Initialize dma buffers in poll, otherwise poll may return a bogus mask
  98. * 12.12.2000 0.28 More dma buffer initializations, patch from
  99. * Tjeerd Mulder <tjeerd.mulder@fujitsu-siemens.com>
  100. * 05.01.2001 0.29 Hopefully updates will not be required anymore when Creative bumps
  101. * the CT5880 revision.
  102. * suggested by Stephan Müller <smueller@chronox.de>
  103. * 31.01.2001 0.30 Register/Unregister gameport
  104. * Fix SETTRIGGER non OSS API conformity
  105. * 14.07.2001 0.31 Add list of laptops needing amplifier control
  106. * 03.01.2003 0.32 open_mode fixes from Georg Acher <acher@in.tum.de>
  107. */
  108. /*****************************************************************************/
  109. #include <linux/interrupt.h>
  110. #include <linux/module.h>
  111. #include <linux/string.h>
  112. #include <linux/ioport.h>
  113. #include <linux/sched.h>
  114. #include <linux/delay.h>
  115. #include <linux/sound.h>
  116. #include <linux/slab.h>
  117. #include <linux/soundcard.h>
  118. #include <linux/pci.h>
  119. #include <linux/init.h>
  120. #include <linux/poll.h>
  121. #include <linux/bitops.h>
  122. #include <linux/proc_fs.h>
  123. #include <linux/spinlock.h>
  124. #include <linux/smp_lock.h>
  125. #include <linux/ac97_codec.h>
  126. #include <linux/gameport.h>
  127. #include <linux/wait.h>
  128. #include <linux/dma-mapping.h>
  129. #include <linux/mutex.h>
  130. #include <linux/mm.h>
  131. #include <asm/io.h>
  132. #include <asm/page.h>
  133. #include <asm/uaccess.h>
  134. #if defined(CONFIG_GAMEPORT) || (defined(MODULE) && defined(CONFIG_GAMEPORT_MODULE))
  135. #define SUPPORT_JOYSTICK
  136. #endif
  137. /* --------------------------------------------------------------------- */
  138. #undef OSS_DOCUMENTED_MIXER_SEMANTICS
  139. #define ES1371_DEBUG
  140. #define DBG(x) {}
  141. /*#define DBG(x) {x}*/
  142. /* --------------------------------------------------------------------- */
  143. #ifndef PCI_VENDOR_ID_ENSONIQ
  144. #define PCI_VENDOR_ID_ENSONIQ 0x1274
  145. #endif
  146. #ifndef PCI_VENDOR_ID_ECTIVA
  147. #define PCI_VENDOR_ID_ECTIVA 0x1102
  148. #endif
  149. #ifndef PCI_DEVICE_ID_ENSONIQ_ES1371
  150. #define PCI_DEVICE_ID_ENSONIQ_ES1371 0x1371
  151. #endif
  152. #ifndef PCI_DEVICE_ID_ENSONIQ_CT5880
  153. #define PCI_DEVICE_ID_ENSONIQ_CT5880 0x5880
  154. #endif
  155. #ifndef PCI_DEVICE_ID_ECTIVA_EV1938
  156. #define PCI_DEVICE_ID_ECTIVA_EV1938 0x8938
  157. #endif
  158. /* ES1371 chip ID */
  159. /* This is a little confusing because all ES1371 compatible chips have the
  160. same DEVICE_ID, the only thing differentiating them is the REV_ID field.
  161. This is only significant if you want to enable features on the later parts.
  162. Yes, I know it's stupid and why didn't we use the sub IDs?
  163. */
  164. #define ES1371REV_ES1373_A 0x04
  165. #define ES1371REV_ES1373_B 0x06
  166. #define ES1371REV_CT5880_A 0x07
  167. #define CT5880REV_CT5880_C 0x02
  168. #define CT5880REV_CT5880_D 0x03
  169. #define ES1371REV_ES1371_B 0x09
  170. #define EV1938REV_EV1938_A 0x00
  171. #define ES1371REV_ES1373_8 0x08
  172. #define ES1371_MAGIC ((PCI_VENDOR_ID_ENSONIQ<<16)|PCI_DEVICE_ID_ENSONIQ_ES1371)
  173. #define ES1371_EXTENT 0x40
  174. #define JOY_EXTENT 8
  175. #define ES1371_REG_CONTROL 0x00
  176. #define ES1371_REG_STATUS 0x04 /* on the 5880 it is control/status */
  177. #define ES1371_REG_UART_DATA 0x08
  178. #define ES1371_REG_UART_STATUS 0x09
  179. #define ES1371_REG_UART_CONTROL 0x09
  180. #define ES1371_REG_UART_TEST 0x0a
  181. #define ES1371_REG_MEMPAGE 0x0c
  182. #define ES1371_REG_SRCONV 0x10
  183. #define ES1371_REG_CODEC 0x14
  184. #define ES1371_REG_LEGACY 0x18
  185. #define ES1371_REG_SERIAL_CONTROL 0x20
  186. #define ES1371_REG_DAC1_SCOUNT 0x24
  187. #define ES1371_REG_DAC2_SCOUNT 0x28
  188. #define ES1371_REG_ADC_SCOUNT 0x2c
  189. #define ES1371_REG_DAC1_FRAMEADR 0xc30
  190. #define ES1371_REG_DAC1_FRAMECNT 0xc34
  191. #define ES1371_REG_DAC2_FRAMEADR 0xc38
  192. #define ES1371_REG_DAC2_FRAMECNT 0xc3c
  193. #define ES1371_REG_ADC_FRAMEADR 0xd30
  194. #define ES1371_REG_ADC_FRAMECNT 0xd34
  195. #define ES1371_FMT_U8_MONO 0
  196. #define ES1371_FMT_U8_STEREO 1
  197. #define ES1371_FMT_S16_MONO 2
  198. #define ES1371_FMT_S16_STEREO 3
  199. #define ES1371_FMT_STEREO 1
  200. #define ES1371_FMT_S16 2
  201. #define ES1371_FMT_MASK 3
  202. static const unsigned sample_size[] = { 1, 2, 2, 4 };
  203. static const unsigned sample_shift[] = { 0, 1, 1, 2 };
  204. #define CTRL_RECEN_B 0x08000000 /* 1 = don't mix analog in to digital out */
  205. #define CTRL_SPDIFEN_B 0x04000000
  206. #define CTRL_JOY_SHIFT 24
  207. #define CTRL_JOY_MASK 3
  208. #define CTRL_JOY_200 0x00000000 /* joystick base address */
  209. #define CTRL_JOY_208 0x01000000
  210. #define CTRL_JOY_210 0x02000000
  211. #define CTRL_JOY_218 0x03000000
  212. #define CTRL_GPIO_IN0 0x00100000 /* general purpose inputs/outputs */
  213. #define CTRL_GPIO_IN1 0x00200000
  214. #define CTRL_GPIO_IN2 0x00400000
  215. #define CTRL_GPIO_IN3 0x00800000
  216. #define CTRL_GPIO_OUT0 0x00010000
  217. #define CTRL_GPIO_OUT1 0x00020000
  218. #define CTRL_GPIO_OUT2 0x00040000
  219. #define CTRL_GPIO_OUT3 0x00080000
  220. #define CTRL_MSFMTSEL 0x00008000 /* MPEG serial data fmt: 0 = Sony, 1 = I2S */
  221. #define CTRL_SYNCRES 0x00004000 /* AC97 warm reset */
  222. #define CTRL_ADCSTOP 0x00002000 /* stop ADC transfers */
  223. #define CTRL_PWR_INTRM 0x00001000 /* 1 = power level ints enabled */
  224. #define CTRL_M_CB 0x00000800 /* recording source: 0 = ADC, 1 = MPEG */
  225. #define CTRL_CCB_INTRM 0x00000400 /* 1 = CCB "voice" ints enabled */
  226. #define CTRL_PDLEV0 0x00000000 /* power down level */
  227. #define CTRL_PDLEV1 0x00000100
  228. #define CTRL_PDLEV2 0x00000200
  229. #define CTRL_PDLEV3 0x00000300
  230. #define CTRL_BREQ 0x00000080 /* 1 = test mode (internal mem test) */
  231. #define CTRL_DAC1_EN 0x00000040 /* enable DAC1 */
  232. #define CTRL_DAC2_EN 0x00000020 /* enable DAC2 */
  233. #define CTRL_ADC_EN 0x00000010 /* enable ADC */
  234. #define CTRL_UART_EN 0x00000008 /* enable MIDI uart */
  235. #define CTRL_JYSTK_EN 0x00000004 /* enable Joystick port */
  236. #define CTRL_XTALCLKDIS 0x00000002 /* 1 = disable crystal clock input */
  237. #define CTRL_PCICLKDIS 0x00000001 /* 1 = disable PCI clock distribution */
  238. #define STAT_INTR 0x80000000 /* wired or of all interrupt bits */
  239. #define CSTAT_5880_AC97_RST 0x20000000 /* CT5880 Reset bit */
  240. #define STAT_EN_SPDIF 0x00040000 /* enable S/PDIF circuitry */
  241. #define STAT_TS_SPDIF 0x00020000 /* test S/PDIF circuitry */
  242. #define STAT_TESTMODE 0x00010000 /* test ASIC */
  243. #define STAT_SYNC_ERR 0x00000100 /* 1 = codec sync error */
  244. #define STAT_VC 0x000000c0 /* CCB int source, 0=DAC1, 1=DAC2, 2=ADC, 3=undef */
  245. #define STAT_SH_VC 6
  246. #define STAT_MPWR 0x00000020 /* power level interrupt */
  247. #define STAT_MCCB 0x00000010 /* CCB int pending */
  248. #define STAT_UART 0x00000008 /* UART int pending */
  249. #define STAT_DAC1 0x00000004 /* DAC1 int pending */
  250. #define STAT_DAC2 0x00000002 /* DAC2 int pending */
  251. #define STAT_ADC 0x00000001 /* ADC int pending */
  252. #define USTAT_RXINT 0x80 /* UART rx int pending */
  253. #define USTAT_TXINT 0x04 /* UART tx int pending */
  254. #define USTAT_TXRDY 0x02 /* UART tx ready */
  255. #define USTAT_RXRDY 0x01 /* UART rx ready */
  256. #define UCTRL_RXINTEN 0x80 /* 1 = enable RX ints */
  257. #define UCTRL_TXINTEN 0x60 /* TX int enable field mask */
  258. #define UCTRL_ENA_TXINT 0x20 /* enable TX int */
  259. #define UCTRL_CNTRL 0x03 /* control field */
  260. #define UCTRL_CNTRL_SWR 0x03 /* software reset command */
  261. /* sample rate converter */
  262. #define SRC_OKSTATE 1
  263. #define SRC_RAMADDR_MASK 0xfe000000
  264. #define SRC_RAMADDR_SHIFT 25
  265. #define SRC_DAC1FREEZE (1UL << 21)
  266. #define SRC_DAC2FREEZE (1UL << 20)
  267. #define SRC_ADCFREEZE (1UL << 19)
  268. #define SRC_WE 0x01000000 /* read/write control for SRC RAM */
  269. #define SRC_BUSY 0x00800000 /* SRC busy */
  270. #define SRC_DIS 0x00400000 /* 1 = disable SRC */
  271. #define SRC_DDAC1 0x00200000 /* 1 = disable accum update for DAC1 */
  272. #define SRC_DDAC2 0x00100000 /* 1 = disable accum update for DAC2 */
  273. #define SRC_DADC 0x00080000 /* 1 = disable accum update for ADC2 */
  274. #define SRC_CTLMASK 0x00780000
  275. #define SRC_RAMDATA_MASK 0x0000ffff
  276. #define SRC_RAMDATA_SHIFT 0
  277. #define SRCREG_ADC 0x78
  278. #define SRCREG_DAC1 0x70
  279. #define SRCREG_DAC2 0x74
  280. #define SRCREG_VOL_ADC 0x6c
  281. #define SRCREG_VOL_DAC1 0x7c
  282. #define SRCREG_VOL_DAC2 0x7e
  283. #define SRCREG_TRUNC_N 0x00
  284. #define SRCREG_INT_REGS 0x01
  285. #define SRCREG_ACCUM_FRAC 0x02
  286. #define SRCREG_VFREQ_FRAC 0x03
  287. #define CODEC_PIRD 0x00800000 /* 0 = write AC97 register */
  288. #define CODEC_PIADD_MASK 0x007f0000
  289. #define CODEC_PIADD_SHIFT 16
  290. #define CODEC_PIDAT_MASK 0x0000ffff
  291. #define CODEC_PIDAT_SHIFT 0
  292. #define CODEC_RDY 0x80000000 /* AC97 read data valid */
  293. #define CODEC_WIP 0x40000000 /* AC97 write in progress */
  294. #define CODEC_PORD 0x00800000 /* 0 = write AC97 register */
  295. #define CODEC_POADD_MASK 0x007f0000
  296. #define CODEC_POADD_SHIFT 16
  297. #define CODEC_PODAT_MASK 0x0000ffff
  298. #define CODEC_PODAT_SHIFT 0
  299. #define LEGACY_JFAST 0x80000000 /* fast joystick timing */
  300. #define LEGACY_FIRQ 0x01000000 /* force IRQ */
  301. #define SCTRL_DACTEST 0x00400000 /* 1 = DAC test, test vector generation purposes */
  302. #define SCTRL_P2ENDINC 0x00380000 /* */
  303. #define SCTRL_SH_P2ENDINC 19
  304. #define SCTRL_P2STINC 0x00070000 /* */
  305. #define SCTRL_SH_P2STINC 16
  306. #define SCTRL_R1LOOPSEL 0x00008000 /* 0 = loop mode */
  307. #define SCTRL_P2LOOPSEL 0x00004000 /* 0 = loop mode */
  308. #define SCTRL_P1LOOPSEL 0x00002000 /* 0 = loop mode */
  309. #define SCTRL_P2PAUSE 0x00001000 /* 1 = pause mode */
  310. #define SCTRL_P1PAUSE 0x00000800 /* 1 = pause mode */
  311. #define SCTRL_R1INTEN 0x00000400 /* enable interrupt */
  312. #define SCTRL_P2INTEN 0x00000200 /* enable interrupt */
  313. #define SCTRL_P1INTEN 0x00000100 /* enable interrupt */
  314. #define SCTRL_P1SCTRLD 0x00000080 /* reload sample count register for DAC1 */
  315. #define SCTRL_P2DACSEN 0x00000040 /* 1 = DAC2 play back last sample when disabled */
  316. #define SCTRL_R1SEB 0x00000020 /* 1 = 16bit */
  317. #define SCTRL_R1SMB 0x00000010 /* 1 = stereo */
  318. #define SCTRL_R1FMT 0x00000030 /* format mask */
  319. #define SCTRL_SH_R1FMT 4
  320. #define SCTRL_P2SEB 0x00000008 /* 1 = 16bit */
  321. #define SCTRL_P2SMB 0x00000004 /* 1 = stereo */
  322. #define SCTRL_P2FMT 0x0000000c /* format mask */
  323. #define SCTRL_SH_P2FMT 2
  324. #define SCTRL_P1SEB 0x00000002 /* 1 = 16bit */
  325. #define SCTRL_P1SMB 0x00000001 /* 1 = stereo */
  326. #define SCTRL_P1FMT 0x00000003 /* format mask */
  327. #define SCTRL_SH_P1FMT 0
  328. /* misc stuff */
  329. #define POLL_COUNT 0x1000
  330. #define FMODE_DAC 4 /* slight misuse of mode_t */
  331. /* MIDI buffer sizes */
  332. #define MIDIINBUF 256
  333. #define MIDIOUTBUF 256
  334. #define FMODE_MIDI_SHIFT 3
  335. #define FMODE_MIDI_READ (FMODE_READ << FMODE_MIDI_SHIFT)
  336. #define FMODE_MIDI_WRITE (FMODE_WRITE << FMODE_MIDI_SHIFT)
  337. #define ES1371_MODULE_NAME "es1371"
  338. #define PFX ES1371_MODULE_NAME ": "
  339. /* --------------------------------------------------------------------- */
  340. struct es1371_state {
  341. /* magic */
  342. unsigned int magic;
  343. /* list of es1371 devices */
  344. struct list_head devs;
  345. /* the corresponding pci_dev structure */
  346. struct pci_dev *dev;
  347. /* soundcore stuff */
  348. int dev_audio;
  349. int dev_dac;
  350. int dev_midi;
  351. /* hardware resources */
  352. unsigned long io; /* long for SPARC */
  353. unsigned int irq;
  354. /* PCI ID's */
  355. u16 vendor;
  356. u16 device;
  357. u8 rev; /* the chip revision */
  358. /* options */
  359. int spdif_volume; /* S/PDIF output is enabled if != -1 */
  360. #ifdef ES1371_DEBUG
  361. /* debug /proc entry */
  362. struct proc_dir_entry *ps;
  363. #endif /* ES1371_DEBUG */
  364. struct ac97_codec *codec;
  365. /* wave stuff */
  366. unsigned ctrl;
  367. unsigned sctrl;
  368. unsigned dac1rate, dac2rate, adcrate;
  369. spinlock_t lock;
  370. struct mutex open_mutex;
  371. mode_t open_mode;
  372. wait_queue_head_t open_wait;
  373. struct dmabuf {
  374. void *rawbuf;
  375. dma_addr_t dmaaddr;
  376. unsigned buforder;
  377. unsigned numfrag;
  378. unsigned fragshift;
  379. unsigned hwptr, swptr;
  380. unsigned total_bytes;
  381. int count;
  382. unsigned error; /* over/underrun */
  383. wait_queue_head_t wait;
  384. /* redundant, but makes calculations easier */
  385. unsigned fragsize;
  386. unsigned dmasize;
  387. unsigned fragsamples;
  388. /* OSS stuff */
  389. unsigned mapped:1;
  390. unsigned ready:1;
  391. unsigned endcleared:1;
  392. unsigned enabled:1;
  393. unsigned ossfragshift;
  394. int ossmaxfrags;
  395. unsigned subdivision;
  396. } dma_dac1, dma_dac2, dma_adc;
  397. /* midi stuff */
  398. struct {
  399. unsigned ird, iwr, icnt;
  400. unsigned ord, owr, ocnt;
  401. wait_queue_head_t iwait;
  402. wait_queue_head_t owait;
  403. unsigned char ibuf[MIDIINBUF];
  404. unsigned char obuf[MIDIOUTBUF];
  405. } midi;
  406. #ifdef SUPPORT_JOYSTICK
  407. struct gameport *gameport;
  408. #endif
  409. struct mutex sem;
  410. };
  411. /* --------------------------------------------------------------------- */
  412. static LIST_HEAD(devs);
  413. /* --------------------------------------------------------------------- */
  414. static inline unsigned ld2(unsigned int x)
  415. {
  416. unsigned r = 0;
  417. if (x >= 0x10000) {
  418. x >>= 16;
  419. r += 16;
  420. }
  421. if (x >= 0x100) {
  422. x >>= 8;
  423. r += 8;
  424. }
  425. if (x >= 0x10) {
  426. x >>= 4;
  427. r += 4;
  428. }
  429. if (x >= 4) {
  430. x >>= 2;
  431. r += 2;
  432. }
  433. if (x >= 2)
  434. r++;
  435. return r;
  436. }
  437. /* --------------------------------------------------------------------- */
  438. static unsigned wait_src_ready(struct es1371_state *s)
  439. {
  440. unsigned int t, r;
  441. for (t = 0; t < POLL_COUNT; t++) {
  442. if (!((r = inl(s->io + ES1371_REG_SRCONV)) & SRC_BUSY))
  443. return r;
  444. udelay(1);
  445. }
  446. printk(KERN_DEBUG PFX "sample rate converter timeout r = 0x%08x\n", r);
  447. return r;
  448. }
  449. static unsigned src_read(struct es1371_state *s, unsigned reg)
  450. {
  451. unsigned int temp,i,orig;
  452. /* wait for ready */
  453. temp = wait_src_ready (s);
  454. /* we can only access the SRC at certain times, make sure
  455. we're allowed to before we read */
  456. orig = temp;
  457. /* expose the SRC state bits */
  458. outl ( (temp & SRC_CTLMASK) | (reg << SRC_RAMADDR_SHIFT) | 0x10000UL,
  459. s->io + ES1371_REG_SRCONV);
  460. /* now, wait for busy and the correct time to read */
  461. temp = wait_src_ready (s);
  462. if ( (temp & 0x00870000UL ) != ( SRC_OKSTATE << 16 )){
  463. /* wait for the right state */
  464. for (i=0; i<POLL_COUNT; i++){
  465. temp = inl (s->io + ES1371_REG_SRCONV);
  466. if ( (temp & 0x00870000UL ) == ( SRC_OKSTATE << 16 ))
  467. break;
  468. }
  469. }
  470. /* hide the state bits */
  471. outl ((orig & SRC_CTLMASK) | (reg << SRC_RAMADDR_SHIFT), s->io + ES1371_REG_SRCONV);
  472. return temp;
  473. }
  474. static void src_write(struct es1371_state *s, unsigned reg, unsigned data)
  475. {
  476. unsigned int r;
  477. r = wait_src_ready(s) & (SRC_DIS | SRC_DDAC1 | SRC_DDAC2 | SRC_DADC);
  478. r |= (reg << SRC_RAMADDR_SHIFT) & SRC_RAMADDR_MASK;
  479. r |= (data << SRC_RAMDATA_SHIFT) & SRC_RAMDATA_MASK;
  480. outl(r | SRC_WE, s->io + ES1371_REG_SRCONV);
  481. }
  482. /* --------------------------------------------------------------------- */
  483. /* most of the following here is black magic */
  484. static void set_adc_rate(struct es1371_state *s, unsigned rate)
  485. {
  486. unsigned long flags;
  487. unsigned int n, truncm, freq;
  488. if (rate > 48000)
  489. rate = 48000;
  490. if (rate < 4000)
  491. rate = 4000;
  492. n = rate / 3000;
  493. if ((1 << n) & ((1 << 15) | (1 << 13) | (1 << 11) | (1 << 9)))
  494. n--;
  495. truncm = (21 * n - 1) | 1;
  496. freq = ((48000UL << 15) / rate) * n;
  497. s->adcrate = (48000UL << 15) / (freq / n);
  498. spin_lock_irqsave(&s->lock, flags);
  499. if (rate >= 24000) {
  500. if (truncm > 239)
  501. truncm = 239;
  502. src_write(s, SRCREG_ADC+SRCREG_TRUNC_N,
  503. (((239 - truncm) >> 1) << 9) | (n << 4));
  504. } else {
  505. if (truncm > 119)
  506. truncm = 119;
  507. src_write(s, SRCREG_ADC+SRCREG_TRUNC_N,
  508. 0x8000 | (((119 - truncm) >> 1) << 9) | (n << 4));
  509. }
  510. src_write(s, SRCREG_ADC+SRCREG_INT_REGS,
  511. (src_read(s, SRCREG_ADC+SRCREG_INT_REGS) & 0x00ff) |
  512. ((freq >> 5) & 0xfc00));
  513. src_write(s, SRCREG_ADC+SRCREG_VFREQ_FRAC, freq & 0x7fff);
  514. src_write(s, SRCREG_VOL_ADC, n << 8);
  515. src_write(s, SRCREG_VOL_ADC+1, n << 8);
  516. spin_unlock_irqrestore(&s->lock, flags);
  517. }
  518. static void set_dac1_rate(struct es1371_state *s, unsigned rate)
  519. {
  520. unsigned long flags;
  521. unsigned int freq, r;
  522. if (rate > 48000)
  523. rate = 48000;
  524. if (rate < 4000)
  525. rate = 4000;
  526. freq = ((rate << 15) + 1500) / 3000;
  527. s->dac1rate = (freq * 3000 + 16384) >> 15;
  528. spin_lock_irqsave(&s->lock, flags);
  529. r = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC2 | SRC_DADC)) | SRC_DDAC1;
  530. outl(r, s->io + ES1371_REG_SRCONV);
  531. src_write(s, SRCREG_DAC1+SRCREG_INT_REGS,
  532. (src_read(s, SRCREG_DAC1+SRCREG_INT_REGS) & 0x00ff) |
  533. ((freq >> 5) & 0xfc00));
  534. src_write(s, SRCREG_DAC1+SRCREG_VFREQ_FRAC, freq & 0x7fff);
  535. r = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC2 | SRC_DADC));
  536. outl(r, s->io + ES1371_REG_SRCONV);
  537. spin_unlock_irqrestore(&s->lock, flags);
  538. }
  539. static void set_dac2_rate(struct es1371_state *s, unsigned rate)
  540. {
  541. unsigned long flags;
  542. unsigned int freq, r;
  543. if (rate > 48000)
  544. rate = 48000;
  545. if (rate < 4000)
  546. rate = 4000;
  547. freq = ((rate << 15) + 1500) / 3000;
  548. s->dac2rate = (freq * 3000 + 16384) >> 15;
  549. spin_lock_irqsave(&s->lock, flags);
  550. r = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC1 | SRC_DADC)) | SRC_DDAC2;
  551. outl(r, s->io + ES1371_REG_SRCONV);
  552. src_write(s, SRCREG_DAC2+SRCREG_INT_REGS,
  553. (src_read(s, SRCREG_DAC2+SRCREG_INT_REGS) & 0x00ff) |
  554. ((freq >> 5) & 0xfc00));
  555. src_write(s, SRCREG_DAC2+SRCREG_VFREQ_FRAC, freq & 0x7fff);
  556. r = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC1 | SRC_DADC));
  557. outl(r, s->io + ES1371_REG_SRCONV);
  558. spin_unlock_irqrestore(&s->lock, flags);
  559. }
  560. /* --------------------------------------------------------------------- */
  561. static void __devinit src_init(struct es1371_state *s)
  562. {
  563. unsigned int i;
  564. /* before we enable or disable the SRC we need
  565. to wait for it to become ready */
  566. wait_src_ready(s);
  567. outl(SRC_DIS, s->io + ES1371_REG_SRCONV);
  568. for (i = 0; i < 0x80; i++)
  569. src_write(s, i, 0);
  570. src_write(s, SRCREG_DAC1+SRCREG_TRUNC_N, 16 << 4);
  571. src_write(s, SRCREG_DAC1+SRCREG_INT_REGS, 16 << 10);
  572. src_write(s, SRCREG_DAC2+SRCREG_TRUNC_N, 16 << 4);
  573. src_write(s, SRCREG_DAC2+SRCREG_INT_REGS, 16 << 10);
  574. src_write(s, SRCREG_VOL_ADC, 1 << 12);
  575. src_write(s, SRCREG_VOL_ADC+1, 1 << 12);
  576. src_write(s, SRCREG_VOL_DAC1, 1 << 12);
  577. src_write(s, SRCREG_VOL_DAC1+1, 1 << 12);
  578. src_write(s, SRCREG_VOL_DAC2, 1 << 12);
  579. src_write(s, SRCREG_VOL_DAC2+1, 1 << 12);
  580. set_adc_rate(s, 22050);
  581. set_dac1_rate(s, 22050);
  582. set_dac2_rate(s, 22050);
  583. /* WARNING:
  584. * enabling the sample rate converter without properly programming
  585. * its parameters causes the chip to lock up (the SRC busy bit will
  586. * be stuck high, and I've found no way to rectify this other than
  587. * power cycle)
  588. */
  589. wait_src_ready(s);
  590. outl(0, s->io+ES1371_REG_SRCONV);
  591. }
  592. /* --------------------------------------------------------------------- */
  593. static void wrcodec(struct ac97_codec *codec, u8 addr, u16 data)
  594. {
  595. struct es1371_state *s = (struct es1371_state *)codec->private_data;
  596. unsigned long flags;
  597. unsigned t, x;
  598. spin_lock_irqsave(&s->lock, flags);
  599. for (t = 0; t < POLL_COUNT; t++)
  600. if (!(inl(s->io+ES1371_REG_CODEC) & CODEC_WIP))
  601. break;
  602. /* save the current state for later */
  603. x = wait_src_ready(s);
  604. /* enable SRC state data in SRC mux */
  605. outl((x & (SRC_DIS | SRC_DDAC1 | SRC_DDAC2 | SRC_DADC)) | 0x00010000,
  606. s->io+ES1371_REG_SRCONV);
  607. /* wait for not busy (state 0) first to avoid
  608. transition states */
  609. for (t=0; t<POLL_COUNT; t++){
  610. if((inl(s->io+ES1371_REG_SRCONV) & 0x00870000) ==0 )
  611. break;
  612. udelay(1);
  613. }
  614. /* wait for a SAFE time to write addr/data and then do it, dammit */
  615. for (t=0; t<POLL_COUNT; t++){
  616. if((inl(s->io+ES1371_REG_SRCONV) & 0x00870000) ==0x00010000)
  617. break;
  618. udelay(1);
  619. }
  620. outl(((addr << CODEC_POADD_SHIFT) & CODEC_POADD_MASK) |
  621. ((data << CODEC_PODAT_SHIFT) & CODEC_PODAT_MASK), s->io+ES1371_REG_CODEC);
  622. /* restore SRC reg */
  623. wait_src_ready(s);
  624. outl(x, s->io+ES1371_REG_SRCONV);
  625. spin_unlock_irqrestore(&s->lock, flags);
  626. }
  627. static u16 rdcodec(struct ac97_codec *codec, u8 addr)
  628. {
  629. struct es1371_state *s = (struct es1371_state *)codec->private_data;
  630. unsigned long flags;
  631. unsigned t, x;
  632. spin_lock_irqsave(&s->lock, flags);
  633. /* wait for WIP to go away */
  634. for (t = 0; t < 0x1000; t++)
  635. if (!(inl(s->io+ES1371_REG_CODEC) & CODEC_WIP))
  636. break;
  637. /* save the current state for later */
  638. x = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC1 | SRC_DDAC2 | SRC_DADC));
  639. /* enable SRC state data in SRC mux */
  640. outl( x | 0x00010000,
  641. s->io+ES1371_REG_SRCONV);
  642. /* wait for not busy (state 0) first to avoid
  643. transition states */
  644. for (t=0; t<POLL_COUNT; t++){
  645. if((inl(s->io+ES1371_REG_SRCONV) & 0x00870000) ==0 )
  646. break;
  647. udelay(1);
  648. }
  649. /* wait for a SAFE time to write addr/data and then do it, dammit */
  650. for (t=0; t<POLL_COUNT; t++){
  651. if((inl(s->io+ES1371_REG_SRCONV) & 0x00870000) ==0x00010000)
  652. break;
  653. udelay(1);
  654. }
  655. outl(((addr << CODEC_POADD_SHIFT) & CODEC_POADD_MASK) | CODEC_PORD, s->io+ES1371_REG_CODEC);
  656. /* restore SRC reg */
  657. wait_src_ready(s);
  658. outl(x, s->io+ES1371_REG_SRCONV);
  659. /* wait for WIP again */
  660. for (t = 0; t < 0x1000; t++)
  661. if (!(inl(s->io+ES1371_REG_CODEC) & CODEC_WIP))
  662. break;
  663. /* now wait for the stinkin' data (RDY) */
  664. for (t = 0; t < POLL_COUNT; t++)
  665. if ((x = inl(s->io+ES1371_REG_CODEC)) & CODEC_RDY)
  666. break;
  667. spin_unlock_irqrestore(&s->lock, flags);
  668. return ((x & CODEC_PIDAT_MASK) >> CODEC_PIDAT_SHIFT);
  669. }
  670. /* --------------------------------------------------------------------- */
  671. static inline void stop_adc(struct es1371_state *s)
  672. {
  673. unsigned long flags;
  674. spin_lock_irqsave(&s->lock, flags);
  675. s->ctrl &= ~CTRL_ADC_EN;
  676. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  677. spin_unlock_irqrestore(&s->lock, flags);
  678. }
  679. static inline void stop_dac1(struct es1371_state *s)
  680. {
  681. unsigned long flags;
  682. spin_lock_irqsave(&s->lock, flags);
  683. s->ctrl &= ~CTRL_DAC1_EN;
  684. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  685. spin_unlock_irqrestore(&s->lock, flags);
  686. }
  687. static inline void stop_dac2(struct es1371_state *s)
  688. {
  689. unsigned long flags;
  690. spin_lock_irqsave(&s->lock, flags);
  691. s->ctrl &= ~CTRL_DAC2_EN;
  692. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  693. spin_unlock_irqrestore(&s->lock, flags);
  694. }
  695. static void start_dac1(struct es1371_state *s)
  696. {
  697. unsigned long flags;
  698. unsigned fragremain, fshift;
  699. spin_lock_irqsave(&s->lock, flags);
  700. if (!(s->ctrl & CTRL_DAC1_EN) && (s->dma_dac1.mapped || s->dma_dac1.count > 0)
  701. && s->dma_dac1.ready) {
  702. s->ctrl |= CTRL_DAC1_EN;
  703. s->sctrl = (s->sctrl & ~(SCTRL_P1LOOPSEL | SCTRL_P1PAUSE | SCTRL_P1SCTRLD)) | SCTRL_P1INTEN;
  704. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  705. fragremain = ((- s->dma_dac1.hwptr) & (s->dma_dac1.fragsize-1));
  706. fshift = sample_shift[(s->sctrl & SCTRL_P1FMT) >> SCTRL_SH_P1FMT];
  707. if (fragremain < 2*fshift)
  708. fragremain = s->dma_dac1.fragsize;
  709. outl((fragremain >> fshift) - 1, s->io+ES1371_REG_DAC1_SCOUNT);
  710. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  711. outl((s->dma_dac1.fragsize >> fshift) - 1, s->io+ES1371_REG_DAC1_SCOUNT);
  712. }
  713. spin_unlock_irqrestore(&s->lock, flags);
  714. }
  715. static void start_dac2(struct es1371_state *s)
  716. {
  717. unsigned long flags;
  718. unsigned fragremain, fshift;
  719. spin_lock_irqsave(&s->lock, flags);
  720. if (!(s->ctrl & CTRL_DAC2_EN) && (s->dma_dac2.mapped || s->dma_dac2.count > 0)
  721. && s->dma_dac2.ready) {
  722. s->ctrl |= CTRL_DAC2_EN;
  723. s->sctrl = (s->sctrl & ~(SCTRL_P2LOOPSEL | SCTRL_P2PAUSE | SCTRL_P2DACSEN |
  724. SCTRL_P2ENDINC | SCTRL_P2STINC)) | SCTRL_P2INTEN |
  725. (((s->sctrl & SCTRL_P2FMT) ? 2 : 1) << SCTRL_SH_P2ENDINC) |
  726. (0 << SCTRL_SH_P2STINC);
  727. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  728. fragremain = ((- s->dma_dac2.hwptr) & (s->dma_dac2.fragsize-1));
  729. fshift = sample_shift[(s->sctrl & SCTRL_P2FMT) >> SCTRL_SH_P2FMT];
  730. if (fragremain < 2*fshift)
  731. fragremain = s->dma_dac2.fragsize;
  732. outl((fragremain >> fshift) - 1, s->io+ES1371_REG_DAC2_SCOUNT);
  733. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  734. outl((s->dma_dac2.fragsize >> fshift) - 1, s->io+ES1371_REG_DAC2_SCOUNT);
  735. }
  736. spin_unlock_irqrestore(&s->lock, flags);
  737. }
  738. static void start_adc(struct es1371_state *s)
  739. {
  740. unsigned long flags;
  741. unsigned fragremain, fshift;
  742. spin_lock_irqsave(&s->lock, flags);
  743. if (!(s->ctrl & CTRL_ADC_EN) && (s->dma_adc.mapped || s->dma_adc.count < (signed)(s->dma_adc.dmasize - 2*s->dma_adc.fragsize))
  744. && s->dma_adc.ready) {
  745. s->ctrl |= CTRL_ADC_EN;
  746. s->sctrl = (s->sctrl & ~SCTRL_R1LOOPSEL) | SCTRL_R1INTEN;
  747. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  748. fragremain = ((- s->dma_adc.hwptr) & (s->dma_adc.fragsize-1));
  749. fshift = sample_shift[(s->sctrl & SCTRL_R1FMT) >> SCTRL_SH_R1FMT];
  750. if (fragremain < 2*fshift)
  751. fragremain = s->dma_adc.fragsize;
  752. outl((fragremain >> fshift) - 1, s->io+ES1371_REG_ADC_SCOUNT);
  753. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  754. outl((s->dma_adc.fragsize >> fshift) - 1, s->io+ES1371_REG_ADC_SCOUNT);
  755. }
  756. spin_unlock_irqrestore(&s->lock, flags);
  757. }
  758. /* --------------------------------------------------------------------- */
  759. #define DMABUF_DEFAULTORDER (17-PAGE_SHIFT)
  760. #define DMABUF_MINORDER 1
  761. static inline void dealloc_dmabuf(struct es1371_state *s, struct dmabuf *db)
  762. {
  763. struct page *page, *pend;
  764. if (db->rawbuf) {
  765. /* undo marking the pages as reserved */
  766. pend = virt_to_page(db->rawbuf + (PAGE_SIZE << db->buforder) - 1);
  767. for (page = virt_to_page(db->rawbuf); page <= pend; page++)
  768. ClearPageReserved(page);
  769. pci_free_consistent(s->dev, PAGE_SIZE << db->buforder, db->rawbuf, db->dmaaddr);
  770. }
  771. db->rawbuf = NULL;
  772. db->mapped = db->ready = 0;
  773. }
  774. static int prog_dmabuf(struct es1371_state *s, struct dmabuf *db, unsigned rate, unsigned fmt, unsigned reg)
  775. {
  776. int order;
  777. unsigned bytepersec;
  778. unsigned bufs;
  779. struct page *page, *pend;
  780. db->hwptr = db->swptr = db->total_bytes = db->count = db->error = db->endcleared = 0;
  781. if (!db->rawbuf) {
  782. db->ready = db->mapped = 0;
  783. for (order = DMABUF_DEFAULTORDER; order >= DMABUF_MINORDER; order--)
  784. if ((db->rawbuf = pci_alloc_consistent(s->dev, PAGE_SIZE << order, &db->dmaaddr)))
  785. break;
  786. if (!db->rawbuf)
  787. return -ENOMEM;
  788. db->buforder = order;
  789. /* now mark the pages as reserved; otherwise remap_pfn_range doesn't do what we want */
  790. pend = virt_to_page(db->rawbuf + (PAGE_SIZE << db->buforder) - 1);
  791. for (page = virt_to_page(db->rawbuf); page <= pend; page++)
  792. SetPageReserved(page);
  793. }
  794. fmt &= ES1371_FMT_MASK;
  795. bytepersec = rate << sample_shift[fmt];
  796. bufs = PAGE_SIZE << db->buforder;
  797. if (db->ossfragshift) {
  798. if ((1000 << db->ossfragshift) < bytepersec)
  799. db->fragshift = ld2(bytepersec/1000);
  800. else
  801. db->fragshift = db->ossfragshift;
  802. } else {
  803. db->fragshift = ld2(bytepersec/100/(db->subdivision ? db->subdivision : 1));
  804. if (db->fragshift < 3)
  805. db->fragshift = 3;
  806. }
  807. db->numfrag = bufs >> db->fragshift;
  808. while (db->numfrag < 4 && db->fragshift > 3) {
  809. db->fragshift--;
  810. db->numfrag = bufs >> db->fragshift;
  811. }
  812. db->fragsize = 1 << db->fragshift;
  813. if (db->ossmaxfrags >= 4 && db->ossmaxfrags < db->numfrag)
  814. db->numfrag = db->ossmaxfrags;
  815. db->fragsamples = db->fragsize >> sample_shift[fmt];
  816. db->dmasize = db->numfrag << db->fragshift;
  817. memset(db->rawbuf, (fmt & ES1371_FMT_S16) ? 0 : 0x80, db->dmasize);
  818. outl((reg >> 8) & 15, s->io+ES1371_REG_MEMPAGE);
  819. outl(db->dmaaddr, s->io+(reg & 0xff));
  820. outl((db->dmasize >> 2)-1, s->io+((reg + 4) & 0xff));
  821. db->enabled = 1;
  822. db->ready = 1;
  823. return 0;
  824. }
  825. static inline int prog_dmabuf_adc(struct es1371_state *s)
  826. {
  827. stop_adc(s);
  828. return prog_dmabuf(s, &s->dma_adc, s->adcrate, (s->sctrl >> SCTRL_SH_R1FMT) & ES1371_FMT_MASK,
  829. ES1371_REG_ADC_FRAMEADR);
  830. }
  831. static inline int prog_dmabuf_dac2(struct es1371_state *s)
  832. {
  833. stop_dac2(s);
  834. return prog_dmabuf(s, &s->dma_dac2, s->dac2rate, (s->sctrl >> SCTRL_SH_P2FMT) & ES1371_FMT_MASK,
  835. ES1371_REG_DAC2_FRAMEADR);
  836. }
  837. static inline int prog_dmabuf_dac1(struct es1371_state *s)
  838. {
  839. stop_dac1(s);
  840. return prog_dmabuf(s, &s->dma_dac1, s->dac1rate, (s->sctrl >> SCTRL_SH_P1FMT) & ES1371_FMT_MASK,
  841. ES1371_REG_DAC1_FRAMEADR);
  842. }
  843. static inline unsigned get_hwptr(struct es1371_state *s, struct dmabuf *db, unsigned reg)
  844. {
  845. unsigned hwptr, diff;
  846. outl((reg >> 8) & 15, s->io+ES1371_REG_MEMPAGE);
  847. hwptr = (inl(s->io+(reg & 0xff)) >> 14) & 0x3fffc;
  848. diff = (db->dmasize + hwptr - db->hwptr) % db->dmasize;
  849. db->hwptr = hwptr;
  850. return diff;
  851. }
  852. static inline void clear_advance(void *buf, unsigned bsize, unsigned bptr, unsigned len, unsigned char c)
  853. {
  854. if (bptr + len > bsize) {
  855. unsigned x = bsize - bptr;
  856. memset(((char *)buf) + bptr, c, x);
  857. bptr = 0;
  858. len -= x;
  859. }
  860. memset(((char *)buf) + bptr, c, len);
  861. }
  862. /* call with spinlock held! */
  863. static void es1371_update_ptr(struct es1371_state *s)
  864. {
  865. int diff;
  866. /* update ADC pointer */
  867. if (s->ctrl & CTRL_ADC_EN) {
  868. diff = get_hwptr(s, &s->dma_adc, ES1371_REG_ADC_FRAMECNT);
  869. s->dma_adc.total_bytes += diff;
  870. s->dma_adc.count += diff;
  871. if (s->dma_adc.count >= (signed)s->dma_adc.fragsize)
  872. wake_up(&s->dma_adc.wait);
  873. if (!s->dma_adc.mapped) {
  874. if (s->dma_adc.count > (signed)(s->dma_adc.dmasize - ((3 * s->dma_adc.fragsize) >> 1))) {
  875. s->ctrl &= ~CTRL_ADC_EN;
  876. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  877. s->dma_adc.error++;
  878. }
  879. }
  880. }
  881. /* update DAC1 pointer */
  882. if (s->ctrl & CTRL_DAC1_EN) {
  883. diff = get_hwptr(s, &s->dma_dac1, ES1371_REG_DAC1_FRAMECNT);
  884. s->dma_dac1.total_bytes += diff;
  885. if (s->dma_dac1.mapped) {
  886. s->dma_dac1.count += diff;
  887. if (s->dma_dac1.count >= (signed)s->dma_dac1.fragsize)
  888. wake_up(&s->dma_dac1.wait);
  889. } else {
  890. s->dma_dac1.count -= diff;
  891. if (s->dma_dac1.count <= 0) {
  892. s->ctrl &= ~CTRL_DAC1_EN;
  893. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  894. s->dma_dac1.error++;
  895. } else if (s->dma_dac1.count <= (signed)s->dma_dac1.fragsize && !s->dma_dac1.endcleared) {
  896. clear_advance(s->dma_dac1.rawbuf, s->dma_dac1.dmasize, s->dma_dac1.swptr,
  897. s->dma_dac1.fragsize, (s->sctrl & SCTRL_P1SEB) ? 0 : 0x80);
  898. s->dma_dac1.endcleared = 1;
  899. }
  900. if (s->dma_dac1.count + (signed)s->dma_dac1.fragsize <= (signed)s->dma_dac1.dmasize)
  901. wake_up(&s->dma_dac1.wait);
  902. }
  903. }
  904. /* update DAC2 pointer */
  905. if (s->ctrl & CTRL_DAC2_EN) {
  906. diff = get_hwptr(s, &s->dma_dac2, ES1371_REG_DAC2_FRAMECNT);
  907. s->dma_dac2.total_bytes += diff;
  908. if (s->dma_dac2.mapped) {
  909. s->dma_dac2.count += diff;
  910. if (s->dma_dac2.count >= (signed)s->dma_dac2.fragsize)
  911. wake_up(&s->dma_dac2.wait);
  912. } else {
  913. s->dma_dac2.count -= diff;
  914. if (s->dma_dac2.count <= 0) {
  915. s->ctrl &= ~CTRL_DAC2_EN;
  916. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  917. s->dma_dac2.error++;
  918. } else if (s->dma_dac2.count <= (signed)s->dma_dac2.fragsize && !s->dma_dac2.endcleared) {
  919. clear_advance(s->dma_dac2.rawbuf, s->dma_dac2.dmasize, s->dma_dac2.swptr,
  920. s->dma_dac2.fragsize, (s->sctrl & SCTRL_P2SEB) ? 0 : 0x80);
  921. s->dma_dac2.endcleared = 1;
  922. }
  923. if (s->dma_dac2.count + (signed)s->dma_dac2.fragsize <= (signed)s->dma_dac2.dmasize)
  924. wake_up(&s->dma_dac2.wait);
  925. }
  926. }
  927. }
  928. /* hold spinlock for the following! */
  929. static void es1371_handle_midi(struct es1371_state *s)
  930. {
  931. unsigned char ch;
  932. int wake;
  933. if (!(s->ctrl & CTRL_UART_EN))
  934. return;
  935. wake = 0;
  936. while (inb(s->io+ES1371_REG_UART_STATUS) & USTAT_RXRDY) {
  937. ch = inb(s->io+ES1371_REG_UART_DATA);
  938. if (s->midi.icnt < MIDIINBUF) {
  939. s->midi.ibuf[s->midi.iwr] = ch;
  940. s->midi.iwr = (s->midi.iwr + 1) % MIDIINBUF;
  941. s->midi.icnt++;
  942. }
  943. wake = 1;
  944. }
  945. if (wake)
  946. wake_up(&s->midi.iwait);
  947. wake = 0;
  948. while ((inb(s->io+ES1371_REG_UART_STATUS) & USTAT_TXRDY) && s->midi.ocnt > 0) {
  949. outb(s->midi.obuf[s->midi.ord], s->io+ES1371_REG_UART_DATA);
  950. s->midi.ord = (s->midi.ord + 1) % MIDIOUTBUF;
  951. s->midi.ocnt--;
  952. if (s->midi.ocnt < MIDIOUTBUF-16)
  953. wake = 1;
  954. }
  955. if (wake)
  956. wake_up(&s->midi.owait);
  957. outb((s->midi.ocnt > 0) ? UCTRL_RXINTEN | UCTRL_ENA_TXINT : UCTRL_RXINTEN, s->io+ES1371_REG_UART_CONTROL);
  958. }
  959. static irqreturn_t es1371_interrupt(int irq, void *dev_id)
  960. {
  961. struct es1371_state *s = dev_id;
  962. unsigned int intsrc, sctl;
  963. /* fastpath out, to ease interrupt sharing */
  964. intsrc = inl(s->io+ES1371_REG_STATUS);
  965. if (!(intsrc & 0x80000000))
  966. return IRQ_NONE;
  967. spin_lock(&s->lock);
  968. /* clear audio interrupts first */
  969. sctl = s->sctrl;
  970. if (intsrc & STAT_ADC)
  971. sctl &= ~SCTRL_R1INTEN;
  972. if (intsrc & STAT_DAC1)
  973. sctl &= ~SCTRL_P1INTEN;
  974. if (intsrc & STAT_DAC2)
  975. sctl &= ~SCTRL_P2INTEN;
  976. outl(sctl, s->io+ES1371_REG_SERIAL_CONTROL);
  977. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  978. es1371_update_ptr(s);
  979. es1371_handle_midi(s);
  980. spin_unlock(&s->lock);
  981. return IRQ_HANDLED;
  982. }
  983. /* --------------------------------------------------------------------- */
  984. static const char invalid_magic[] = KERN_CRIT PFX "invalid magic value\n";
  985. #define VALIDATE_STATE(s) \
  986. ({ \
  987. if (!(s) || (s)->magic != ES1371_MAGIC) { \
  988. printk(invalid_magic); \
  989. return -ENXIO; \
  990. } \
  991. })
  992. /* --------------------------------------------------------------------- */
  993. /* Conversion table for S/PDIF PCM volume emulation through the SRC */
  994. /* dB-linear table of DAC vol values; -0dB to -46.5dB with mute */
  995. static const unsigned short DACVolTable[101] =
  996. {
  997. 0x1000, 0x0f2a, 0x0e60, 0x0da0, 0x0cea, 0x0c3e, 0x0b9a, 0x0aff,
  998. 0x0a6d, 0x09e1, 0x095e, 0x08e1, 0x086a, 0x07fa, 0x078f, 0x072a,
  999. 0x06cb, 0x0670, 0x061a, 0x05c9, 0x057b, 0x0532, 0x04ed, 0x04ab,
  1000. 0x046d, 0x0432, 0x03fa, 0x03c5, 0x0392, 0x0363, 0x0335, 0x030b,
  1001. 0x02e2, 0x02bc, 0x0297, 0x0275, 0x0254, 0x0235, 0x0217, 0x01fb,
  1002. 0x01e1, 0x01c8, 0x01b0, 0x0199, 0x0184, 0x0170, 0x015d, 0x014b,
  1003. 0x0139, 0x0129, 0x0119, 0x010b, 0x00fd, 0x00f0, 0x00e3, 0x00d7,
  1004. 0x00cc, 0x00c1, 0x00b7, 0x00ae, 0x00a5, 0x009c, 0x0094, 0x008c,
  1005. 0x0085, 0x007e, 0x0077, 0x0071, 0x006b, 0x0066, 0x0060, 0x005b,
  1006. 0x0057, 0x0052, 0x004e, 0x004a, 0x0046, 0x0042, 0x003f, 0x003c,
  1007. 0x0038, 0x0036, 0x0033, 0x0030, 0x002e, 0x002b, 0x0029, 0x0027,
  1008. 0x0025, 0x0023, 0x0021, 0x001f, 0x001e, 0x001c, 0x001b, 0x0019,
  1009. 0x0018, 0x0017, 0x0016, 0x0014, 0x0000
  1010. };
  1011. /*
  1012. * when we are in S/PDIF mode, we want to disable any analog output so
  1013. * we filter the mixer ioctls
  1014. */
  1015. static int mixdev_ioctl(struct ac97_codec *codec, unsigned int cmd, unsigned long arg)
  1016. {
  1017. struct es1371_state *s = (struct es1371_state *)codec->private_data;
  1018. int val;
  1019. unsigned long flags;
  1020. unsigned int left, right;
  1021. VALIDATE_STATE(s);
  1022. /* filter mixer ioctls to catch PCM and MASTER volume when in S/PDIF mode */
  1023. if (s->spdif_volume == -1)
  1024. return codec->mixer_ioctl(codec, cmd, arg);
  1025. switch (cmd) {
  1026. case SOUND_MIXER_WRITE_VOLUME:
  1027. return 0;
  1028. case SOUND_MIXER_WRITE_PCM: /* use SRC for PCM volume */
  1029. if (get_user(val, (int __user *)arg))
  1030. return -EFAULT;
  1031. right = ((val >> 8) & 0xff);
  1032. left = (val & 0xff);
  1033. if (right > 100)
  1034. right = 100;
  1035. if (left > 100)
  1036. left = 100;
  1037. s->spdif_volume = (right << 8) | left;
  1038. spin_lock_irqsave(&s->lock, flags);
  1039. src_write(s, SRCREG_VOL_DAC2, DACVolTable[100 - left]);
  1040. src_write(s, SRCREG_VOL_DAC2+1, DACVolTable[100 - right]);
  1041. spin_unlock_irqrestore(&s->lock, flags);
  1042. return 0;
  1043. case SOUND_MIXER_READ_PCM:
  1044. return put_user(s->spdif_volume, (int __user *)arg);
  1045. }
  1046. return codec->mixer_ioctl(codec, cmd, arg);
  1047. }
  1048. /* --------------------------------------------------------------------- */
  1049. /*
  1050. * AC97 Mixer Register to Connections mapping of the Concert 97 board
  1051. *
  1052. * AC97_MASTER_VOL_STEREO Line Out
  1053. * AC97_MASTER_VOL_MONO TAD Output
  1054. * AC97_PCBEEP_VOL none
  1055. * AC97_PHONE_VOL TAD Input (mono)
  1056. * AC97_MIC_VOL MIC Input (mono)
  1057. * AC97_LINEIN_VOL Line Input (stereo)
  1058. * AC97_CD_VOL CD Input (stereo)
  1059. * AC97_VIDEO_VOL none
  1060. * AC97_AUX_VOL Aux Input (stereo)
  1061. * AC97_PCMOUT_VOL Wave Output (stereo)
  1062. */
  1063. static int es1371_open_mixdev(struct inode *inode, struct file *file)
  1064. {
  1065. int minor = iminor(inode);
  1066. struct list_head *list;
  1067. struct es1371_state *s;
  1068. for (list = devs.next; ; list = list->next) {
  1069. if (list == &devs)
  1070. return -ENODEV;
  1071. s = list_entry(list, struct es1371_state, devs);
  1072. if (s->codec->dev_mixer == minor)
  1073. break;
  1074. }
  1075. VALIDATE_STATE(s);
  1076. file->private_data = s;
  1077. return nonseekable_open(inode, file);
  1078. }
  1079. static int es1371_release_mixdev(struct inode *inode, struct file *file)
  1080. {
  1081. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1082. VALIDATE_STATE(s);
  1083. return 0;
  1084. }
  1085. static int es1371_ioctl_mixdev(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
  1086. {
  1087. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1088. struct ac97_codec *codec = s->codec;
  1089. return mixdev_ioctl(codec, cmd, arg);
  1090. }
  1091. static /*const*/ struct file_operations es1371_mixer_fops = {
  1092. .owner = THIS_MODULE,
  1093. .llseek = no_llseek,
  1094. .ioctl = es1371_ioctl_mixdev,
  1095. .open = es1371_open_mixdev,
  1096. .release = es1371_release_mixdev,
  1097. };
  1098. /* --------------------------------------------------------------------- */
  1099. static int drain_dac1(struct es1371_state *s, int nonblock)
  1100. {
  1101. DECLARE_WAITQUEUE(wait, current);
  1102. unsigned long flags;
  1103. int count, tmo;
  1104. if (s->dma_dac1.mapped || !s->dma_dac1.ready)
  1105. return 0;
  1106. add_wait_queue(&s->dma_dac1.wait, &wait);
  1107. for (;;) {
  1108. __set_current_state(TASK_INTERRUPTIBLE);
  1109. spin_lock_irqsave(&s->lock, flags);
  1110. count = s->dma_dac1.count;
  1111. spin_unlock_irqrestore(&s->lock, flags);
  1112. if (count <= 0)
  1113. break;
  1114. if (signal_pending(current))
  1115. break;
  1116. if (nonblock) {
  1117. remove_wait_queue(&s->dma_dac1.wait, &wait);
  1118. set_current_state(TASK_RUNNING);
  1119. return -EBUSY;
  1120. }
  1121. tmo = 3 * HZ * (count + s->dma_dac1.fragsize) / 2 / s->dac1rate;
  1122. tmo >>= sample_shift[(s->sctrl & SCTRL_P1FMT) >> SCTRL_SH_P1FMT];
  1123. if (!schedule_timeout(tmo + 1))
  1124. DBG(printk(KERN_DEBUG PFX "dac1 dma timed out??\n");)
  1125. }
  1126. remove_wait_queue(&s->dma_dac1.wait, &wait);
  1127. set_current_state(TASK_RUNNING);
  1128. if (signal_pending(current))
  1129. return -ERESTARTSYS;
  1130. return 0;
  1131. }
  1132. static int drain_dac2(struct es1371_state *s, int nonblock)
  1133. {
  1134. DECLARE_WAITQUEUE(wait, current);
  1135. unsigned long flags;
  1136. int count, tmo;
  1137. if (s->dma_dac2.mapped || !s->dma_dac2.ready)
  1138. return 0;
  1139. add_wait_queue(&s->dma_dac2.wait, &wait);
  1140. for (;;) {
  1141. __set_current_state(TASK_UNINTERRUPTIBLE);
  1142. spin_lock_irqsave(&s->lock, flags);
  1143. count = s->dma_dac2.count;
  1144. spin_unlock_irqrestore(&s->lock, flags);
  1145. if (count <= 0)
  1146. break;
  1147. if (signal_pending(current))
  1148. break;
  1149. if (nonblock) {
  1150. remove_wait_queue(&s->dma_dac2.wait, &wait);
  1151. set_current_state(TASK_RUNNING);
  1152. return -EBUSY;
  1153. }
  1154. tmo = 3 * HZ * (count + s->dma_dac2.fragsize) / 2 / s->dac2rate;
  1155. tmo >>= sample_shift[(s->sctrl & SCTRL_P2FMT) >> SCTRL_SH_P2FMT];
  1156. if (!schedule_timeout(tmo + 1))
  1157. DBG(printk(KERN_DEBUG PFX "dac2 dma timed out??\n");)
  1158. }
  1159. remove_wait_queue(&s->dma_dac2.wait, &wait);
  1160. set_current_state(TASK_RUNNING);
  1161. if (signal_pending(current))
  1162. return -ERESTARTSYS;
  1163. return 0;
  1164. }
  1165. /* --------------------------------------------------------------------- */
  1166. static ssize_t es1371_read(struct file *file, char __user *buffer, size_t count, loff_t *ppos)
  1167. {
  1168. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1169. DECLARE_WAITQUEUE(wait, current);
  1170. ssize_t ret = 0;
  1171. unsigned long flags;
  1172. unsigned swptr;
  1173. int cnt;
  1174. VALIDATE_STATE(s);
  1175. if (s->dma_adc.mapped)
  1176. return -ENXIO;
  1177. if (!access_ok(VERIFY_WRITE, buffer, count))
  1178. return -EFAULT;
  1179. mutex_lock(&s->sem);
  1180. if (!s->dma_adc.ready && (ret = prog_dmabuf_adc(s)))
  1181. goto out2;
  1182. add_wait_queue(&s->dma_adc.wait, &wait);
  1183. while (count > 0) {
  1184. spin_lock_irqsave(&s->lock, flags);
  1185. swptr = s->dma_adc.swptr;
  1186. cnt = s->dma_adc.dmasize-swptr;
  1187. if (s->dma_adc.count < cnt)
  1188. cnt = s->dma_adc.count;
  1189. if (cnt <= 0)
  1190. __set_current_state(TASK_INTERRUPTIBLE);
  1191. spin_unlock_irqrestore(&s->lock, flags);
  1192. if (cnt > count)
  1193. cnt = count;
  1194. if (cnt <= 0) {
  1195. if (s->dma_adc.enabled)
  1196. start_adc(s);
  1197. if (file->f_flags & O_NONBLOCK) {
  1198. if (!ret)
  1199. ret = -EAGAIN;
  1200. goto out;
  1201. }
  1202. mutex_unlock(&s->sem);
  1203. schedule();
  1204. if (signal_pending(current)) {
  1205. if (!ret)
  1206. ret = -ERESTARTSYS;
  1207. goto out2;
  1208. }
  1209. mutex_lock(&s->sem);
  1210. if (s->dma_adc.mapped)
  1211. {
  1212. ret = -ENXIO;
  1213. goto out;
  1214. }
  1215. continue;
  1216. }
  1217. if (copy_to_user(buffer, s->dma_adc.rawbuf + swptr, cnt)) {
  1218. if (!ret)
  1219. ret = -EFAULT;
  1220. goto out;
  1221. }
  1222. swptr = (swptr + cnt) % s->dma_adc.dmasize;
  1223. spin_lock_irqsave(&s->lock, flags);
  1224. s->dma_adc.swptr = swptr;
  1225. s->dma_adc.count -= cnt;
  1226. spin_unlock_irqrestore(&s->lock, flags);
  1227. count -= cnt;
  1228. buffer += cnt;
  1229. ret += cnt;
  1230. if (s->dma_adc.enabled)
  1231. start_adc(s);
  1232. }
  1233. out:
  1234. mutex_unlock(&s->sem);
  1235. out2:
  1236. remove_wait_queue(&s->dma_adc.wait, &wait);
  1237. set_current_state(TASK_RUNNING);
  1238. return ret;
  1239. }
  1240. static ssize_t es1371_write(struct file *file, const char __user *buffer, size_t count, loff_t *ppos)
  1241. {
  1242. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1243. DECLARE_WAITQUEUE(wait, current);
  1244. ssize_t ret;
  1245. unsigned long flags;
  1246. unsigned swptr;
  1247. int cnt;
  1248. VALIDATE_STATE(s);
  1249. if (s->dma_dac2.mapped)
  1250. return -ENXIO;
  1251. if (!access_ok(VERIFY_READ, buffer, count))
  1252. return -EFAULT;
  1253. mutex_lock(&s->sem);
  1254. if (!s->dma_dac2.ready && (ret = prog_dmabuf_dac2(s)))
  1255. goto out3;
  1256. ret = 0;
  1257. add_wait_queue(&s->dma_dac2.wait, &wait);
  1258. while (count > 0) {
  1259. spin_lock_irqsave(&s->lock, flags);
  1260. if (s->dma_dac2.count < 0) {
  1261. s->dma_dac2.count = 0;
  1262. s->dma_dac2.swptr = s->dma_dac2.hwptr;
  1263. }
  1264. swptr = s->dma_dac2.swptr;
  1265. cnt = s->dma_dac2.dmasize-swptr;
  1266. if (s->dma_dac2.count + cnt > s->dma_dac2.dmasize)
  1267. cnt = s->dma_dac2.dmasize - s->dma_dac2.count;
  1268. if (cnt <= 0)
  1269. __set_current_state(TASK_INTERRUPTIBLE);
  1270. spin_unlock_irqrestore(&s->lock, flags);
  1271. if (cnt > count)
  1272. cnt = count;
  1273. if (cnt <= 0) {
  1274. if (s->dma_dac2.enabled)
  1275. start_dac2(s);
  1276. if (file->f_flags & O_NONBLOCK) {
  1277. if (!ret)
  1278. ret = -EAGAIN;
  1279. goto out;
  1280. }
  1281. mutex_unlock(&s->sem);
  1282. schedule();
  1283. if (signal_pending(current)) {
  1284. if (!ret)
  1285. ret = -ERESTARTSYS;
  1286. goto out2;
  1287. }
  1288. mutex_lock(&s->sem);
  1289. if (s->dma_dac2.mapped)
  1290. {
  1291. ret = -ENXIO;
  1292. goto out;
  1293. }
  1294. continue;
  1295. }
  1296. if (copy_from_user(s->dma_dac2.rawbuf + swptr, buffer, cnt)) {
  1297. if (!ret)
  1298. ret = -EFAULT;
  1299. goto out;
  1300. }
  1301. swptr = (swptr + cnt) % s->dma_dac2.dmasize;
  1302. spin_lock_irqsave(&s->lock, flags);
  1303. s->dma_dac2.swptr = swptr;
  1304. s->dma_dac2.count += cnt;
  1305. s->dma_dac2.endcleared = 0;
  1306. spin_unlock_irqrestore(&s->lock, flags);
  1307. count -= cnt;
  1308. buffer += cnt;
  1309. ret += cnt;
  1310. if (s->dma_dac2.enabled)
  1311. start_dac2(s);
  1312. }
  1313. out:
  1314. mutex_unlock(&s->sem);
  1315. out2:
  1316. remove_wait_queue(&s->dma_dac2.wait, &wait);
  1317. out3:
  1318. set_current_state(TASK_RUNNING);
  1319. return ret;
  1320. }
  1321. /* No kernel lock - we have our own spinlock */
  1322. static unsigned int es1371_poll(struct file *file, struct poll_table_struct *wait)
  1323. {
  1324. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1325. unsigned long flags;
  1326. unsigned int mask = 0;
  1327. VALIDATE_STATE(s);
  1328. if (file->f_mode & FMODE_WRITE) {
  1329. if (!s->dma_dac2.ready && prog_dmabuf_dac2(s))
  1330. return 0;
  1331. poll_wait(file, &s->dma_dac2.wait, wait);
  1332. }
  1333. if (file->f_mode & FMODE_READ) {
  1334. if (!s->dma_adc.ready && prog_dmabuf_adc(s))
  1335. return 0;
  1336. poll_wait(file, &s->dma_adc.wait, wait);
  1337. }
  1338. spin_lock_irqsave(&s->lock, flags);
  1339. es1371_update_ptr(s);
  1340. if (file->f_mode & FMODE_READ) {
  1341. if (s->dma_adc.count >= (signed)s->dma_adc.fragsize)
  1342. mask |= POLLIN | POLLRDNORM;
  1343. }
  1344. if (file->f_mode & FMODE_WRITE) {
  1345. if (s->dma_dac2.mapped) {
  1346. if (s->dma_dac2.count >= (signed)s->dma_dac2.fragsize)
  1347. mask |= POLLOUT | POLLWRNORM;
  1348. } else {
  1349. if ((signed)s->dma_dac2.dmasize >= s->dma_dac2.count + (signed)s->dma_dac2.fragsize)
  1350. mask |= POLLOUT | POLLWRNORM;
  1351. }
  1352. }
  1353. spin_unlock_irqrestore(&s->lock, flags);
  1354. return mask;
  1355. }
  1356. static int es1371_mmap(struct file *file, struct vm_area_struct *vma)
  1357. {
  1358. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1359. struct dmabuf *db;
  1360. int ret = 0;
  1361. unsigned long size;
  1362. VALIDATE_STATE(s);
  1363. lock_kernel();
  1364. mutex_lock(&s->sem);
  1365. if (vma->vm_flags & VM_WRITE) {
  1366. if ((ret = prog_dmabuf_dac2(s)) != 0) {
  1367. goto out;
  1368. }
  1369. db = &s->dma_dac2;
  1370. } else if (vma->vm_flags & VM_READ) {
  1371. if ((ret = prog_dmabuf_adc(s)) != 0) {
  1372. goto out;
  1373. }
  1374. db = &s->dma_adc;
  1375. } else {
  1376. ret = -EINVAL;
  1377. goto out;
  1378. }
  1379. if (vma->vm_pgoff != 0) {
  1380. ret = -EINVAL;
  1381. goto out;
  1382. }
  1383. size = vma->vm_end - vma->vm_start;
  1384. if (size > (PAGE_SIZE << db->buforder)) {
  1385. ret = -EINVAL;
  1386. goto out;
  1387. }
  1388. if (remap_pfn_range(vma, vma->vm_start,
  1389. virt_to_phys(db->rawbuf) >> PAGE_SHIFT,
  1390. size, vma->vm_page_prot)) {
  1391. ret = -EAGAIN;
  1392. goto out;
  1393. }
  1394. db->mapped = 1;
  1395. out:
  1396. mutex_unlock(&s->sem);
  1397. unlock_kernel();
  1398. return ret;
  1399. }
  1400. static int es1371_ioctl(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
  1401. {
  1402. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1403. unsigned long flags;
  1404. audio_buf_info abinfo;
  1405. count_info cinfo;
  1406. int count;
  1407. int val, mapped, ret;
  1408. void __user *argp = (void __user *)arg;
  1409. int __user *p = argp;
  1410. VALIDATE_STATE(s);
  1411. mapped = ((file->f_mode & FMODE_WRITE) && s->dma_dac2.mapped) ||
  1412. ((file->f_mode & FMODE_READ) && s->dma_adc.mapped);
  1413. switch (cmd) {
  1414. case OSS_GETVERSION:
  1415. return put_user(SOUND_VERSION, p);
  1416. case SNDCTL_DSP_SYNC:
  1417. if (file->f_mode & FMODE_WRITE)
  1418. return drain_dac2(s, 0/*file->f_flags & O_NONBLOCK*/);
  1419. return 0;
  1420. case SNDCTL_DSP_SETDUPLEX:
  1421. return 0;
  1422. case SNDCTL_DSP_GETCAPS:
  1423. return put_user(DSP_CAP_DUPLEX | DSP_CAP_REALTIME | DSP_CAP_TRIGGER | DSP_CAP_MMAP, p);
  1424. case SNDCTL_DSP_RESET:
  1425. if (file->f_mode & FMODE_WRITE) {
  1426. stop_dac2(s);
  1427. synchronize_irq(s->irq);
  1428. s->dma_dac2.swptr = s->dma_dac2.hwptr = s->dma_dac2.count = s->dma_dac2.total_bytes = 0;
  1429. }
  1430. if (file->f_mode & FMODE_READ) {
  1431. stop_adc(s);
  1432. synchronize_irq(s->irq);
  1433. s->dma_adc.swptr = s->dma_adc.hwptr = s->dma_adc.count = s->dma_adc.total_bytes = 0;
  1434. }
  1435. return 0;
  1436. case SNDCTL_DSP_SPEED:
  1437. if (get_user(val, p))
  1438. return -EFAULT;
  1439. if (val >= 0) {
  1440. if (file->f_mode & FMODE_READ) {
  1441. stop_adc(s);
  1442. s->dma_adc.ready = 0;
  1443. set_adc_rate(s, val);
  1444. }
  1445. if (file->f_mode & FMODE_WRITE) {
  1446. stop_dac2(s);
  1447. s->dma_dac2.ready = 0;
  1448. set_dac2_rate(s, val);
  1449. }
  1450. }
  1451. return put_user((file->f_mode & FMODE_READ) ? s->adcrate : s->dac2rate, p);
  1452. case SNDCTL_DSP_STEREO:
  1453. if (get_user(val, p))
  1454. return -EFAULT;
  1455. if (file->f_mode & FMODE_READ) {
  1456. stop_adc(s);
  1457. s->dma_adc.ready = 0;
  1458. spin_lock_irqsave(&s->lock, flags);
  1459. if (val)
  1460. s->sctrl |= SCTRL_R1SMB;
  1461. else
  1462. s->sctrl &= ~SCTRL_R1SMB;
  1463. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1464. spin_unlock_irqrestore(&s->lock, flags);
  1465. }
  1466. if (file->f_mode & FMODE_WRITE) {
  1467. stop_dac2(s);
  1468. s->dma_dac2.ready = 0;
  1469. spin_lock_irqsave(&s->lock, flags);
  1470. if (val)
  1471. s->sctrl |= SCTRL_P2SMB;
  1472. else
  1473. s->sctrl &= ~SCTRL_P2SMB;
  1474. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1475. spin_unlock_irqrestore(&s->lock, flags);
  1476. }
  1477. return 0;
  1478. case SNDCTL_DSP_CHANNELS:
  1479. if (get_user(val, p))
  1480. return -EFAULT;
  1481. if (val != 0) {
  1482. if (file->f_mode & FMODE_READ) {
  1483. stop_adc(s);
  1484. s->dma_adc.ready = 0;
  1485. spin_lock_irqsave(&s->lock, flags);
  1486. if (val >= 2)
  1487. s->sctrl |= SCTRL_R1SMB;
  1488. else
  1489. s->sctrl &= ~SCTRL_R1SMB;
  1490. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1491. spin_unlock_irqrestore(&s->lock, flags);
  1492. }
  1493. if (file->f_mode & FMODE_WRITE) {
  1494. stop_dac2(s);
  1495. s->dma_dac2.ready = 0;
  1496. spin_lock_irqsave(&s->lock, flags);
  1497. if (val >= 2)
  1498. s->sctrl |= SCTRL_P2SMB;
  1499. else
  1500. s->sctrl &= ~SCTRL_P2SMB;
  1501. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1502. spin_unlock_irqrestore(&s->lock, flags);
  1503. }
  1504. }
  1505. return put_user((s->sctrl & ((file->f_mode & FMODE_READ) ? SCTRL_R1SMB : SCTRL_P2SMB)) ? 2 : 1, p);
  1506. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1507. return put_user(AFMT_S16_LE|AFMT_U8, p);
  1508. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt*/
  1509. if (get_user(val, p))
  1510. return -EFAULT;
  1511. if (val != AFMT_QUERY) {
  1512. if (file->f_mode & FMODE_READ) {
  1513. stop_adc(s);
  1514. s->dma_adc.ready = 0;
  1515. spin_lock_irqsave(&s->lock, flags);
  1516. if (val == AFMT_S16_LE)
  1517. s->sctrl |= SCTRL_R1SEB;
  1518. else
  1519. s->sctrl &= ~SCTRL_R1SEB;
  1520. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1521. spin_unlock_irqrestore(&s->lock, flags);
  1522. }
  1523. if (file->f_mode & FMODE_WRITE) {
  1524. stop_dac2(s);
  1525. s->dma_dac2.ready = 0;
  1526. spin_lock_irqsave(&s->lock, flags);
  1527. if (val == AFMT_S16_LE)
  1528. s->sctrl |= SCTRL_P2SEB;
  1529. else
  1530. s->sctrl &= ~SCTRL_P2SEB;
  1531. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1532. spin_unlock_irqrestore(&s->lock, flags);
  1533. }
  1534. }
  1535. return put_user((s->sctrl & ((file->f_mode & FMODE_READ) ? SCTRL_R1SEB : SCTRL_P2SEB)) ?
  1536. AFMT_S16_LE : AFMT_U8, p);
  1537. case SNDCTL_DSP_POST:
  1538. return 0;
  1539. case SNDCTL_DSP_GETTRIGGER:
  1540. val = 0;
  1541. if (file->f_mode & FMODE_READ && s->ctrl & CTRL_ADC_EN)
  1542. val |= PCM_ENABLE_INPUT;
  1543. if (file->f_mode & FMODE_WRITE && s->ctrl & CTRL_DAC2_EN)
  1544. val |= PCM_ENABLE_OUTPUT;
  1545. return put_user(val, p);
  1546. case SNDCTL_DSP_SETTRIGGER:
  1547. if (get_user(val, p))
  1548. return -EFAULT;
  1549. if (file->f_mode & FMODE_READ) {
  1550. if (val & PCM_ENABLE_INPUT) {
  1551. if (!s->dma_adc.ready && (ret = prog_dmabuf_adc(s)))
  1552. return ret;
  1553. s->dma_adc.enabled = 1;
  1554. start_adc(s);
  1555. } else {
  1556. s->dma_adc.enabled = 0;
  1557. stop_adc(s);
  1558. }
  1559. }
  1560. if (file->f_mode & FMODE_WRITE) {
  1561. if (val & PCM_ENABLE_OUTPUT) {
  1562. if (!s->dma_dac2.ready && (ret = prog_dmabuf_dac2(s)))
  1563. return ret;
  1564. s->dma_dac2.enabled = 1;
  1565. start_dac2(s);
  1566. } else {
  1567. s->dma_dac2.enabled = 0;
  1568. stop_dac2(s);
  1569. }
  1570. }
  1571. return 0;
  1572. case SNDCTL_DSP_GETOSPACE:
  1573. if (!(file->f_mode & FMODE_WRITE))
  1574. return -EINVAL;
  1575. if (!s->dma_dac2.ready && (val = prog_dmabuf_dac2(s)) != 0)
  1576. return val;
  1577. spin_lock_irqsave(&s->lock, flags);
  1578. es1371_update_ptr(s);
  1579. abinfo.fragsize = s->dma_dac2.fragsize;
  1580. count = s->dma_dac2.count;
  1581. if (count < 0)
  1582. count = 0;
  1583. abinfo.bytes = s->dma_dac2.dmasize - count;
  1584. abinfo.fragstotal = s->dma_dac2.numfrag;
  1585. abinfo.fragments = abinfo.bytes >> s->dma_dac2.fragshift;
  1586. spin_unlock_irqrestore(&s->lock, flags);
  1587. return copy_to_user(argp, &abinfo, sizeof(abinfo)) ? -EFAULT : 0;
  1588. case SNDCTL_DSP_GETISPACE:
  1589. if (!(file->f_mode & FMODE_READ))
  1590. return -EINVAL;
  1591. if (!s->dma_adc.ready && (val = prog_dmabuf_adc(s)) != 0)
  1592. return val;
  1593. spin_lock_irqsave(&s->lock, flags);
  1594. es1371_update_ptr(s);
  1595. abinfo.fragsize = s->dma_adc.fragsize;
  1596. count = s->dma_adc.count;
  1597. if (count < 0)
  1598. count = 0;
  1599. abinfo.bytes = count;
  1600. abinfo.fragstotal = s->dma_adc.numfrag;
  1601. abinfo.fragments = abinfo.bytes >> s->dma_adc.fragshift;
  1602. spin_unlock_irqrestore(&s->lock, flags);
  1603. return copy_to_user(argp, &abinfo, sizeof(abinfo)) ? -EFAULT : 0;
  1604. case SNDCTL_DSP_NONBLOCK:
  1605. file->f_flags |= O_NONBLOCK;
  1606. return 0;
  1607. case SNDCTL_DSP_GETODELAY:
  1608. if (!(file->f_mode & FMODE_WRITE))
  1609. return -EINVAL;
  1610. if (!s->dma_dac2.ready && (val = prog_dmabuf_dac2(s)) != 0)
  1611. return val;
  1612. spin_lock_irqsave(&s->lock, flags);
  1613. es1371_update_ptr(s);
  1614. count = s->dma_dac2.count;
  1615. spin_unlock_irqrestore(&s->lock, flags);
  1616. if (count < 0)
  1617. count = 0;
  1618. return put_user(count, p);
  1619. case SNDCTL_DSP_GETIPTR:
  1620. if (!(file->f_mode & FMODE_READ))
  1621. return -EINVAL;
  1622. if (!s->dma_adc.ready && (val = prog_dmabuf_adc(s)) != 0)
  1623. return val;
  1624. spin_lock_irqsave(&s->lock, flags);
  1625. es1371_update_ptr(s);
  1626. cinfo.bytes = s->dma_adc.total_bytes;
  1627. count = s->dma_adc.count;
  1628. if (count < 0)
  1629. count = 0;
  1630. cinfo.blocks = count >> s->dma_adc.fragshift;
  1631. cinfo.ptr = s->dma_adc.hwptr;
  1632. if (s->dma_adc.mapped)
  1633. s->dma_adc.count &= s->dma_adc.fragsize-1;
  1634. spin_unlock_irqrestore(&s->lock, flags);
  1635. if (copy_to_user(argp, &cinfo, sizeof(cinfo)))
  1636. return -EFAULT;
  1637. return 0;
  1638. case SNDCTL_DSP_GETOPTR:
  1639. if (!(file->f_mode & FMODE_WRITE))
  1640. return -EINVAL;
  1641. if (!s->dma_dac2.ready && (val = prog_dmabuf_dac2(s)) != 0)
  1642. return val;
  1643. spin_lock_irqsave(&s->lock, flags);
  1644. es1371_update_ptr(s);
  1645. cinfo.bytes = s->dma_dac2.total_bytes;
  1646. count = s->dma_dac2.count;
  1647. if (count < 0)
  1648. count = 0;
  1649. cinfo.blocks = count >> s->dma_dac2.fragshift;
  1650. cinfo.ptr = s->dma_dac2.hwptr;
  1651. if (s->dma_dac2.mapped)
  1652. s->dma_dac2.count &= s->dma_dac2.fragsize-1;
  1653. spin_unlock_irqrestore(&s->lock, flags);
  1654. if (copy_to_user(argp, &cinfo, sizeof(cinfo)))
  1655. return -EFAULT;
  1656. return 0;
  1657. case SNDCTL_DSP_GETBLKSIZE:
  1658. if (file->f_mode & FMODE_WRITE) {
  1659. if ((val = prog_dmabuf_dac2(s)))
  1660. return val;
  1661. return put_user(s->dma_dac2.fragsize, p);
  1662. }
  1663. if ((val = prog_dmabuf_adc(s)))
  1664. return val;
  1665. return put_user(s->dma_adc.fragsize, p);
  1666. case SNDCTL_DSP_SETFRAGMENT:
  1667. if (get_user(val, p))
  1668. return -EFAULT;
  1669. if (file->f_mode & FMODE_READ) {
  1670. s->dma_adc.ossfragshift = val & 0xffff;
  1671. s->dma_adc.ossmaxfrags = (val >> 16) & 0xffff;
  1672. if (s->dma_adc.ossfragshift < 4)
  1673. s->dma_adc.ossfragshift = 4;
  1674. if (s->dma_adc.ossfragshift > 15)
  1675. s->dma_adc.ossfragshift = 15;
  1676. if (s->dma_adc.ossmaxfrags < 4)
  1677. s->dma_adc.ossmaxfrags = 4;
  1678. }
  1679. if (file->f_mode & FMODE_WRITE) {
  1680. s->dma_dac2.ossfragshift = val & 0xffff;
  1681. s->dma_dac2.ossmaxfrags = (val >> 16) & 0xffff;
  1682. if (s->dma_dac2.ossfragshift < 4)
  1683. s->dma_dac2.ossfragshift = 4;
  1684. if (s->dma_dac2.ossfragshift > 15)
  1685. s->dma_dac2.ossfragshift = 15;
  1686. if (s->dma_dac2.ossmaxfrags < 4)
  1687. s->dma_dac2.ossmaxfrags = 4;
  1688. }
  1689. return 0;
  1690. case SNDCTL_DSP_SUBDIVIDE:
  1691. if ((file->f_mode & FMODE_READ && s->dma_adc.subdivision) ||
  1692. (file->f_mode & FMODE_WRITE && s->dma_dac2.subdivision))
  1693. return -EINVAL;
  1694. if (get_user(val, p))
  1695. return -EFAULT;
  1696. if (val != 1 && val != 2 && val != 4)
  1697. return -EINVAL;
  1698. if (file->f_mode & FMODE_READ)
  1699. s->dma_adc.subdivision = val;
  1700. if (file->f_mode & FMODE_WRITE)
  1701. s->dma_dac2.subdivision = val;
  1702. return 0;
  1703. case SOUND_PCM_READ_RATE:
  1704. return put_user((file->f_mode & FMODE_READ) ? s->adcrate : s->dac2rate, p);
  1705. case SOUND_PCM_READ_CHANNELS:
  1706. return put_user((s->sctrl & ((file->f_mode & FMODE_READ) ? SCTRL_R1SMB : SCTRL_P2SMB)) ? 2 : 1, p);
  1707. case SOUND_PCM_READ_BITS:
  1708. return put_user((s->sctrl & ((file->f_mode & FMODE_READ) ? SCTRL_R1SEB : SCTRL_P2SEB)) ? 16 : 8, p);
  1709. case SOUND_PCM_WRITE_FILTER:
  1710. case SNDCTL_DSP_SETSYNCRO:
  1711. case SOUND_PCM_READ_FILTER:
  1712. return -EINVAL;
  1713. }
  1714. return mixdev_ioctl(s->codec, cmd, arg);
  1715. }
  1716. static int es1371_open(struct inode *inode, struct file *file)
  1717. {
  1718. int minor = iminor(inode);
  1719. DECLARE_WAITQUEUE(wait, current);
  1720. unsigned long flags;
  1721. struct list_head *list;
  1722. struct es1371_state *s;
  1723. for (list = devs.next; ; list = list->next) {
  1724. if (list == &devs)
  1725. return -ENODEV;
  1726. s = list_entry(list, struct es1371_state, devs);
  1727. if (!((s->dev_audio ^ minor) & ~0xf))
  1728. break;
  1729. }
  1730. VALIDATE_STATE(s);
  1731. file->private_data = s;
  1732. /* wait for device to become free */
  1733. mutex_lock(&s->open_mutex);
  1734. while (s->open_mode & file->f_mode) {
  1735. if (file->f_flags & O_NONBLOCK) {
  1736. mutex_unlock(&s->open_mutex);
  1737. return -EBUSY;
  1738. }
  1739. add_wait_queue(&s->open_wait, &wait);
  1740. __set_current_state(TASK_INTERRUPTIBLE);
  1741. mutex_unlock(&s->open_mutex);
  1742. schedule();
  1743. remove_wait_queue(&s->open_wait, &wait);
  1744. set_current_state(TASK_RUNNING);
  1745. if (signal_pending(current))
  1746. return -ERESTARTSYS;
  1747. mutex_lock(&s->open_mutex);
  1748. }
  1749. if (file->f_mode & FMODE_READ) {
  1750. s->dma_adc.ossfragshift = s->dma_adc.ossmaxfrags = s->dma_adc.subdivision = 0;
  1751. s->dma_adc.enabled = 1;
  1752. set_adc_rate(s, 8000);
  1753. }
  1754. if (file->f_mode & FMODE_WRITE) {
  1755. s->dma_dac2.ossfragshift = s->dma_dac2.ossmaxfrags = s->dma_dac2.subdivision = 0;
  1756. s->dma_dac2.enabled = 1;
  1757. set_dac2_rate(s, 8000);
  1758. }
  1759. spin_lock_irqsave(&s->lock, flags);
  1760. if (file->f_mode & FMODE_READ) {
  1761. s->sctrl &= ~SCTRL_R1FMT;
  1762. if ((minor & 0xf) == SND_DEV_DSP16)
  1763. s->sctrl |= ES1371_FMT_S16_MONO << SCTRL_SH_R1FMT;
  1764. else
  1765. s->sctrl |= ES1371_FMT_U8_MONO << SCTRL_SH_R1FMT;
  1766. }
  1767. if (file->f_mode & FMODE_WRITE) {
  1768. s->sctrl &= ~SCTRL_P2FMT;
  1769. if ((minor & 0xf) == SND_DEV_DSP16)
  1770. s->sctrl |= ES1371_FMT_S16_MONO << SCTRL_SH_P2FMT;
  1771. else
  1772. s->sctrl |= ES1371_FMT_U8_MONO << SCTRL_SH_P2FMT;
  1773. }
  1774. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1775. spin_unlock_irqrestore(&s->lock, flags);
  1776. s->open_mode |= file->f_mode & (FMODE_READ | FMODE_WRITE);
  1777. mutex_unlock(&s->open_mutex);
  1778. mutex_init(&s->sem);
  1779. return nonseekable_open(inode, file);
  1780. }
  1781. static int es1371_release(struct inode *inode, struct file *file)
  1782. {
  1783. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1784. VALIDATE_STATE(s);
  1785. lock_kernel();
  1786. if (file->f_mode & FMODE_WRITE)
  1787. drain_dac2(s, file->f_flags & O_NONBLOCK);
  1788. mutex_lock(&s->open_mutex);
  1789. if (file->f_mode & FMODE_WRITE) {
  1790. stop_dac2(s);
  1791. dealloc_dmabuf(s, &s->dma_dac2);
  1792. }
  1793. if (file->f_mode & FMODE_READ) {
  1794. stop_adc(s);
  1795. dealloc_dmabuf(s, &s->dma_adc);
  1796. }
  1797. s->open_mode &= ~(file->f_mode & (FMODE_READ|FMODE_WRITE));
  1798. mutex_unlock(&s->open_mutex);
  1799. wake_up(&s->open_wait);
  1800. unlock_kernel();
  1801. return 0;
  1802. }
  1803. static /*const*/ struct file_operations es1371_audio_fops = {
  1804. .owner = THIS_MODULE,
  1805. .llseek = no_llseek,
  1806. .read = es1371_read,
  1807. .write = es1371_write,
  1808. .poll = es1371_poll,
  1809. .ioctl = es1371_ioctl,
  1810. .mmap = es1371_mmap,
  1811. .open = es1371_open,
  1812. .release = es1371_release,
  1813. };
  1814. /* --------------------------------------------------------------------- */
  1815. static ssize_t es1371_write_dac(struct file *file, const char __user *buffer, size_t count, loff_t *ppos)
  1816. {
  1817. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1818. DECLARE_WAITQUEUE(wait, current);
  1819. ssize_t ret = 0;
  1820. unsigned long flags;
  1821. unsigned swptr;
  1822. int cnt;
  1823. VALIDATE_STATE(s);
  1824. if (s->dma_dac1.mapped)
  1825. return -ENXIO;
  1826. if (!s->dma_dac1.ready && (ret = prog_dmabuf_dac1(s)))
  1827. return ret;
  1828. if (!access_ok(VERIFY_READ, buffer, count))
  1829. return -EFAULT;
  1830. add_wait_queue(&s->dma_dac1.wait, &wait);
  1831. while (count > 0) {
  1832. spin_lock_irqsave(&s->lock, flags);
  1833. if (s->dma_dac1.count < 0) {
  1834. s->dma_dac1.count = 0;
  1835. s->dma_dac1.swptr = s->dma_dac1.hwptr;
  1836. }
  1837. swptr = s->dma_dac1.swptr;
  1838. cnt = s->dma_dac1.dmasize-swptr;
  1839. if (s->dma_dac1.count + cnt > s->dma_dac1.dmasize)
  1840. cnt = s->dma_dac1.dmasize - s->dma_dac1.count;
  1841. if (cnt <= 0)
  1842. __set_current_state(TASK_INTERRUPTIBLE);
  1843. spin_unlock_irqrestore(&s->lock, flags);
  1844. if (cnt > count)
  1845. cnt = count;
  1846. if (cnt <= 0) {
  1847. if (s->dma_dac1.enabled)
  1848. start_dac1(s);
  1849. if (file->f_flags & O_NONBLOCK) {
  1850. if (!ret)
  1851. ret = -EAGAIN;
  1852. break;
  1853. }
  1854. schedule();
  1855. if (signal_pending(current)) {
  1856. if (!ret)
  1857. ret = -ERESTARTSYS;
  1858. break;
  1859. }
  1860. continue;
  1861. }
  1862. if (copy_from_user(s->dma_dac1.rawbuf + swptr, buffer, cnt)) {
  1863. if (!ret)
  1864. ret = -EFAULT;
  1865. break;
  1866. }
  1867. swptr = (swptr + cnt) % s->dma_dac1.dmasize;
  1868. spin_lock_irqsave(&s->lock, flags);
  1869. s->dma_dac1.swptr = swptr;
  1870. s->dma_dac1.count += cnt;
  1871. s->dma_dac1.endcleared = 0;
  1872. spin_unlock_irqrestore(&s->lock, flags);
  1873. count -= cnt;
  1874. buffer += cnt;
  1875. ret += cnt;
  1876. if (s->dma_dac1.enabled)
  1877. start_dac1(s);
  1878. }
  1879. remove_wait_queue(&s->dma_dac1.wait, &wait);
  1880. set_current_state(TASK_RUNNING);
  1881. return ret;
  1882. }
  1883. /* No kernel lock - we have our own spinlock */
  1884. static unsigned int es1371_poll_dac(struct file *file, struct poll_table_struct *wait)
  1885. {
  1886. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1887. unsigned long flags;
  1888. unsigned int mask = 0;
  1889. VALIDATE_STATE(s);
  1890. if (!s->dma_dac1.ready && prog_dmabuf_dac1(s))
  1891. return 0;
  1892. poll_wait(file, &s->dma_dac1.wait, wait);
  1893. spin_lock_irqsave(&s->lock, flags);
  1894. es1371_update_ptr(s);
  1895. if (s->dma_dac1.mapped) {
  1896. if (s->dma_dac1.count >= (signed)s->dma_dac1.fragsize)
  1897. mask |= POLLOUT | POLLWRNORM;
  1898. } else {
  1899. if ((signed)s->dma_dac1.dmasize >= s->dma_dac1.count + (signed)s->dma_dac1.fragsize)
  1900. mask |= POLLOUT | POLLWRNORM;
  1901. }
  1902. spin_unlock_irqrestore(&s->lock, flags);
  1903. return mask;
  1904. }
  1905. static int es1371_mmap_dac(struct file *file, struct vm_area_struct *vma)
  1906. {
  1907. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1908. int ret;
  1909. unsigned long size;
  1910. VALIDATE_STATE(s);
  1911. if (!(vma->vm_flags & VM_WRITE))
  1912. return -EINVAL;
  1913. lock_kernel();
  1914. if ((ret = prog_dmabuf_dac1(s)) != 0)
  1915. goto out;
  1916. ret = -EINVAL;
  1917. if (vma->vm_pgoff != 0)
  1918. goto out;
  1919. size = vma->vm_end - vma->vm_start;
  1920. if (size > (PAGE_SIZE << s->dma_dac1.buforder))
  1921. goto out;
  1922. ret = -EAGAIN;
  1923. if (remap_pfn_range(vma, vma->vm_start,
  1924. virt_to_phys(s->dma_dac1.rawbuf) >> PAGE_SHIFT,
  1925. size, vma->vm_page_prot))
  1926. goto out;
  1927. s->dma_dac1.mapped = 1;
  1928. ret = 0;
  1929. out:
  1930. unlock_kernel();
  1931. return ret;
  1932. }
  1933. static int es1371_ioctl_dac(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
  1934. {
  1935. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1936. unsigned long flags;
  1937. audio_buf_info abinfo;
  1938. count_info cinfo;
  1939. int count;
  1940. int val, ret;
  1941. int __user *p = (int __user *)arg;
  1942. VALIDATE_STATE(s);
  1943. switch (cmd) {
  1944. case OSS_GETVERSION:
  1945. return put_user(SOUND_VERSION, p);
  1946. case SNDCTL_DSP_SYNC:
  1947. return drain_dac1(s, 0/*file->f_flags & O_NONBLOCK*/);
  1948. case SNDCTL_DSP_SETDUPLEX:
  1949. return -EINVAL;
  1950. case SNDCTL_DSP_GETCAPS:
  1951. return put_user(DSP_CAP_REALTIME | DSP_CAP_TRIGGER | DSP_CAP_MMAP, p);
  1952. case SNDCTL_DSP_RESET:
  1953. stop_dac1(s);
  1954. synchronize_irq(s->irq);
  1955. s->dma_dac1.swptr = s->dma_dac1.hwptr = s->dma_dac1.count = s->dma_dac1.total_bytes = 0;
  1956. return 0;
  1957. case SNDCTL_DSP_SPEED:
  1958. if (get_user(val, p))
  1959. return -EFAULT;
  1960. if (val >= 0) {
  1961. stop_dac1(s);
  1962. s->dma_dac1.ready = 0;
  1963. set_dac1_rate(s, val);
  1964. }
  1965. return put_user(s->dac1rate, p);
  1966. case SNDCTL_DSP_STEREO:
  1967. if (get_user(val, p))
  1968. return -EFAULT;
  1969. stop_dac1(s);
  1970. s->dma_dac1.ready = 0;
  1971. spin_lock_irqsave(&s->lock, flags);
  1972. if (val)
  1973. s->sctrl |= SCTRL_P1SMB;
  1974. else
  1975. s->sctrl &= ~SCTRL_P1SMB;
  1976. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1977. spin_unlock_irqrestore(&s->lock, flags);
  1978. return 0;
  1979. case SNDCTL_DSP_CHANNELS:
  1980. if (get_user(val, p))
  1981. return -EFAULT;
  1982. if (val != 0) {
  1983. stop_dac1(s);
  1984. s->dma_dac1.ready = 0;
  1985. spin_lock_irqsave(&s->lock, flags);
  1986. if (val >= 2)
  1987. s->sctrl |= SCTRL_P1SMB;
  1988. else
  1989. s->sctrl &= ~SCTRL_P1SMB;
  1990. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1991. spin_unlock_irqrestore(&s->lock, flags);
  1992. }
  1993. return put_user((s->sctrl & SCTRL_P1SMB) ? 2 : 1, p);
  1994. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1995. return put_user(AFMT_S16_LE|AFMT_U8, p);
  1996. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt*/
  1997. if (get_user(val, p))
  1998. return -EFAULT;
  1999. if (val != AFMT_QUERY) {
  2000. stop_dac1(s);
  2001. s->dma_dac1.ready = 0;
  2002. spin_lock_irqsave(&s->lock, flags);
  2003. if (val == AFMT_S16_LE)
  2004. s->sctrl |= SCTRL_P1SEB;
  2005. else
  2006. s->sctrl &= ~SCTRL_P1SEB;
  2007. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  2008. spin_unlock_irqrestore(&s->lock, flags);
  2009. }
  2010. return put_user((s->sctrl & SCTRL_P1SEB) ? AFMT_S16_LE : AFMT_U8, p);
  2011. case SNDCTL_DSP_POST:
  2012. return 0;
  2013. case SNDCTL_DSP_GETTRIGGER:
  2014. return put_user((s->ctrl & CTRL_DAC1_EN) ? PCM_ENABLE_OUTPUT : 0, p);
  2015. case SNDCTL_DSP_SETTRIGGER:
  2016. if (get_user(val, p))
  2017. return -EFAULT;
  2018. if (val & PCM_ENABLE_OUTPUT) {
  2019. if (!s->dma_dac1.ready && (ret = prog_dmabuf_dac1(s)))
  2020. return ret;
  2021. s->dma_dac1.enabled = 1;
  2022. start_dac1(s);
  2023. } else {
  2024. s->dma_dac1.enabled = 0;
  2025. stop_dac1(s);
  2026. }
  2027. return 0;
  2028. case SNDCTL_DSP_GETOSPACE:
  2029. if (!s->dma_dac1.ready && (val = prog_dmabuf_dac1(s)) != 0)
  2030. return val;
  2031. spin_lock_irqsave(&s->lock, flags);
  2032. es1371_update_ptr(s);
  2033. abinfo.fragsize = s->dma_dac1.fragsize;
  2034. count = s->dma_dac1.count;
  2035. if (count < 0)
  2036. count = 0;
  2037. abinfo.bytes = s->dma_dac1.dmasize - count;
  2038. abinfo.fragstotal = s->dma_dac1.numfrag;
  2039. abinfo.fragments = abinfo.bytes >> s->dma_dac1.fragshift;
  2040. spin_unlock_irqrestore(&s->lock, flags);
  2041. return copy_to_user((void __user *)arg, &abinfo, sizeof(abinfo)) ? -EFAULT : 0;
  2042. case SNDCTL_DSP_NONBLOCK:
  2043. file->f_flags |= O_NONBLOCK;
  2044. return 0;
  2045. case SNDCTL_DSP_GETODELAY:
  2046. if (!s->dma_dac1.ready && (val = prog_dmabuf_dac1(s)) != 0)
  2047. return val;
  2048. spin_lock_irqsave(&s->lock, flags);
  2049. es1371_update_ptr(s);
  2050. count = s->dma_dac1.count;
  2051. spin_unlock_irqrestore(&s->lock, flags);
  2052. if (count < 0)
  2053. count = 0;
  2054. return put_user(count, p);
  2055. case SNDCTL_DSP_GETOPTR:
  2056. if (!s->dma_dac1.ready && (val = prog_dmabuf_dac1(s)) != 0)
  2057. return val;
  2058. spin_lock_irqsave(&s->lock, flags);
  2059. es1371_update_ptr(s);
  2060. cinfo.bytes = s->dma_dac1.total_bytes;
  2061. count = s->dma_dac1.count;
  2062. if (count < 0)
  2063. count = 0;
  2064. cinfo.blocks = count >> s->dma_dac1.fragshift;
  2065. cinfo.ptr = s->dma_dac1.hwptr;
  2066. if (s->dma_dac1.mapped)
  2067. s->dma_dac1.count &= s->dma_dac1.fragsize-1;
  2068. spin_unlock_irqrestore(&s->lock, flags);
  2069. if (copy_to_user((void __user *)arg, &cinfo, sizeof(cinfo)))
  2070. return -EFAULT;
  2071. return 0;
  2072. case SNDCTL_DSP_GETBLKSIZE:
  2073. if ((val = prog_dmabuf_dac1(s)))
  2074. return val;
  2075. return put_user(s->dma_dac1.fragsize, p);
  2076. case SNDCTL_DSP_SETFRAGMENT:
  2077. if (get_user(val, p))
  2078. return -EFAULT;
  2079. s->dma_dac1.ossfragshift = val & 0xffff;
  2080. s->dma_dac1.ossmaxfrags = (val >> 16) & 0xffff;
  2081. if (s->dma_dac1.ossfragshift < 4)
  2082. s->dma_dac1.ossfragshift = 4;
  2083. if (s->dma_dac1.ossfragshift > 15)
  2084. s->dma_dac1.ossfragshift = 15;
  2085. if (s->dma_dac1.ossmaxfrags < 4)
  2086. s->dma_dac1.ossmaxfrags = 4;
  2087. return 0;
  2088. case SNDCTL_DSP_SUBDIVIDE:
  2089. if (s->dma_dac1.subdivision)
  2090. return -EINVAL;
  2091. if (get_user(val, p))
  2092. return -EFAULT;
  2093. if (val != 1 && val != 2 && val != 4)
  2094. return -EINVAL;
  2095. s->dma_dac1.subdivision = val;
  2096. return 0;
  2097. case SOUND_PCM_READ_RATE:
  2098. return put_user(s->dac1rate, p);
  2099. case SOUND_PCM_READ_CHANNELS:
  2100. return put_user((s->sctrl & SCTRL_P1SMB) ? 2 : 1, p);
  2101. case SOUND_PCM_READ_BITS:
  2102. return put_user((s->sctrl & SCTRL_P1SEB) ? 16 : 8, p);
  2103. case SOUND_PCM_WRITE_FILTER:
  2104. case SNDCTL_DSP_SETSYNCRO:
  2105. case SOUND_PCM_READ_FILTER:
  2106. return -EINVAL;
  2107. }
  2108. return mixdev_ioctl(s->codec, cmd, arg);
  2109. }
  2110. static int es1371_open_dac(struct inode *inode, struct file *file)
  2111. {
  2112. int minor = iminor(inode);
  2113. DECLARE_WAITQUEUE(wait, current);
  2114. unsigned long flags;
  2115. struct list_head *list;
  2116. struct es1371_state *s;
  2117. for (list = devs.next; ; list = list->next) {
  2118. if (list == &devs)
  2119. return -ENODEV;
  2120. s = list_entry(list, struct es1371_state, devs);
  2121. if (!((s->dev_dac ^ minor) & ~0xf))
  2122. break;
  2123. }
  2124. VALIDATE_STATE(s);
  2125. /* we allow opening with O_RDWR, most programs do it although they will only write */
  2126. #if 0
  2127. if (file->f_mode & FMODE_READ)
  2128. return -EPERM;
  2129. #endif
  2130. if (!(file->f_mode & FMODE_WRITE))
  2131. return -EINVAL;
  2132. file->private_data = s;
  2133. /* wait for device to become free */
  2134. mutex_lock(&s->open_mutex);
  2135. while (s->open_mode & FMODE_DAC) {
  2136. if (file->f_flags & O_NONBLOCK) {
  2137. mutex_unlock(&s->open_mutex);
  2138. return -EBUSY;
  2139. }
  2140. add_wait_queue(&s->open_wait, &wait);
  2141. __set_current_state(TASK_INTERRUPTIBLE);
  2142. mutex_unlock(&s->open_mutex);
  2143. schedule();
  2144. remove_wait_queue(&s->open_wait, &wait);
  2145. set_current_state(TASK_RUNNING);
  2146. if (signal_pending(current))
  2147. return -ERESTARTSYS;
  2148. mutex_lock(&s->open_mutex);
  2149. }
  2150. s->dma_dac1.ossfragshift = s->dma_dac1.ossmaxfrags = s->dma_dac1.subdivision = 0;
  2151. s->dma_dac1.enabled = 1;
  2152. set_dac1_rate(s, 8000);
  2153. spin_lock_irqsave(&s->lock, flags);
  2154. s->sctrl &= ~SCTRL_P1FMT;
  2155. if ((minor & 0xf) == SND_DEV_DSP16)
  2156. s->sctrl |= ES1371_FMT_S16_MONO << SCTRL_SH_P1FMT;
  2157. else
  2158. s->sctrl |= ES1371_FMT_U8_MONO << SCTRL_SH_P1FMT;
  2159. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  2160. spin_unlock_irqrestore(&s->lock, flags);
  2161. s->open_mode |= FMODE_DAC;
  2162. mutex_unlock(&s->open_mutex);
  2163. return nonseekable_open(inode, file);
  2164. }
  2165. static int es1371_release_dac(struct inode *inode, struct file *file)
  2166. {
  2167. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2168. VALIDATE_STATE(s);
  2169. lock_kernel();
  2170. drain_dac1(s, file->f_flags & O_NONBLOCK);
  2171. mutex_lock(&s->open_mutex);
  2172. stop_dac1(s);
  2173. dealloc_dmabuf(s, &s->dma_dac1);
  2174. s->open_mode &= ~FMODE_DAC;
  2175. mutex_unlock(&s->open_mutex);
  2176. wake_up(&s->open_wait);
  2177. unlock_kernel();
  2178. return 0;
  2179. }
  2180. static /*const*/ struct file_operations es1371_dac_fops = {
  2181. .owner = THIS_MODULE,
  2182. .llseek = no_llseek,
  2183. .write = es1371_write_dac,
  2184. .poll = es1371_poll_dac,
  2185. .ioctl = es1371_ioctl_dac,
  2186. .mmap = es1371_mmap_dac,
  2187. .open = es1371_open_dac,
  2188. .release = es1371_release_dac,
  2189. };
  2190. /* --------------------------------------------------------------------- */
  2191. static ssize_t es1371_midi_read(struct file *file, char __user *buffer, size_t count, loff_t *ppos)
  2192. {
  2193. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2194. DECLARE_WAITQUEUE(wait, current);
  2195. ssize_t ret;
  2196. unsigned long flags;
  2197. unsigned ptr;
  2198. int cnt;
  2199. VALIDATE_STATE(s);
  2200. if (!access_ok(VERIFY_WRITE, buffer, count))
  2201. return -EFAULT;
  2202. if (count == 0)
  2203. return 0;
  2204. ret = 0;
  2205. add_wait_queue(&s->midi.iwait, &wait);
  2206. while (count > 0) {
  2207. spin_lock_irqsave(&s->lock, flags);
  2208. ptr = s->midi.ird;
  2209. cnt = MIDIINBUF - ptr;
  2210. if (s->midi.icnt < cnt)
  2211. cnt = s->midi.icnt;
  2212. if (cnt <= 0)
  2213. __set_current_state(TASK_INTERRUPTIBLE);
  2214. spin_unlock_irqrestore(&s->lock, flags);
  2215. if (cnt > count)
  2216. cnt = count;
  2217. if (cnt <= 0) {
  2218. if (file->f_flags & O_NONBLOCK) {
  2219. if (!ret)
  2220. ret = -EAGAIN;
  2221. break;
  2222. }
  2223. schedule();
  2224. if (signal_pending(current)) {
  2225. if (!ret)
  2226. ret = -ERESTARTSYS;
  2227. break;
  2228. }
  2229. continue;
  2230. }
  2231. if (copy_to_user(buffer, s->midi.ibuf + ptr, cnt)) {
  2232. if (!ret)
  2233. ret = -EFAULT;
  2234. break;
  2235. }
  2236. ptr = (ptr + cnt) % MIDIINBUF;
  2237. spin_lock_irqsave(&s->lock, flags);
  2238. s->midi.ird = ptr;
  2239. s->midi.icnt -= cnt;
  2240. spin_unlock_irqrestore(&s->lock, flags);
  2241. count -= cnt;
  2242. buffer += cnt;
  2243. ret += cnt;
  2244. break;
  2245. }
  2246. __set_current_state(TASK_RUNNING);
  2247. remove_wait_queue(&s->midi.iwait, &wait);
  2248. return ret;
  2249. }
  2250. static ssize_t es1371_midi_write(struct file *file, const char __user *buffer, size_t count, loff_t *ppos)
  2251. {
  2252. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2253. DECLARE_WAITQUEUE(wait, current);
  2254. ssize_t ret;
  2255. unsigned long flags;
  2256. unsigned ptr;
  2257. int cnt;
  2258. VALIDATE_STATE(s);
  2259. if (!access_ok(VERIFY_READ, buffer, count))
  2260. return -EFAULT;
  2261. if (count == 0)
  2262. return 0;
  2263. ret = 0;
  2264. add_wait_queue(&s->midi.owait, &wait);
  2265. while (count > 0) {
  2266. spin_lock_irqsave(&s->lock, flags);
  2267. ptr = s->midi.owr;
  2268. cnt = MIDIOUTBUF - ptr;
  2269. if (s->midi.ocnt + cnt > MIDIOUTBUF)
  2270. cnt = MIDIOUTBUF - s->midi.ocnt;
  2271. if (cnt <= 0) {
  2272. __set_current_state(TASK_INTERRUPTIBLE);
  2273. es1371_handle_midi(s);
  2274. }
  2275. spin_unlock_irqrestore(&s->lock, flags);
  2276. if (cnt > count)
  2277. cnt = count;
  2278. if (cnt <= 0) {
  2279. if (file->f_flags & O_NONBLOCK) {
  2280. if (!ret)
  2281. ret = -EAGAIN;
  2282. break;
  2283. }
  2284. schedule();
  2285. if (signal_pending(current)) {
  2286. if (!ret)
  2287. ret = -ERESTARTSYS;
  2288. break;
  2289. }
  2290. continue;
  2291. }
  2292. if (copy_from_user(s->midi.obuf + ptr, buffer, cnt)) {
  2293. if (!ret)
  2294. ret = -EFAULT;
  2295. break;
  2296. }
  2297. ptr = (ptr + cnt) % MIDIOUTBUF;
  2298. spin_lock_irqsave(&s->lock, flags);
  2299. s->midi.owr = ptr;
  2300. s->midi.ocnt += cnt;
  2301. spin_unlock_irqrestore(&s->lock, flags);
  2302. count -= cnt;
  2303. buffer += cnt;
  2304. ret += cnt;
  2305. spin_lock_irqsave(&s->lock, flags);
  2306. es1371_handle_midi(s);
  2307. spin_unlock_irqrestore(&s->lock, flags);
  2308. }
  2309. __set_current_state(TASK_RUNNING);
  2310. remove_wait_queue(&s->midi.owait, &wait);
  2311. return ret;
  2312. }
  2313. /* No kernel lock - we have our own spinlock */
  2314. static unsigned int es1371_midi_poll(struct file *file, struct poll_table_struct *wait)
  2315. {
  2316. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2317. unsigned long flags;
  2318. unsigned int mask = 0;
  2319. VALIDATE_STATE(s);
  2320. if (file->f_mode & FMODE_WRITE)
  2321. poll_wait(file, &s->midi.owait, wait);
  2322. if (file->f_mode & FMODE_READ)
  2323. poll_wait(file, &s->midi.iwait, wait);
  2324. spin_lock_irqsave(&s->lock, flags);
  2325. if (file->f_mode & FMODE_READ) {
  2326. if (s->midi.icnt > 0)
  2327. mask |= POLLIN | POLLRDNORM;
  2328. }
  2329. if (file->f_mode & FMODE_WRITE) {
  2330. if (s->midi.ocnt < MIDIOUTBUF)
  2331. mask |= POLLOUT | POLLWRNORM;
  2332. }
  2333. spin_unlock_irqrestore(&s->lock, flags);
  2334. return mask;
  2335. }
  2336. static int es1371_midi_open(struct inode *inode, struct file *file)
  2337. {
  2338. int minor = iminor(inode);
  2339. DECLARE_WAITQUEUE(wait, current);
  2340. unsigned long flags;
  2341. struct list_head *list;
  2342. struct es1371_state *s;
  2343. for (list = devs.next; ; list = list->next) {
  2344. if (list == &devs)
  2345. return -ENODEV;
  2346. s = list_entry(list, struct es1371_state, devs);
  2347. if (s->dev_midi == minor)
  2348. break;
  2349. }
  2350. VALIDATE_STATE(s);
  2351. file->private_data = s;
  2352. /* wait for device to become free */
  2353. mutex_lock(&s->open_mutex);
  2354. while (s->open_mode & (file->f_mode << FMODE_MIDI_SHIFT)) {
  2355. if (file->f_flags & O_NONBLOCK) {
  2356. mutex_unlock(&s->open_mutex);
  2357. return -EBUSY;
  2358. }
  2359. add_wait_queue(&s->open_wait, &wait);
  2360. __set_current_state(TASK_INTERRUPTIBLE);
  2361. mutex_unlock(&s->open_mutex);
  2362. schedule();
  2363. remove_wait_queue(&s->open_wait, &wait);
  2364. set_current_state(TASK_RUNNING);
  2365. if (signal_pending(current))
  2366. return -ERESTARTSYS;
  2367. mutex_lock(&s->open_mutex);
  2368. }
  2369. spin_lock_irqsave(&s->lock, flags);
  2370. if (!(s->open_mode & (FMODE_MIDI_READ | FMODE_MIDI_WRITE))) {
  2371. s->midi.ird = s->midi.iwr = s->midi.icnt = 0;
  2372. s->midi.ord = s->midi.owr = s->midi.ocnt = 0;
  2373. outb(UCTRL_CNTRL_SWR, s->io+ES1371_REG_UART_CONTROL);
  2374. outb(0, s->io+ES1371_REG_UART_CONTROL);
  2375. outb(0, s->io+ES1371_REG_UART_TEST);
  2376. }
  2377. if (file->f_mode & FMODE_READ) {
  2378. s->midi.ird = s->midi.iwr = s->midi.icnt = 0;
  2379. }
  2380. if (file->f_mode & FMODE_WRITE) {
  2381. s->midi.ord = s->midi.owr = s->midi.ocnt = 0;
  2382. }
  2383. s->ctrl |= CTRL_UART_EN;
  2384. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  2385. es1371_handle_midi(s);
  2386. spin_unlock_irqrestore(&s->lock, flags);
  2387. s->open_mode |= (file->f_mode << FMODE_MIDI_SHIFT) & (FMODE_MIDI_READ | FMODE_MIDI_WRITE);
  2388. mutex_unlock(&s->open_mutex);
  2389. return nonseekable_open(inode, file);
  2390. }
  2391. static int es1371_midi_release(struct inode *inode, struct file *file)
  2392. {
  2393. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2394. DECLARE_WAITQUEUE(wait, current);
  2395. unsigned long flags;
  2396. unsigned count, tmo;
  2397. VALIDATE_STATE(s);
  2398. lock_kernel();
  2399. if (file->f_mode & FMODE_WRITE) {
  2400. add_wait_queue(&s->midi.owait, &wait);
  2401. for (;;) {
  2402. __set_current_state(TASK_INTERRUPTIBLE);
  2403. spin_lock_irqsave(&s->lock, flags);
  2404. count = s->midi.ocnt;
  2405. spin_unlock_irqrestore(&s->lock, flags);
  2406. if (count <= 0)
  2407. break;
  2408. if (signal_pending(current))
  2409. break;
  2410. if (file->f_flags & O_NONBLOCK)
  2411. break;
  2412. tmo = (count * HZ) / 3100;
  2413. if (!schedule_timeout(tmo ? : 1) && tmo)
  2414. printk(KERN_DEBUG PFX "midi timed out??\n");
  2415. }
  2416. remove_wait_queue(&s->midi.owait, &wait);
  2417. set_current_state(TASK_RUNNING);
  2418. }
  2419. mutex_lock(&s->open_mutex);
  2420. s->open_mode &= ~((file->f_mode << FMODE_MIDI_SHIFT) & (FMODE_MIDI_READ|FMODE_MIDI_WRITE));
  2421. spin_lock_irqsave(&s->lock, flags);
  2422. if (!(s->open_mode & (FMODE_MIDI_READ | FMODE_MIDI_WRITE))) {
  2423. s->ctrl &= ~CTRL_UART_EN;
  2424. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  2425. }
  2426. spin_unlock_irqrestore(&s->lock, flags);
  2427. mutex_unlock(&s->open_mutex);
  2428. wake_up(&s->open_wait);
  2429. unlock_kernel();
  2430. return 0;
  2431. }
  2432. static /*const*/ struct file_operations es1371_midi_fops = {
  2433. .owner = THIS_MODULE,
  2434. .llseek = no_llseek,
  2435. .read = es1371_midi_read,
  2436. .write = es1371_midi_write,
  2437. .poll = es1371_midi_poll,
  2438. .open = es1371_midi_open,
  2439. .release = es1371_midi_release,
  2440. };
  2441. /* --------------------------------------------------------------------- */
  2442. /*
  2443. * for debugging purposes, we'll create a proc device that dumps the
  2444. * CODEC chipstate
  2445. */
  2446. #ifdef ES1371_DEBUG
  2447. static int proc_es1371_dump (char *buf, char **start, off_t fpos, int length, int *eof, void *data)
  2448. {
  2449. struct es1371_state *s;
  2450. int cnt, len = 0;
  2451. if (list_empty(&devs))
  2452. return 0;
  2453. s = list_entry(devs.next, struct es1371_state, devs);
  2454. /* print out header */
  2455. len += sprintf(buf + len, "\t\tCreative ES137x Debug Dump-o-matic\n");
  2456. /* print out CODEC state */
  2457. len += sprintf (buf + len, "AC97 CODEC state\n");
  2458. for (cnt=0; cnt <= 0x7e; cnt = cnt +2)
  2459. len+= sprintf (buf + len, "reg:0x%02x val:0x%04x\n", cnt, rdcodec(s->codec, cnt));
  2460. if (fpos >=len){
  2461. *start = buf;
  2462. *eof =1;
  2463. return 0;
  2464. }
  2465. *start = buf + fpos;
  2466. if ((len -= fpos) > length)
  2467. return length;
  2468. *eof =1;
  2469. return len;
  2470. }
  2471. #endif /* ES1371_DEBUG */
  2472. /* --------------------------------------------------------------------- */
  2473. /* maximum number of devices; only used for command line params */
  2474. #define NR_DEVICE 5
  2475. static int spdif[NR_DEVICE];
  2476. static int nomix[NR_DEVICE];
  2477. static int amplifier[NR_DEVICE];
  2478. static unsigned int devindex;
  2479. module_param_array(spdif, bool, NULL, 0);
  2480. MODULE_PARM_DESC(spdif, "if 1 the output is in S/PDIF digital mode");
  2481. module_param_array(nomix, bool, NULL, 0);
  2482. MODULE_PARM_DESC(nomix, "if 1 no analog audio is mixed to the digital output");
  2483. module_param_array(amplifier, bool, NULL, 0);
  2484. MODULE_PARM_DESC(amplifier, "Set to 1 if the machine needs the amp control enabling (many laptops)");
  2485. MODULE_AUTHOR("Thomas M. Sailer, sailer@ife.ee.ethz.ch, hb9jnx@hb9w.che.eu");
  2486. MODULE_DESCRIPTION("ES1371 AudioPCI97 Driver");
  2487. MODULE_LICENSE("GPL");
  2488. /* --------------------------------------------------------------------- */
  2489. static struct initvol {
  2490. int mixch;
  2491. int vol;
  2492. } initvol[] __devinitdata = {
  2493. { SOUND_MIXER_WRITE_LINE, 0x4040 },
  2494. { SOUND_MIXER_WRITE_CD, 0x4040 },
  2495. { MIXER_WRITE(SOUND_MIXER_VIDEO), 0x4040 },
  2496. { SOUND_MIXER_WRITE_LINE1, 0x4040 },
  2497. { SOUND_MIXER_WRITE_PCM, 0x4040 },
  2498. { SOUND_MIXER_WRITE_VOLUME, 0x4040 },
  2499. { MIXER_WRITE(SOUND_MIXER_PHONEOUT), 0x4040 },
  2500. { SOUND_MIXER_WRITE_OGAIN, 0x4040 },
  2501. { MIXER_WRITE(SOUND_MIXER_PHONEIN), 0x4040 },
  2502. { SOUND_MIXER_WRITE_SPEAKER, 0x4040 },
  2503. { SOUND_MIXER_WRITE_MIC, 0x4040 },
  2504. { SOUND_MIXER_WRITE_RECLEV, 0x4040 },
  2505. { SOUND_MIXER_WRITE_IGAIN, 0x4040 }
  2506. };
  2507. static struct
  2508. {
  2509. short svid, sdid;
  2510. } amplifier_needed[] =
  2511. {
  2512. { 0x107B, 0x2150 }, /* Gateway Solo 2150 */
  2513. { 0x13BD, 0x100C }, /* Mebius PC-MJ100V */
  2514. { 0x1102, 0x5938 }, /* Targa Xtender 300 */
  2515. { 0x1102, 0x8938 }, /* IPC notebook */
  2516. { PCI_ANY_ID, PCI_ANY_ID }
  2517. };
  2518. #ifdef SUPPORT_JOYSTICK
  2519. static int __devinit es1371_register_gameport(struct es1371_state *s)
  2520. {
  2521. struct gameport *gp;
  2522. int gpio;
  2523. for (gpio = 0x218; gpio >= 0x200; gpio -= 0x08)
  2524. if (request_region(gpio, JOY_EXTENT, "es1371"))
  2525. break;
  2526. if (gpio < 0x200) {
  2527. printk(KERN_ERR PFX "no free joystick address found\n");
  2528. return -EBUSY;
  2529. }
  2530. s->gameport = gp = gameport_allocate_port();
  2531. if (!gp) {
  2532. printk(KERN_ERR PFX "can not allocate memory for gameport\n");
  2533. release_region(gpio, JOY_EXTENT);
  2534. return -ENOMEM;
  2535. }
  2536. gameport_set_name(gp, "ESS1371 Gameport");
  2537. gameport_set_phys(gp, "isa%04x/gameport0", gpio);
  2538. gp->dev.parent = &s->dev->dev;
  2539. gp->io = gpio;
  2540. s->ctrl |= CTRL_JYSTK_EN | (((gpio >> 3) & CTRL_JOY_MASK) << CTRL_JOY_SHIFT);
  2541. outl(s->ctrl, s->io + ES1371_REG_CONTROL);
  2542. gameport_register_port(gp);
  2543. return 0;
  2544. }
  2545. static inline void es1371_unregister_gameport(struct es1371_state *s)
  2546. {
  2547. if (s->gameport) {
  2548. int gpio = s->gameport->io;
  2549. gameport_unregister_port(s->gameport);
  2550. release_region(gpio, JOY_EXTENT);
  2551. }
  2552. }
  2553. #else
  2554. static inline int es1371_register_gameport(struct es1371_state *s) { return -ENOSYS; }
  2555. static inline void es1371_unregister_gameport(struct es1371_state *s) { }
  2556. #endif /* SUPPORT_JOYSTICK */
  2557. static int __devinit es1371_probe(struct pci_dev *pcidev, const struct pci_device_id *pciid)
  2558. {
  2559. struct es1371_state *s;
  2560. mm_segment_t fs;
  2561. int i, val, res = -1;
  2562. int idx;
  2563. unsigned long tmo;
  2564. signed long tmo2;
  2565. unsigned int cssr;
  2566. if ((res=pci_enable_device(pcidev)))
  2567. return res;
  2568. if (!(pci_resource_flags(pcidev, 0) & IORESOURCE_IO))
  2569. return -ENODEV;
  2570. if (pcidev->irq == 0)
  2571. return -ENODEV;
  2572. i = pci_set_dma_mask(pcidev, DMA_32BIT_MASK);
  2573. if (i) {
  2574. printk(KERN_WARNING "es1371: architecture does not support 32bit PCI busmaster DMA\n");
  2575. return i;
  2576. }
  2577. if (!(s = kmalloc(sizeof(struct es1371_state), GFP_KERNEL))) {
  2578. printk(KERN_WARNING PFX "out of memory\n");
  2579. return -ENOMEM;
  2580. }
  2581. memset(s, 0, sizeof(struct es1371_state));
  2582. s->codec = ac97_alloc_codec();
  2583. if(s->codec == NULL)
  2584. goto err_codec;
  2585. init_waitqueue_head(&s->dma_adc.wait);
  2586. init_waitqueue_head(&s->dma_dac1.wait);
  2587. init_waitqueue_head(&s->dma_dac2.wait);
  2588. init_waitqueue_head(&s->open_wait);
  2589. init_waitqueue_head(&s->midi.iwait);
  2590. init_waitqueue_head(&s->midi.owait);
  2591. mutex_init(&s->open_mutex);
  2592. spin_lock_init(&s->lock);
  2593. s->magic = ES1371_MAGIC;
  2594. s->dev = pcidev;
  2595. s->io = pci_resource_start(pcidev, 0);
  2596. s->irq = pcidev->irq;
  2597. s->vendor = pcidev->vendor;
  2598. s->device = pcidev->device;
  2599. pci_read_config_byte(pcidev, PCI_REVISION_ID, &s->rev);
  2600. s->codec->private_data = s;
  2601. s->codec->id = 0;
  2602. s->codec->codec_read = rdcodec;
  2603. s->codec->codec_write = wrcodec;
  2604. printk(KERN_INFO PFX "found chip, vendor id 0x%04x device id 0x%04x revision 0x%02x\n",
  2605. s->vendor, s->device, s->rev);
  2606. if (!request_region(s->io, ES1371_EXTENT, "es1371")) {
  2607. printk(KERN_ERR PFX "io ports %#lx-%#lx in use\n", s->io, s->io+ES1371_EXTENT-1);
  2608. res = -EBUSY;
  2609. goto err_region;
  2610. }
  2611. if ((res=request_irq(s->irq, es1371_interrupt, IRQF_SHARED, "es1371",s))) {
  2612. printk(KERN_ERR PFX "irq %u in use\n", s->irq);
  2613. goto err_irq;
  2614. }
  2615. printk(KERN_INFO PFX "found es1371 rev %d at io %#lx irq %u\n",
  2616. s->rev, s->io, s->irq);
  2617. /* register devices */
  2618. if ((res=(s->dev_audio = register_sound_dsp(&es1371_audio_fops,-1)))<0)
  2619. goto err_dev1;
  2620. if ((res=(s->codec->dev_mixer = register_sound_mixer(&es1371_mixer_fops, -1))) < 0)
  2621. goto err_dev2;
  2622. if ((res=(s->dev_dac = register_sound_dsp(&es1371_dac_fops, -1))) < 0)
  2623. goto err_dev3;
  2624. if ((res=(s->dev_midi = register_sound_midi(&es1371_midi_fops, -1)))<0 )
  2625. goto err_dev4;
  2626. #ifdef ES1371_DEBUG
  2627. /* initialize the debug proc device */
  2628. s->ps = create_proc_read_entry("es1371",0,NULL,proc_es1371_dump,NULL);
  2629. #endif /* ES1371_DEBUG */
  2630. /* initialize codec registers */
  2631. s->ctrl = 0;
  2632. /* Check amplifier requirements */
  2633. if (amplifier[devindex])
  2634. s->ctrl |= CTRL_GPIO_OUT0;
  2635. else for(idx = 0; amplifier_needed[idx].svid != PCI_ANY_ID; idx++)
  2636. {
  2637. if(pcidev->subsystem_vendor == amplifier_needed[idx].svid &&
  2638. pcidev->subsystem_device == amplifier_needed[idx].sdid)
  2639. {
  2640. s->ctrl |= CTRL_GPIO_OUT0; /* turn internal amplifier on */
  2641. printk(KERN_INFO PFX "Enabling internal amplifier.\n");
  2642. }
  2643. }
  2644. s->sctrl = 0;
  2645. cssr = 0;
  2646. s->spdif_volume = -1;
  2647. /* check to see if s/pdif mode is being requested */
  2648. if (spdif[devindex]) {
  2649. if (s->rev >= 4) {
  2650. printk(KERN_INFO PFX "enabling S/PDIF output\n");
  2651. s->spdif_volume = 0;
  2652. cssr |= STAT_EN_SPDIF;
  2653. s->ctrl |= CTRL_SPDIFEN_B;
  2654. if (nomix[devindex]) /* don't mix analog inputs to s/pdif output */
  2655. s->ctrl |= CTRL_RECEN_B;
  2656. } else {
  2657. printk(KERN_ERR PFX "revision %d does not support S/PDIF\n", s->rev);
  2658. }
  2659. }
  2660. /* initialize the chips */
  2661. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  2662. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  2663. outl(LEGACY_JFAST, s->io+ES1371_REG_LEGACY);
  2664. pci_set_master(pcidev); /* enable bus mastering */
  2665. /* if we are a 5880 turn on the AC97 */
  2666. if (s->vendor == PCI_VENDOR_ID_ENSONIQ &&
  2667. ((s->device == PCI_DEVICE_ID_ENSONIQ_CT5880 && s->rev >= CT5880REV_CT5880_C) ||
  2668. (s->device == PCI_DEVICE_ID_ENSONIQ_ES1371 && s->rev == ES1371REV_CT5880_A) ||
  2669. (s->device == PCI_DEVICE_ID_ENSONIQ_ES1371 && s->rev == ES1371REV_ES1373_8))) {
  2670. cssr |= CSTAT_5880_AC97_RST;
  2671. outl(cssr, s->io+ES1371_REG_STATUS);
  2672. /* need to delay around 20ms(bleech) to give
  2673. some CODECs enough time to wakeup */
  2674. tmo = jiffies + (HZ / 50) + 1;
  2675. for (;;) {
  2676. tmo2 = tmo - jiffies;
  2677. if (tmo2 <= 0)
  2678. break;
  2679. schedule_timeout(tmo2);
  2680. }
  2681. }
  2682. /* AC97 warm reset to start the bitclk */
  2683. outl(s->ctrl | CTRL_SYNCRES, s->io+ES1371_REG_CONTROL);
  2684. udelay(2);
  2685. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  2686. /* init the sample rate converter */
  2687. src_init(s);
  2688. /* codec init */
  2689. if (!ac97_probe_codec(s->codec)) {
  2690. res = -ENODEV;
  2691. goto err_gp;
  2692. }
  2693. /* set default values */
  2694. fs = get_fs();
  2695. set_fs(KERNEL_DS);
  2696. val = SOUND_MASK_LINE;
  2697. mixdev_ioctl(s->codec, SOUND_MIXER_WRITE_RECSRC, (unsigned long)&val);
  2698. for (i = 0; i < sizeof(initvol)/sizeof(initvol[0]); i++) {
  2699. val = initvol[i].vol;
  2700. mixdev_ioctl(s->codec, initvol[i].mixch, (unsigned long)&val);
  2701. }
  2702. /* mute master and PCM when in S/PDIF mode */
  2703. if (s->spdif_volume != -1) {
  2704. val = 0x0000;
  2705. s->codec->mixer_ioctl(s->codec, SOUND_MIXER_WRITE_VOLUME, (unsigned long)&val);
  2706. s->codec->mixer_ioctl(s->codec, SOUND_MIXER_WRITE_PCM, (unsigned long)&val);
  2707. }
  2708. set_fs(fs);
  2709. /* turn on S/PDIF output driver if requested */
  2710. outl(cssr, s->io+ES1371_REG_STATUS);
  2711. es1371_register_gameport(s);
  2712. /* store it in the driver field */
  2713. pci_set_drvdata(pcidev, s);
  2714. /* put it into driver list */
  2715. list_add_tail(&s->devs, &devs);
  2716. /* increment devindex */
  2717. if (devindex < NR_DEVICE-1)
  2718. devindex++;
  2719. return 0;
  2720. err_gp:
  2721. #ifdef ES1371_DEBUG
  2722. if (s->ps)
  2723. remove_proc_entry("es1371", NULL);
  2724. #endif
  2725. unregister_sound_midi(s->dev_midi);
  2726. err_dev4:
  2727. unregister_sound_dsp(s->dev_dac);
  2728. err_dev3:
  2729. unregister_sound_mixer(s->codec->dev_mixer);
  2730. err_dev2:
  2731. unregister_sound_dsp(s->dev_audio);
  2732. err_dev1:
  2733. printk(KERN_ERR PFX "cannot register misc device\n");
  2734. free_irq(s->irq, s);
  2735. err_irq:
  2736. release_region(s->io, ES1371_EXTENT);
  2737. err_region:
  2738. err_codec:
  2739. ac97_release_codec(s->codec);
  2740. kfree(s);
  2741. return res;
  2742. }
  2743. static void __devexit es1371_remove(struct pci_dev *dev)
  2744. {
  2745. struct es1371_state *s = pci_get_drvdata(dev);
  2746. if (!s)
  2747. return;
  2748. list_del(&s->devs);
  2749. #ifdef ES1371_DEBUG
  2750. if (s->ps)
  2751. remove_proc_entry("es1371", NULL);
  2752. #endif /* ES1371_DEBUG */
  2753. outl(0, s->io+ES1371_REG_CONTROL); /* switch everything off */
  2754. outl(0, s->io+ES1371_REG_SERIAL_CONTROL); /* clear serial interrupts */
  2755. synchronize_irq(s->irq);
  2756. free_irq(s->irq, s);
  2757. es1371_unregister_gameport(s);
  2758. release_region(s->io, ES1371_EXTENT);
  2759. unregister_sound_dsp(s->dev_audio);
  2760. unregister_sound_mixer(s->codec->dev_mixer);
  2761. unregister_sound_dsp(s->dev_dac);
  2762. unregister_sound_midi(s->dev_midi);
  2763. ac97_release_codec(s->codec);
  2764. kfree(s);
  2765. pci_set_drvdata(dev, NULL);
  2766. }
  2767. static struct pci_device_id id_table[] = {
  2768. { PCI_VENDOR_ID_ENSONIQ, PCI_DEVICE_ID_ENSONIQ_ES1371, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
  2769. { PCI_VENDOR_ID_ENSONIQ, PCI_DEVICE_ID_ENSONIQ_CT5880, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
  2770. { PCI_VENDOR_ID_ECTIVA, PCI_DEVICE_ID_ECTIVA_EV1938, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
  2771. { 0, }
  2772. };
  2773. MODULE_DEVICE_TABLE(pci, id_table);
  2774. static struct pci_driver es1371_driver = {
  2775. .name = "es1371",
  2776. .id_table = id_table,
  2777. .probe = es1371_probe,
  2778. .remove = __devexit_p(es1371_remove),
  2779. };
  2780. static int __init init_es1371(void)
  2781. {
  2782. printk(KERN_INFO PFX "version v0.32 time " __TIME__ " " __DATE__ "\n");
  2783. return pci_register_driver(&es1371_driver);
  2784. }
  2785. static void __exit cleanup_es1371(void)
  2786. {
  2787. printk(KERN_INFO PFX "unloading\n");
  2788. pci_unregister_driver(&es1371_driver);
  2789. }
  2790. module_init(init_es1371);
  2791. module_exit(cleanup_es1371);
  2792. /* --------------------------------------------------------------------- */
  2793. #ifndef MODULE
  2794. /* format is: es1371=[spdif,[nomix,[amplifier]]] */
  2795. static int __init es1371_setup(char *str)
  2796. {
  2797. static unsigned __initdata nr_dev = 0;
  2798. if (nr_dev >= NR_DEVICE)
  2799. return 0;
  2800. (void)
  2801. ((get_option(&str, &spdif[nr_dev]) == 2)
  2802. && (get_option(&str, &nomix[nr_dev]) == 2)
  2803. && (get_option(&str, &amplifier[nr_dev])));
  2804. nr_dev++;
  2805. return 1;
  2806. }
  2807. __setup("es1371=", es1371_setup);
  2808. #endif /* MODULE */