system.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. #ifndef __ASM_SH_SYSTEM_H
  2. #define __ASM_SH_SYSTEM_H
  3. /*
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. */
  7. #include <linux/irqflags.h>
  8. #include <asm/types.h>
  9. /*
  10. * switch_to() should switch tasks to task nr n, first
  11. */
  12. #define switch_to(prev, next, last) do { \
  13. struct task_struct *__last; \
  14. register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp; \
  15. register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc; \
  16. register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev; \
  17. register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next; \
  18. register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp; \
  19. register unsigned long __ts7 __asm__ ("r7") = next->thread.pc; \
  20. __asm__ __volatile__ (".balign 4\n\t" \
  21. "stc.l gbr, @-r15\n\t" \
  22. "sts.l pr, @-r15\n\t" \
  23. "mov.l r8, @-r15\n\t" \
  24. "mov.l r9, @-r15\n\t" \
  25. "mov.l r10, @-r15\n\t" \
  26. "mov.l r11, @-r15\n\t" \
  27. "mov.l r12, @-r15\n\t" \
  28. "mov.l r13, @-r15\n\t" \
  29. "mov.l r14, @-r15\n\t" \
  30. "mov.l r15, @r1 ! save SP\n\t" \
  31. "mov.l @r6, r15 ! change to new stack\n\t" \
  32. "mova 1f, %0\n\t" \
  33. "mov.l %0, @r2 ! save PC\n\t" \
  34. "mov.l 2f, %0\n\t" \
  35. "jmp @%0 ! call __switch_to\n\t" \
  36. " lds r7, pr ! with return to new PC\n\t" \
  37. ".balign 4\n" \
  38. "2:\n\t" \
  39. ".long __switch_to\n" \
  40. "1:\n\t" \
  41. "mov.l @r15+, r14\n\t" \
  42. "mov.l @r15+, r13\n\t" \
  43. "mov.l @r15+, r12\n\t" \
  44. "mov.l @r15+, r11\n\t" \
  45. "mov.l @r15+, r10\n\t" \
  46. "mov.l @r15+, r9\n\t" \
  47. "mov.l @r15+, r8\n\t" \
  48. "lds.l @r15+, pr\n\t" \
  49. "ldc.l @r15+, gbr\n\t" \
  50. : "=z" (__last) \
  51. : "r" (__ts1), "r" (__ts2), "r" (__ts4), \
  52. "r" (__ts5), "r" (__ts6), "r" (__ts7) \
  53. : "r3", "t"); \
  54. last = __last; \
  55. } while (0)
  56. /*
  57. * On SMP systems, when the scheduler does migration-cost autodetection,
  58. * it needs a way to flush as much of the CPU's caches as possible.
  59. *
  60. * TODO: fill this in!
  61. */
  62. static inline void sched_cacheflush(void)
  63. {
  64. }
  65. #ifdef CONFIG_CPU_SH4A
  66. #define __icbi() \
  67. { \
  68. unsigned long __addr; \
  69. __addr = 0xa8000000; \
  70. __asm__ __volatile__( \
  71. "icbi %0\n\t" \
  72. : /* no output */ \
  73. : "m" (__m(__addr))); \
  74. }
  75. #endif
  76. static inline unsigned long tas(volatile int *m)
  77. {
  78. unsigned long retval;
  79. __asm__ __volatile__ ("tas.b @%1\n\t"
  80. "movt %0"
  81. : "=r" (retval): "r" (m): "t", "memory");
  82. return retval;
  83. }
  84. /*
  85. * A brief note on ctrl_barrier(), the control register write barrier.
  86. *
  87. * Legacy SH cores typically require a sequence of 8 nops after
  88. * modification of a control register in order for the changes to take
  89. * effect. On newer cores (like the sh4a and sh5) this is accomplished
  90. * with icbi.
  91. *
  92. * Also note that on sh4a in the icbi case we can forego a synco for the
  93. * write barrier, as it's not necessary for control registers.
  94. *
  95. * Historically we have only done this type of barrier for the MMUCR, but
  96. * it's also necessary for the CCR, so we make it generic here instead.
  97. */
  98. #ifdef CONFIG_CPU_SH4A
  99. #define mb() __asm__ __volatile__ ("synco": : :"memory")
  100. #define rmb() mb()
  101. #define wmb() __asm__ __volatile__ ("synco": : :"memory")
  102. #define ctrl_barrier() __icbi()
  103. #define read_barrier_depends() do { } while(0)
  104. #else
  105. #define mb() __asm__ __volatile__ ("": : :"memory")
  106. #define rmb() mb()
  107. #define wmb() __asm__ __volatile__ ("": : :"memory")
  108. #define ctrl_barrier() __asm__ __volatile__ ("nop;nop;nop;nop;nop;nop;nop;nop")
  109. #define read_barrier_depends() do { } while(0)
  110. #endif
  111. #ifdef CONFIG_SMP
  112. #define smp_mb() mb()
  113. #define smp_rmb() rmb()
  114. #define smp_wmb() wmb()
  115. #define smp_read_barrier_depends() read_barrier_depends()
  116. #else
  117. #define smp_mb() barrier()
  118. #define smp_rmb() barrier()
  119. #define smp_wmb() barrier()
  120. #define smp_read_barrier_depends() do { } while(0)
  121. #endif
  122. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  123. /*
  124. * Jump to P2 area.
  125. * When handling TLB or caches, we need to do it from P2 area.
  126. */
  127. #define jump_to_P2() \
  128. do { \
  129. unsigned long __dummy; \
  130. __asm__ __volatile__( \
  131. "mov.l 1f, %0\n\t" \
  132. "or %1, %0\n\t" \
  133. "jmp @%0\n\t" \
  134. " nop\n\t" \
  135. ".balign 4\n" \
  136. "1: .long 2f\n" \
  137. "2:" \
  138. : "=&r" (__dummy) \
  139. : "r" (0x20000000)); \
  140. } while (0)
  141. /*
  142. * Back to P1 area.
  143. */
  144. #define back_to_P1() \
  145. do { \
  146. unsigned long __dummy; \
  147. ctrl_barrier(); \
  148. __asm__ __volatile__( \
  149. "mov.l 1f, %0\n\t" \
  150. "jmp @%0\n\t" \
  151. " nop\n\t" \
  152. ".balign 4\n" \
  153. "1: .long 2f\n" \
  154. "2:" \
  155. : "=&r" (__dummy)); \
  156. } while (0)
  157. static inline unsigned long xchg_u32(volatile u32 *m, unsigned long val)
  158. {
  159. unsigned long flags, retval;
  160. local_irq_save(flags);
  161. retval = *m;
  162. *m = val;
  163. local_irq_restore(flags);
  164. return retval;
  165. }
  166. static inline unsigned long xchg_u8(volatile u8 *m, unsigned long val)
  167. {
  168. unsigned long flags, retval;
  169. local_irq_save(flags);
  170. retval = *m;
  171. *m = val & 0xff;
  172. local_irq_restore(flags);
  173. return retval;
  174. }
  175. extern void __xchg_called_with_bad_pointer(void);
  176. #define __xchg(ptr, x, size) \
  177. ({ \
  178. unsigned long __xchg__res; \
  179. volatile void *__xchg_ptr = (ptr); \
  180. switch (size) { \
  181. case 4: \
  182. __xchg__res = xchg_u32(__xchg_ptr, x); \
  183. break; \
  184. case 1: \
  185. __xchg__res = xchg_u8(__xchg_ptr, x); \
  186. break; \
  187. default: \
  188. __xchg_called_with_bad_pointer(); \
  189. __xchg__res = x; \
  190. break; \
  191. } \
  192. \
  193. __xchg__res; \
  194. })
  195. #define xchg(ptr,x) \
  196. ((__typeof__(*(ptr)))__xchg((ptr),(unsigned long)(x), sizeof(*(ptr))))
  197. static inline unsigned long __cmpxchg_u32(volatile int * m, unsigned long old,
  198. unsigned long new)
  199. {
  200. __u32 retval;
  201. unsigned long flags;
  202. local_irq_save(flags);
  203. retval = *m;
  204. if (retval == old)
  205. *m = new;
  206. local_irq_restore(flags); /* implies memory barrier */
  207. return retval;
  208. }
  209. /* This function doesn't exist, so you'll get a linker error
  210. * if something tries to do an invalid cmpxchg(). */
  211. extern void __cmpxchg_called_with_bad_pointer(void);
  212. #define __HAVE_ARCH_CMPXCHG 1
  213. static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
  214. unsigned long new, int size)
  215. {
  216. switch (size) {
  217. case 4:
  218. return __cmpxchg_u32(ptr, old, new);
  219. }
  220. __cmpxchg_called_with_bad_pointer();
  221. return old;
  222. }
  223. #define cmpxchg(ptr,o,n) \
  224. ({ \
  225. __typeof__(*(ptr)) _o_ = (o); \
  226. __typeof__(*(ptr)) _n_ = (n); \
  227. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  228. (unsigned long)_n_, sizeof(*(ptr))); \
  229. })
  230. extern void *set_exception_table_vec(unsigned int vec, void *handler);
  231. static inline void *set_exception_table_evt(unsigned int evt, void *handler)
  232. {
  233. return set_exception_table_vec(evt >> 5, handler);
  234. }
  235. /* XXX
  236. * disable hlt during certain critical i/o operations
  237. */
  238. #define HAVE_DISABLE_HLT
  239. void disable_hlt(void);
  240. void enable_hlt(void);
  241. #define arch_align_stack(x) (x)
  242. #endif