irq.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. #ifndef __ASM_SH_IRQ_H
  2. #define __ASM_SH_IRQ_H
  3. #include <asm/machvec.h>
  4. #include <asm/ptrace.h> /* for pt_regs */
  5. /* NR_IRQS is made from three components:
  6. * 1. ONCHIP_NR_IRQS - number of IRLS + on-chip peripherial modules
  7. * 2. PINT_NR_IRQS - number of PINT interrupts
  8. * 3. OFFCHIP_NR_IRQS - numbe of IRQs from off-chip peripherial modules
  9. */
  10. /* 1. ONCHIP_NR_IRQS */
  11. #if defined(CONFIG_CPU_SUBTYPE_SH7604)
  12. # define ONCHIP_NR_IRQS 24 // Actually 21
  13. #elif defined(CONFIG_CPU_SUBTYPE_SH7707)
  14. # define ONCHIP_NR_IRQS 64
  15. # define PINT_NR_IRQS 16
  16. #elif defined(CONFIG_CPU_SUBTYPE_SH7708)
  17. # define ONCHIP_NR_IRQS 32
  18. #elif defined(CONFIG_CPU_SUBTYPE_SH7709) || \
  19. defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  20. defined(CONFIG_CPU_SUBTYPE_SH7705)
  21. # define ONCHIP_NR_IRQS 64 // Actually 61
  22. # define PINT_NR_IRQS 16
  23. #elif defined(CONFIG_CPU_SUBTYPE_SH7710)
  24. # define ONCHIP_NR_IRQS 104
  25. #elif defined(CONFIG_CPU_SUBTYPE_SH7750)
  26. # define ONCHIP_NR_IRQS 48 // Actually 44
  27. #elif defined(CONFIG_CPU_SUBTYPE_SH7751)
  28. # define ONCHIP_NR_IRQS 72
  29. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  30. # define ONCHIP_NR_IRQS 112 /* XXX */
  31. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  32. # define ONCHIP_NR_IRQS 72
  33. #elif defined(CONFIG_CPU_SUBTYPE_ST40STB1)
  34. # define ONCHIP_NR_IRQS 144
  35. #elif defined(CONFIG_CPU_SUBTYPE_SH7300) || \
  36. defined(CONFIG_CPU_SUBTYPE_SH73180) || \
  37. defined(CONFIG_CPU_SUBTYPE_SH7343) || \
  38. defined(CONFIG_CPU_SUBTYPE_SH7722)
  39. # define ONCHIP_NR_IRQS 109
  40. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  41. # define ONCHIP_NR_IRQS 111
  42. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  43. # define ONCHIP_NR_IRQS 256
  44. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  45. # define ONCHIP_NR_IRQS 128
  46. #elif defined(CONFIG_SH_UNKNOWN) /* Most be last */
  47. # define ONCHIP_NR_IRQS 144
  48. #endif
  49. /* 2. PINT_NR_IRQS */
  50. #ifdef CONFIG_SH_UNKNOWN
  51. # define PINT_NR_IRQS 16
  52. #else
  53. # ifndef PINT_NR_IRQS
  54. # define PINT_NR_IRQS 0
  55. # endif
  56. #endif
  57. #if PINT_NR_IRQS > 0
  58. # define PINT_IRQ_BASE ONCHIP_NR_IRQS
  59. #endif
  60. /* 3. OFFCHIP_NR_IRQS */
  61. #if defined(CONFIG_HD64461)
  62. # define OFFCHIP_NR_IRQS 18
  63. #elif defined (CONFIG_SH_BIGSUR) /* must be before CONFIG_HD64465 */
  64. # define OFFCHIP_NR_IRQS 48
  65. #elif defined(CONFIG_HD64465)
  66. # define OFFCHIP_NR_IRQS 16
  67. #elif defined (CONFIG_SH_EC3104)
  68. # define OFFCHIP_NR_IRQS 16
  69. #elif defined (CONFIG_SH_DREAMCAST)
  70. # define OFFCHIP_NR_IRQS 96
  71. #elif defined (CONFIG_SH_TITAN)
  72. # define OFFCHIP_NR_IRQS 4
  73. #elif defined(CONFIG_SH_R7780RP)
  74. # define OFFCHIP_NR_IRQS 16
  75. #elif defined(CONFIG_SH_7343_SOLUTION_ENGINE)
  76. # define OFFCHIP_NR_IRQS 12
  77. #elif defined(CONFIG_SH_7722_SOLUTION_ENGINE)
  78. # define OFFCHIP_NR_IRQS 14
  79. #elif defined(CONFIG_SH_UNKNOWN)
  80. # define OFFCHIP_NR_IRQS 16 /* Must also be last */
  81. #else
  82. # define OFFCHIP_NR_IRQS 0
  83. #endif
  84. #if OFFCHIP_NR_IRQS > 0
  85. # define OFFCHIP_IRQ_BASE (ONCHIP_NR_IRQS + PINT_NR_IRQS)
  86. #endif
  87. /* NR_IRQS. 1+2+3 */
  88. #define NR_IRQS (ONCHIP_NR_IRQS + PINT_NR_IRQS + OFFCHIP_NR_IRQS)
  89. /*
  90. * Convert back and forth between INTEVT and IRQ values.
  91. */
  92. #define evt2irq(evt) (((evt) >> 5) - 16)
  93. #define irq2evt(irq) (((irq) + 16) << 5)
  94. /*
  95. * Simple Mask Register Support
  96. */
  97. extern void make_maskreg_irq(unsigned int irq);
  98. extern unsigned short *irq_mask_register;
  99. /*
  100. * PINT IRQs
  101. */
  102. void init_IRQ_pint(void);
  103. /*
  104. * The shift value is now the number of bits to shift, not the number of
  105. * bits/4. This is to make it easier to read the value directly from the
  106. * datasheets. The IPR address, addr, will be set from ipr_idx via the
  107. * map_ipridx_to_addr function.
  108. */
  109. struct ipr_data {
  110. unsigned int irq;
  111. int ipr_idx; /* Index for the IPR registered */
  112. int shift; /* Number of bits to shift the data */
  113. int priority; /* The priority */
  114. unsigned int addr; /* Address of Interrupt Priority Register */
  115. };
  116. /*
  117. * Given an IPR IDX, map the value to an IPR register address.
  118. */
  119. unsigned int map_ipridx_to_addr(int idx);
  120. /*
  121. * Enable individual interrupt mode for external IPR IRQs.
  122. */
  123. void ipr_irq_enable_irlm(void);
  124. /*
  125. * Function for "on chip support modules".
  126. */
  127. void make_ipr_irq(struct ipr_data *table, unsigned int nr_irqs);
  128. void make_imask_irq(unsigned int irq);
  129. void init_IRQ_ipr(void);
  130. struct intc2_data {
  131. unsigned short irq;
  132. unsigned char ipr_offset, ipr_shift;
  133. unsigned char msk_offset, msk_shift;
  134. unsigned char priority;
  135. };
  136. void make_intc2_irq(struct intc2_data *, unsigned int nr_irqs);
  137. void init_IRQ_intc2(void);
  138. static inline int generic_irq_demux(int irq)
  139. {
  140. return irq;
  141. }
  142. #define irq_canonicalize(irq) (irq)
  143. #define irq_demux(irq) sh_mv.mv_irq_demux(irq)
  144. #ifdef CONFIG_4KSTACKS
  145. extern void irq_ctx_init(int cpu);
  146. extern void irq_ctx_exit(int cpu);
  147. # define __ARCH_HAS_DO_SOFTIRQ
  148. #else
  149. # define irq_ctx_init(cpu) do { } while (0)
  150. # define irq_ctx_exit(cpu) do { } while (0)
  151. #endif
  152. #endif /* __ASM_SH_IRQ_H */