io.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. #ifndef _ASM_POWERPC_IO_H
  2. #define _ASM_POWERPC_IO_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. /* Check of existence of legacy devices */
  11. extern int check_legacy_ioport(unsigned long base_port);
  12. #define PNPBIOS_BASE 0xf000 /* only relevant for PReP */
  13. #include <linux/compiler.h>
  14. #include <asm/page.h>
  15. #include <asm/byteorder.h>
  16. #include <asm/synch.h>
  17. #include <asm/delay.h>
  18. #include <asm/mmu.h>
  19. #include <asm-generic/iomap.h>
  20. #ifdef CONFIG_PPC64
  21. #include <asm/paca.h>
  22. #endif
  23. #define SIO_CONFIG_RA 0x398
  24. #define SIO_CONFIG_RD 0x399
  25. #define SLOW_DOWN_IO
  26. /* 32 bits uses slightly different variables for the various IO
  27. * bases. Most of this file only uses _IO_BASE though which we
  28. * define properly based on the platform
  29. */
  30. #ifndef CONFIG_PCI
  31. #define _IO_BASE 0
  32. #define _ISA_MEM_BASE 0
  33. #define PCI_DRAM_OFFSET 0
  34. #elif defined(CONFIG_PPC32)
  35. #define _IO_BASE isa_io_base
  36. #define _ISA_MEM_BASE isa_mem_base
  37. #define PCI_DRAM_OFFSET pci_dram_offset
  38. #else
  39. #define _IO_BASE pci_io_base
  40. #define _ISA_MEM_BASE 0
  41. #define PCI_DRAM_OFFSET 0
  42. #endif
  43. extern unsigned long isa_io_base;
  44. extern unsigned long isa_mem_base;
  45. extern unsigned long pci_io_base;
  46. extern unsigned long pci_dram_offset;
  47. #if defined(CONFIG_PPC32) && defined(CONFIG_PPC_INDIRECT_IO)
  48. #error CONFIG_PPC_INDIRECT_IO is not yet supported on 32 bits
  49. #endif
  50. /*
  51. *
  52. * Low level MMIO accessors
  53. *
  54. * This provides the non-bus specific accessors to MMIO. Those are PowerPC
  55. * specific and thus shouldn't be used in generic code. The accessors
  56. * provided here are:
  57. *
  58. * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
  59. * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
  60. * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
  61. *
  62. * Those operate directly on a kernel virtual address. Note that the prototype
  63. * for the out_* accessors has the arguments in opposite order from the usual
  64. * linux PCI accessors. Unlike those, they take the address first and the value
  65. * next.
  66. *
  67. * Note: I might drop the _ns suffix on the stream operations soon as it is
  68. * simply normal for stream operations to not swap in the first place.
  69. *
  70. */
  71. #ifdef CONFIG_PPC64
  72. #define IO_SET_SYNC_FLAG() do { get_paca()->io_sync = 1; } while(0)
  73. #else
  74. #define IO_SET_SYNC_FLAG()
  75. #endif
  76. #define DEF_MMIO_IN(name, type, insn) \
  77. static inline type name(const volatile type __iomem *addr) \
  78. { \
  79. type ret; \
  80. __asm__ __volatile__("sync;" insn ";twi 0,%0,0;isync" \
  81. : "=r" (ret) : "r" (addr), "m" (*addr)); \
  82. return ret; \
  83. }
  84. #define DEF_MMIO_OUT(name, type, insn) \
  85. static inline void name(volatile type __iomem *addr, type val) \
  86. { \
  87. __asm__ __volatile__("sync;" insn \
  88. : "=m" (*addr) : "r" (val), "r" (addr)); \
  89. IO_SET_SYNC_FLAG(); \
  90. }
  91. #define DEF_MMIO_IN_BE(name, size, insn) \
  92. DEF_MMIO_IN(name, u##size, __stringify(insn)"%U2%X2 %0,%2")
  93. #define DEF_MMIO_IN_LE(name, size, insn) \
  94. DEF_MMIO_IN(name, u##size, __stringify(insn)" %0,0,%1")
  95. #define DEF_MMIO_OUT_BE(name, size, insn) \
  96. DEF_MMIO_OUT(name, u##size, __stringify(insn)"%U0%X0 %1,%0")
  97. #define DEF_MMIO_OUT_LE(name, size, insn) \
  98. DEF_MMIO_OUT(name, u##size, __stringify(insn)" %1,0,%2")
  99. DEF_MMIO_IN_BE(in_8, 8, lbz);
  100. DEF_MMIO_IN_BE(in_be16, 16, lhz);
  101. DEF_MMIO_IN_BE(in_be32, 32, lwz);
  102. DEF_MMIO_IN_LE(in_le16, 16, lhbrx);
  103. DEF_MMIO_IN_LE(in_le32, 32, lwbrx);
  104. DEF_MMIO_OUT_BE(out_8, 8, stb);
  105. DEF_MMIO_OUT_BE(out_be16, 16, sth);
  106. DEF_MMIO_OUT_BE(out_be32, 32, stw);
  107. DEF_MMIO_OUT_LE(out_le16, 16, sthbrx);
  108. DEF_MMIO_OUT_LE(out_le32, 32, stwbrx);
  109. #ifdef __powerpc64__
  110. DEF_MMIO_OUT_BE(out_be64, 64, std);
  111. DEF_MMIO_IN_BE(in_be64, 64, ld);
  112. /* There is no asm instructions for 64 bits reverse loads and stores */
  113. static inline u64 in_le64(const volatile u64 __iomem *addr)
  114. {
  115. return le64_to_cpu(in_be64(addr));
  116. }
  117. static inline void out_le64(volatile u64 __iomem *addr, u64 val)
  118. {
  119. out_be64(addr, cpu_to_le64(val));
  120. }
  121. #endif /* __powerpc64__ */
  122. /*
  123. * Low level IO stream instructions are defined out of line for now
  124. */
  125. extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
  126. extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
  127. extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
  128. extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
  129. extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
  130. extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
  131. /* The _ns naming is historical and will be removed. For now, just #define
  132. * the non _ns equivalent names
  133. */
  134. #define _insw _insw_ns
  135. #define _insl _insl_ns
  136. #define _outsw _outsw_ns
  137. #define _outsl _outsl_ns
  138. /*
  139. * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
  140. */
  141. extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
  142. extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
  143. unsigned long n);
  144. extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
  145. unsigned long n);
  146. /*
  147. *
  148. * PCI and standard ISA accessors
  149. *
  150. * Those are globally defined linux accessors for devices on PCI or ISA
  151. * busses. They follow the Linux defined semantics. The current implementation
  152. * for PowerPC is as close as possible to the x86 version of these, and thus
  153. * provides fairly heavy weight barriers for the non-raw versions
  154. *
  155. * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_IO
  156. * allowing the platform to provide its own implementation of some or all
  157. * of the accessors.
  158. */
  159. /*
  160. * Include the EEH definitions when EEH is enabled only so they don't get
  161. * in the way when building for 32 bits
  162. */
  163. #ifdef CONFIG_EEH
  164. #include <asm/eeh.h>
  165. #endif
  166. /* Shortcut to the MMIO argument pointer */
  167. #define PCI_IO_ADDR volatile void __iomem *
  168. /* Indirect IO address tokens:
  169. *
  170. * When CONFIG_PPC_INDIRECT_IO is set, the platform can provide hooks
  171. * on all IOs. (Note that this is all 64 bits only for now)
  172. *
  173. * To help platforms who may need to differenciate MMIO addresses in
  174. * their hooks, a bitfield is reserved for use by the platform near the
  175. * top of MMIO addresses (not PIO, those have to cope the hard way).
  176. *
  177. * This bit field is 12 bits and is at the top of the IO virtual
  178. * addresses PCI_IO_INDIRECT_TOKEN_MASK.
  179. *
  180. * The kernel virtual space is thus:
  181. *
  182. * 0xD000000000000000 : vmalloc
  183. * 0xD000080000000000 : PCI PHB IO space
  184. * 0xD000080080000000 : ioremap
  185. * 0xD0000fffffffffff : end of ioremap region
  186. *
  187. * Since the top 4 bits are reserved as the region ID, we use thus
  188. * the next 12 bits and keep 4 bits available for the future if the
  189. * virtual address space is ever to be extended.
  190. *
  191. * The direct IO mapping operations will then mask off those bits
  192. * before doing the actual access, though that only happen when
  193. * CONFIG_PPC_INDIRECT_IO is set, thus be careful when you use that
  194. * mechanism
  195. */
  196. #ifdef CONFIG_PPC_INDIRECT_IO
  197. #define PCI_IO_IND_TOKEN_MASK 0x0fff000000000000ul
  198. #define PCI_IO_IND_TOKEN_SHIFT 48
  199. #define PCI_FIX_ADDR(addr) \
  200. ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
  201. #define PCI_GET_ADDR_TOKEN(addr) \
  202. (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
  203. PCI_IO_IND_TOKEN_SHIFT)
  204. #define PCI_SET_ADDR_TOKEN(addr, token) \
  205. do { \
  206. unsigned long __a = (unsigned long)(addr); \
  207. __a &= ~PCI_IO_IND_TOKEN_MASK; \
  208. __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
  209. (addr) = (void __iomem *)__a; \
  210. } while(0)
  211. #else
  212. #define PCI_FIX_ADDR(addr) (addr)
  213. #endif
  214. /*
  215. * Non ordered and non-swapping "raw" accessors
  216. */
  217. static inline unsigned char __raw_readb(const volatile void __iomem *addr)
  218. {
  219. return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
  220. }
  221. static inline unsigned short __raw_readw(const volatile void __iomem *addr)
  222. {
  223. return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
  224. }
  225. static inline unsigned int __raw_readl(const volatile void __iomem *addr)
  226. {
  227. return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
  228. }
  229. static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
  230. {
  231. *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
  232. }
  233. static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
  234. {
  235. *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
  236. }
  237. static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
  238. {
  239. *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
  240. }
  241. #ifdef __powerpc64__
  242. static inline unsigned long __raw_readq(const volatile void __iomem *addr)
  243. {
  244. return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
  245. }
  246. static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
  247. {
  248. *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
  249. }
  250. #endif /* __powerpc64__ */
  251. /*
  252. *
  253. * PCI PIO and MMIO accessors.
  254. *
  255. *
  256. * On 32 bits, PIO operations have a recovery mechanism in case they trigger
  257. * machine checks (which they occasionally do when probing non existing
  258. * IO ports on some platforms, like PowerMac and 8xx).
  259. * I always found it to be of dubious reliability and I am tempted to get
  260. * rid of it one of these days. So if you think it's important to keep it,
  261. * please voice up asap. We never had it for 64 bits and I do not intend
  262. * to port it over
  263. */
  264. #ifdef CONFIG_PPC32
  265. #define __do_in_asm(name, op) \
  266. static inline unsigned int name(unsigned int port) \
  267. { \
  268. unsigned int x; \
  269. __asm__ __volatile__( \
  270. "sync\n" \
  271. "0:" op " %0,0,%1\n" \
  272. "1: twi 0,%0,0\n" \
  273. "2: isync\n" \
  274. "3: nop\n" \
  275. "4:\n" \
  276. ".section .fixup,\"ax\"\n" \
  277. "5: li %0,-1\n" \
  278. " b 4b\n" \
  279. ".previous\n" \
  280. ".section __ex_table,\"a\"\n" \
  281. " .align 2\n" \
  282. " .long 0b,5b\n" \
  283. " .long 1b,5b\n" \
  284. " .long 2b,5b\n" \
  285. " .long 3b,5b\n" \
  286. ".previous" \
  287. : "=&r" (x) \
  288. : "r" (port + _IO_BASE)); \
  289. return x; \
  290. }
  291. #define __do_out_asm(name, op) \
  292. static inline void name(unsigned int val, unsigned int port) \
  293. { \
  294. __asm__ __volatile__( \
  295. "sync\n" \
  296. "0:" op " %0,0,%1\n" \
  297. "1: sync\n" \
  298. "2:\n" \
  299. ".section __ex_table,\"a\"\n" \
  300. " .align 2\n" \
  301. " .long 0b,2b\n" \
  302. " .long 1b,2b\n" \
  303. ".previous" \
  304. : : "r" (val), "r" (port + _IO_BASE)); \
  305. }
  306. __do_in_asm(_rec_inb, "lbzx")
  307. __do_in_asm(_rec_inw, "lhbrx")
  308. __do_in_asm(_rec_inl, "lwbrx")
  309. __do_out_asm(_rec_outb, "stbx")
  310. __do_out_asm(_rec_outw, "sthbrx")
  311. __do_out_asm(_rec_outl, "stwbrx")
  312. #endif /* CONFIG_PPC32 */
  313. /* The "__do_*" operations below provide the actual "base" implementation
  314. * for each of the defined acccessor. Some of them use the out_* functions
  315. * directly, some of them still use EEH, though we might change that in the
  316. * future. Those macros below provide the necessary argument swapping and
  317. * handling of the IO base for PIO.
  318. *
  319. * They are themselves used by the macros that define the actual accessors
  320. * and can be used by the hooks if any.
  321. *
  322. * Note that PIO operations are always defined in terms of their corresonding
  323. * MMIO operations. That allows platforms like iSeries who want to modify the
  324. * behaviour of both to only hook on the MMIO version and get both. It's also
  325. * possible to hook directly at the toplevel PIO operation if they have to
  326. * be handled differently
  327. */
  328. #define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
  329. #define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
  330. #define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
  331. #define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
  332. #define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
  333. #define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
  334. #define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
  335. #ifdef CONFIG_EEH
  336. #define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
  337. #define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
  338. #define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
  339. #define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
  340. #define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
  341. #define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
  342. #define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
  343. #else /* CONFIG_EEH */
  344. #define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
  345. #define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
  346. #define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
  347. #define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
  348. #define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
  349. #define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
  350. #define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
  351. #endif /* !defined(CONFIG_EEH) */
  352. #ifdef CONFIG_PPC32
  353. #define __do_outb(val, port) _rec_outb(val, port)
  354. #define __do_outw(val, port) _rec_outw(val, port)
  355. #define __do_outl(val, port) _rec_outl(val, port)
  356. #define __do_inb(port) _rec_inb(port)
  357. #define __do_inw(port) _rec_inw(port)
  358. #define __do_inl(port) _rec_inl(port)
  359. #else /* CONFIG_PPC32 */
  360. #define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
  361. #define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
  362. #define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
  363. #define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
  364. #define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
  365. #define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
  366. #endif /* !CONFIG_PPC32 */
  367. #ifdef CONFIG_EEH
  368. #define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
  369. #define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
  370. #define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
  371. #else /* CONFIG_EEH */
  372. #define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
  373. #define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
  374. #define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
  375. #endif /* !CONFIG_EEH */
  376. #define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
  377. #define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
  378. #define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
  379. #define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  380. #define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  381. #define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  382. #define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  383. #define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  384. #define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  385. #define __do_memset_io(addr, c, n) \
  386. _memset_io(PCI_FIX_ADDR(addr), c, n)
  387. #define __do_memcpy_toio(dst, src, n) \
  388. _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
  389. #ifdef CONFIG_EEH
  390. #define __do_memcpy_fromio(dst, src, n) \
  391. eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
  392. #else /* CONFIG_EEH */
  393. #define __do_memcpy_fromio(dst, src, n) \
  394. _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
  395. #endif /* !CONFIG_EEH */
  396. #ifdef CONFIG_PPC_INDIRECT_IO
  397. #define DEF_PCI_HOOK(x) x
  398. #else
  399. #define DEF_PCI_HOOK(x) NULL
  400. #endif
  401. /* Structure containing all the hooks */
  402. extern struct ppc_pci_io {
  403. #define DEF_PCI_AC_RET(name, ret, at, al) ret (*name) at;
  404. #define DEF_PCI_AC_NORET(name, at, al) void (*name) at;
  405. #include <asm/io-defs.h>
  406. #undef DEF_PCI_AC_RET
  407. #undef DEF_PCI_AC_NORET
  408. } ppc_pci_io;
  409. /* The inline wrappers */
  410. #define DEF_PCI_AC_RET(name, ret, at, al) \
  411. static inline ret name at \
  412. { \
  413. if (DEF_PCI_HOOK(ppc_pci_io.name) != NULL) \
  414. return ppc_pci_io.name al; \
  415. return __do_##name al; \
  416. }
  417. #define DEF_PCI_AC_NORET(name, at, al) \
  418. static inline void name at \
  419. { \
  420. if (DEF_PCI_HOOK(ppc_pci_io.name) != NULL) \
  421. ppc_pci_io.name al; \
  422. else \
  423. __do_##name al; \
  424. }
  425. #include <asm/io-defs.h>
  426. #undef DEF_PCI_AC_RET
  427. #undef DEF_PCI_AC_NORET
  428. /* Some drivers check for the presence of readq & writeq with
  429. * a #ifdef, so we make them happy here.
  430. */
  431. #ifdef __powerpc64__
  432. #define readq readq
  433. #define writeq writeq
  434. #endif
  435. #ifdef CONFIG_NOT_COHERENT_CACHE
  436. #define dma_cache_inv(_start,_size) \
  437. invalidate_dcache_range(_start, (_start + _size))
  438. #define dma_cache_wback(_start,_size) \
  439. clean_dcache_range(_start, (_start + _size))
  440. #define dma_cache_wback_inv(_start,_size) \
  441. flush_dcache_range(_start, (_start + _size))
  442. #else /* CONFIG_NOT_COHERENT_CACHE */
  443. #define dma_cache_inv(_start,_size) do { } while (0)
  444. #define dma_cache_wback(_start,_size) do { } while (0)
  445. #define dma_cache_wback_inv(_start,_size) do { } while (0)
  446. #endif /* !CONFIG_NOT_COHERENT_CACHE */
  447. /*
  448. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  449. * access
  450. */
  451. #define xlate_dev_mem_ptr(p) __va(p)
  452. /*
  453. * Convert a virtual cached pointer to an uncached pointer
  454. */
  455. #define xlate_dev_kmem_ptr(p) p
  456. /*
  457. * We don't do relaxed operations yet, at least not with this semantic
  458. */
  459. #define readb_relaxed(addr) readb(addr)
  460. #define readw_relaxed(addr) readw(addr)
  461. #define readl_relaxed(addr) readl(addr)
  462. #define readq_relaxed(addr) readq(addr)
  463. #ifdef CONFIG_PPC32
  464. #define mmiowb()
  465. #else
  466. /*
  467. * Enforce synchronisation of stores vs. spin_unlock
  468. * (this does it explicitely, though our implementation of spin_unlock
  469. * does it implicitely too)
  470. */
  471. static inline void mmiowb(void)
  472. {
  473. unsigned long tmp;
  474. __asm__ __volatile__("sync; li %0,0; stb %0,%1(13)"
  475. : "=&r" (tmp) : "i" (offsetof(struct paca_struct, io_sync))
  476. : "memory");
  477. }
  478. #endif /* !CONFIG_PPC32 */
  479. static inline void iosync(void)
  480. {
  481. __asm__ __volatile__ ("sync" : : : "memory");
  482. }
  483. /* Enforce in-order execution of data I/O.
  484. * No distinction between read/write on PPC; use eieio for all three.
  485. * Those are fairly week though. They don't provide a barrier between
  486. * MMIO and cacheable storage nor do they provide a barrier vs. locks,
  487. * they only provide barriers between 2 __raw MMIO operations and
  488. * possibly break write combining.
  489. */
  490. #define iobarrier_rw() eieio()
  491. #define iobarrier_r() eieio()
  492. #define iobarrier_w() eieio()
  493. /*
  494. * output pause versions need a delay at least for the
  495. * w83c105 ide controller in a p610.
  496. */
  497. #define inb_p(port) inb(port)
  498. #define outb_p(val, port) (udelay(1), outb((val), (port)))
  499. #define inw_p(port) inw(port)
  500. #define outw_p(val, port) (udelay(1), outw((val), (port)))
  501. #define inl_p(port) inl(port)
  502. #define outl_p(val, port) (udelay(1), outl((val), (port)))
  503. #define IO_SPACE_LIMIT ~(0UL)
  504. /**
  505. * ioremap - map bus memory into CPU space
  506. * @address: bus address of the memory
  507. * @size: size of the resource to map
  508. *
  509. * ioremap performs a platform specific sequence of operations to
  510. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  511. * writew/writel functions and the other mmio helpers. The returned
  512. * address is not guaranteed to be usable directly as a virtual
  513. * address.
  514. *
  515. * We provide a few variations of it:
  516. *
  517. * * ioremap is the standard one and provides non-cacheable guarded mappings
  518. * and can be hooked by the platform via ppc_md
  519. *
  520. * * ioremap_flags allows to specify the page flags as an argument and can
  521. * also be hooked by the platform via ppc_md
  522. *
  523. * * ioremap_nocache is identical to ioremap
  524. *
  525. * * iounmap undoes such a mapping and can be hooked
  526. *
  527. * * __ioremap_explicit (and the pending __iounmap_explicit) are low level
  528. * functions to create hand-made mappings for use only by the PCI code
  529. * and cannot currently be hooked.
  530. *
  531. * * __ioremap is the low level implementation used by ioremap and
  532. * ioremap_flags and cannot be hooked (but can be used by a hook on one
  533. * of the previous ones)
  534. *
  535. * * __iounmap, is the low level implementation used by iounmap and cannot
  536. * be hooked (but can be used by a hook on iounmap)
  537. *
  538. */
  539. extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
  540. extern void __iomem *ioremap_flags(phys_addr_t address, unsigned long size,
  541. unsigned long flags);
  542. #define ioremap_nocache(addr, size) ioremap((addr), (size))
  543. extern void iounmap(volatile void __iomem *addr);
  544. extern void __iomem *__ioremap(phys_addr_t, unsigned long size,
  545. unsigned long flags);
  546. extern void __iounmap(volatile void __iomem *addr);
  547. extern int __ioremap_explicit(phys_addr_t p_addr, unsigned long v_addr,
  548. unsigned long size, unsigned long flags);
  549. extern int __iounmap_explicit(volatile void __iomem *start,
  550. unsigned long size);
  551. extern void __iomem * reserve_phb_iospace(unsigned long size);
  552. /* Those are more 32 bits only functions */
  553. extern unsigned long iopa(unsigned long addr);
  554. extern unsigned long mm_ptov(unsigned long addr) __attribute_const__;
  555. extern void io_block_mapping(unsigned long virt, phys_addr_t phys,
  556. unsigned int size, int flags);
  557. /*
  558. * When CONFIG_PPC_INDIRECT_IO is set, we use the generic iomap implementation
  559. * which needs some additional definitions here. They basically allow PIO
  560. * space overall to be 1GB. This will work as long as we never try to use
  561. * iomap to map MMIO below 1GB which should be fine on ppc64
  562. */
  563. #define HAVE_ARCH_PIO_SIZE 1
  564. #define PIO_OFFSET 0x00000000UL
  565. #define PIO_MASK 0x3fffffffUL
  566. #define PIO_RESERVED 0x40000000UL
  567. #define mmio_read16be(addr) readw_be(addr)
  568. #define mmio_read32be(addr) readl_be(addr)
  569. #define mmio_write16be(val, addr) writew_be(val, addr)
  570. #define mmio_write32be(val, addr) writel_be(val, addr)
  571. #define mmio_insb(addr, dst, count) readsb(addr, dst, count)
  572. #define mmio_insw(addr, dst, count) readsw(addr, dst, count)
  573. #define mmio_insl(addr, dst, count) readsl(addr, dst, count)
  574. #define mmio_outsb(addr, src, count) writesb(addr, src, count)
  575. #define mmio_outsw(addr, src, count) writesw(addr, src, count)
  576. #define mmio_outsl(addr, src, count) writesl(addr, src, count)
  577. /**
  578. * virt_to_phys - map virtual addresses to physical
  579. * @address: address to remap
  580. *
  581. * The returned physical address is the physical (CPU) mapping for
  582. * the memory address given. It is only valid to use this function on
  583. * addresses directly mapped or allocated via kmalloc.
  584. *
  585. * This function does not give bus mappings for DMA transfers. In
  586. * almost all conceivable cases a device driver should not be using
  587. * this function
  588. */
  589. static inline unsigned long virt_to_phys(volatile void * address)
  590. {
  591. return __pa((unsigned long)address);
  592. }
  593. /**
  594. * phys_to_virt - map physical address to virtual
  595. * @address: address to remap
  596. *
  597. * The returned virtual address is a current CPU mapping for
  598. * the memory address given. It is only valid to use this function on
  599. * addresses that have a kernel mapping
  600. *
  601. * This function does not handle bus mappings for DMA transfers. In
  602. * almost all conceivable cases a device driver should not be using
  603. * this function
  604. */
  605. static inline void * phys_to_virt(unsigned long address)
  606. {
  607. return (void *)__va(address);
  608. }
  609. /*
  610. * Change "struct page" to physical address.
  611. */
  612. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  613. /* We do NOT want virtual merging, it would put too much pressure on
  614. * our iommu allocator. Instead, we want drivers to be smart enough
  615. * to coalesce sglists that happen to have been mapped in a contiguous
  616. * way by the iommu
  617. */
  618. #define BIO_VMERGE_BOUNDARY 0
  619. /*
  620. * 32 bits still uses virt_to_bus() for it's implementation of DMA
  621. * mappings se we have to keep it defined here. We also have some old
  622. * drivers (shame shame shame) that use bus_to_virt() and haven't been
  623. * fixed yet so I need to define it here.
  624. */
  625. #ifdef CONFIG_PPC32
  626. static inline unsigned long virt_to_bus(volatile void * address)
  627. {
  628. if (address == NULL)
  629. return 0;
  630. return __pa(address) + PCI_DRAM_OFFSET;
  631. }
  632. static inline void * bus_to_virt(unsigned long address)
  633. {
  634. if (address == 0)
  635. return NULL;
  636. return __va(address - PCI_DRAM_OFFSET);
  637. }
  638. #define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
  639. #endif /* CONFIG_PPC32 */
  640. /* access ports */
  641. #define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
  642. #define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
  643. #define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
  644. #define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
  645. #endif /* __KERNEL__ */
  646. #endif /* _ASM_POWERPC_IO_H */