mbxfb.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * linux/drivers/video/mbx/mbxfb.c
  3. *
  4. * Copyright (C) 2006 8D Technologies inc
  5. * Raphael Assenat <raph@8d.com>
  6. * - Added video overlay support
  7. * - Various improvements
  8. *
  9. * Copyright (C) 2006 Compulab, Ltd.
  10. * Mike Rapoport <mike@compulab.co.il>
  11. * - Creation of driver
  12. *
  13. * Based on pxafb.c
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file COPYING in the main directory of this archive for
  17. * more details.
  18. *
  19. * Intel 2700G (Marathon) Graphics Accelerator Frame Buffer Driver
  20. *
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/fb.h>
  24. #include <linux/init.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/uaccess.h>
  28. #include <asm/io.h>
  29. #include <video/mbxfb.h>
  30. #include "regs.h"
  31. #include "reg_bits.h"
  32. static unsigned long virt_base_2700;
  33. #define write_reg(val, reg) do { writel((val), (reg)); } while(0)
  34. /* Without this delay, the graphics appears somehow scaled and
  35. * there is a lot of jitter in scanlines. This delay is probably
  36. * needed only after setting some specific register(s) somewhere,
  37. * not all over the place... */
  38. #define write_reg_dly(val, reg) do { writel((val), reg); udelay(1000); } while(0)
  39. #define MIN_XRES 16
  40. #define MIN_YRES 16
  41. #define MAX_XRES 2048
  42. #define MAX_YRES 2048
  43. #define MAX_PALETTES 16
  44. /* FIXME: take care of different chip revisions with different sizes
  45. of ODFB */
  46. #define MEMORY_OFFSET 0x60000
  47. struct mbxfb_info {
  48. struct device *dev;
  49. struct resource *fb_res;
  50. struct resource *fb_req;
  51. struct resource *reg_res;
  52. struct resource *reg_req;
  53. void __iomem *fb_virt_addr;
  54. unsigned long fb_phys_addr;
  55. void __iomem *reg_virt_addr;
  56. unsigned long reg_phys_addr;
  57. int (*platform_probe) (struct fb_info * fb);
  58. int (*platform_remove) (struct fb_info * fb);
  59. u32 pseudo_palette[MAX_PALETTES];
  60. #ifdef CONFIG_FB_MBX_DEBUG
  61. void *debugfs_data;
  62. #endif
  63. };
  64. static struct fb_var_screeninfo mbxfb_default __devinitdata = {
  65. .xres = 640,
  66. .yres = 480,
  67. .xres_virtual = 640,
  68. .yres_virtual = 480,
  69. .bits_per_pixel = 16,
  70. .red = {11, 5, 0},
  71. .green = {5, 6, 0},
  72. .blue = {0, 5, 0},
  73. .activate = FB_ACTIVATE_TEST,
  74. .height = -1,
  75. .width = -1,
  76. .pixclock = 40000,
  77. .left_margin = 48,
  78. .right_margin = 16,
  79. .upper_margin = 33,
  80. .lower_margin = 10,
  81. .hsync_len = 96,
  82. .vsync_len = 2,
  83. .vmode = FB_VMODE_NONINTERLACED,
  84. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  85. };
  86. static struct fb_fix_screeninfo mbxfb_fix __devinitdata = {
  87. .id = "MBX",
  88. .type = FB_TYPE_PACKED_PIXELS,
  89. .visual = FB_VISUAL_TRUECOLOR,
  90. .xpanstep = 0,
  91. .ypanstep = 0,
  92. .ywrapstep = 0,
  93. .accel = FB_ACCEL_NONE,
  94. };
  95. struct pixclock_div {
  96. u8 m;
  97. u8 n;
  98. u8 p;
  99. };
  100. static unsigned int mbxfb_get_pixclock(unsigned int pixclock_ps,
  101. struct pixclock_div *div)
  102. {
  103. u8 m, n, p;
  104. unsigned int err = 0;
  105. unsigned int min_err = ~0x0;
  106. unsigned int clk;
  107. unsigned int best_clk = 0;
  108. unsigned int ref_clk = 13000; /* FIXME: take from platform data */
  109. unsigned int pixclock;
  110. /* convert pixclock to KHz */
  111. pixclock = PICOS2KHZ(pixclock_ps);
  112. /* PLL output freq = (ref_clk * M) / (N * 2^P)
  113. *
  114. * M: 1 to 63
  115. * N: 1 to 7
  116. * P: 0 to 7
  117. */
  118. /* RAPH: When N==1, the resulting pixel clock appears to
  119. * get divided by 2. Preventing N=1 by starting the following
  120. * loop at 2 prevents this. Is this a bug with my chip
  121. * revision or something I dont understand? */
  122. for (m = 1; m < 64; m++) {
  123. for (n = 2; n < 8; n++) {
  124. for (p = 0; p < 8; p++) {
  125. clk = (ref_clk * m) / (n * (1 << p));
  126. err = (clk > pixclock) ? (clk - pixclock) :
  127. (pixclock - clk);
  128. if (err < min_err) {
  129. min_err = err;
  130. best_clk = clk;
  131. div->m = m;
  132. div->n = n;
  133. div->p = p;
  134. }
  135. }
  136. }
  137. }
  138. return KHZ2PICOS(best_clk);
  139. }
  140. static int mbxfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  141. u_int trans, struct fb_info *info)
  142. {
  143. u32 val, ret = 1;
  144. if (regno < MAX_PALETTES) {
  145. u32 *pal = info->pseudo_palette;
  146. val = (red & 0xf800) | ((green & 0xfc00) >> 5) |
  147. ((blue & 0xf800) >> 11);
  148. pal[regno] = val;
  149. ret = 0;
  150. }
  151. return ret;
  152. }
  153. static int mbxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  154. {
  155. struct pixclock_div div;
  156. var->pixclock = mbxfb_get_pixclock(var->pixclock, &div);
  157. if (var->xres < MIN_XRES)
  158. var->xres = MIN_XRES;
  159. if (var->yres < MIN_YRES)
  160. var->yres = MIN_YRES;
  161. if (var->xres > MAX_XRES)
  162. return -EINVAL;
  163. if (var->yres > MAX_YRES)
  164. return -EINVAL;
  165. var->xres_virtual = max(var->xres_virtual, var->xres);
  166. var->yres_virtual = max(var->yres_virtual, var->yres);
  167. switch (var->bits_per_pixel) {
  168. /* 8 bits-per-pixel is not supported yet */
  169. case 8:
  170. return -EINVAL;
  171. case 16:
  172. var->green.length = (var->green.length == 5) ? 5 : 6;
  173. var->red.length = 5;
  174. var->blue.length = 5;
  175. var->transp.length = 6 - var->green.length;
  176. var->blue.offset = 0;
  177. var->green.offset = 5;
  178. var->red.offset = 5 + var->green.length;
  179. var->transp.offset = (5 + var->red.offset) & 15;
  180. break;
  181. case 24: /* RGB 888 */
  182. case 32: /* RGBA 8888 */
  183. var->red.offset = 16;
  184. var->red.length = 8;
  185. var->green.offset = 8;
  186. var->green.length = 8;
  187. var->blue.offset = 0;
  188. var->blue.length = 8;
  189. var->transp.length = var->bits_per_pixel - 24;
  190. var->transp.offset = (var->transp.length) ? 24 : 0;
  191. break;
  192. }
  193. var->red.msb_right = 0;
  194. var->green.msb_right = 0;
  195. var->blue.msb_right = 0;
  196. var->transp.msb_right = 0;
  197. return 0;
  198. }
  199. static int mbxfb_set_par(struct fb_info *info)
  200. {
  201. struct fb_var_screeninfo *var = &info->var;
  202. struct pixclock_div div;
  203. ushort hbps, ht, hfps, has;
  204. ushort vbps, vt, vfps, vas;
  205. u32 gsctrl = readl(GSCTRL);
  206. u32 gsadr = readl(GSADR);
  207. info->fix.line_length = var->xres_virtual * var->bits_per_pixel / 8;
  208. /* setup color mode */
  209. gsctrl &= ~(FMsk(GSCTRL_GPIXFMT));
  210. /* FIXME: add *WORKING* support for 8-bits per color */
  211. if (info->var.bits_per_pixel == 8) {
  212. return -EINVAL;
  213. } else {
  214. fb_dealloc_cmap(&info->cmap);
  215. gsctrl &= ~GSCTRL_LUT_EN;
  216. info->fix.visual = FB_VISUAL_TRUECOLOR;
  217. switch (info->var.bits_per_pixel) {
  218. case 16:
  219. if (info->var.green.length == 5)
  220. gsctrl |= GSCTRL_GPIXFMT_ARGB1555;
  221. else
  222. gsctrl |= GSCTRL_GPIXFMT_RGB565;
  223. break;
  224. case 24:
  225. gsctrl |= GSCTRL_GPIXFMT_RGB888;
  226. break;
  227. case 32:
  228. gsctrl |= GSCTRL_GPIXFMT_ARGB8888;
  229. break;
  230. }
  231. }
  232. /* setup resolution */
  233. gsctrl &= ~(FMsk(GSCTRL_GSWIDTH) | FMsk(GSCTRL_GSHEIGHT));
  234. gsctrl |= Gsctrl_Width(info->var.xres) |
  235. Gsctrl_Height(info->var.yres);
  236. write_reg_dly(gsctrl, GSCTRL);
  237. gsadr &= ~(FMsk(GSADR_SRCSTRIDE));
  238. gsadr |= Gsadr_Srcstride(info->var.xres * info->var.bits_per_pixel /
  239. (8 * 16) - 1);
  240. write_reg_dly(gsadr, GSADR);
  241. /* setup timings */
  242. var->pixclock = mbxfb_get_pixclock(info->var.pixclock, &div);
  243. write_reg_dly((Disp_Pll_M(div.m) | Disp_Pll_N(div.n) |
  244. Disp_Pll_P(div.p) | DISP_PLL_EN), DISPPLL);
  245. hbps = var->hsync_len;
  246. has = hbps + var->left_margin;
  247. hfps = has + var->xres;
  248. ht = hfps + var->right_margin;
  249. vbps = var->vsync_len;
  250. vas = vbps + var->upper_margin;
  251. vfps = vas + var->yres;
  252. vt = vfps + var->lower_margin;
  253. write_reg_dly((Dht01_Hbps(hbps) | Dht01_Ht(ht)), DHT01);
  254. write_reg_dly((Dht02_Hlbs(has) | Dht02_Has(has)), DHT02);
  255. write_reg_dly((Dht03_Hfps(hfps) | Dht03_Hrbs(hfps)), DHT03);
  256. write_reg_dly((Dhdet_Hdes(has) | Dhdet_Hdef(hfps)), DHDET);
  257. write_reg_dly((Dvt01_Vbps(vbps) | Dvt01_Vt(vt)), DVT01);
  258. write_reg_dly((Dvt02_Vtbs(vas) | Dvt02_Vas(vas)), DVT02);
  259. write_reg_dly((Dvt03_Vfps(vfps) | Dvt03_Vbbs(vfps)), DVT03);
  260. write_reg_dly((Dvdet_Vdes(vas) | Dvdet_Vdef(vfps)), DVDET);
  261. write_reg_dly((Dvectrl_Vevent(vfps) | Dvectrl_Vfetch(vbps)), DVECTRL);
  262. write_reg_dly((readl(DSCTRL) | DSCTRL_SYNCGEN_EN), DSCTRL);
  263. write_reg_dly(DINTRE_VEVENT0_EN, DINTRE);
  264. return 0;
  265. }
  266. static int mbxfb_blank(int blank, struct fb_info *info)
  267. {
  268. switch (blank) {
  269. case FB_BLANK_POWERDOWN:
  270. case FB_BLANK_VSYNC_SUSPEND:
  271. case FB_BLANK_HSYNC_SUSPEND:
  272. case FB_BLANK_NORMAL:
  273. write_reg_dly((readl(DSCTRL) & ~DSCTRL_SYNCGEN_EN), DSCTRL);
  274. write_reg_dly((readl(PIXCLK) & ~PIXCLK_EN), PIXCLK);
  275. write_reg_dly((readl(VOVRCLK) & ~VOVRCLK_EN), VOVRCLK);
  276. break;
  277. case FB_BLANK_UNBLANK:
  278. write_reg_dly((readl(DSCTRL) | DSCTRL_SYNCGEN_EN), DSCTRL);
  279. write_reg_dly((readl(PIXCLK) | PIXCLK_EN), PIXCLK);
  280. break;
  281. }
  282. return 0;
  283. }
  284. static int mbxfb_setupOverlay(struct mbxfb_overlaySetup *set)
  285. {
  286. u32 vsctrl, vbbase, vscadr, vsadr;
  287. u32 sssize, spoctrl, svctrl, shctrl;
  288. u32 vubase, vvbase;
  289. u32 vovrclk;
  290. if (set->scaled_width==0 || set->scaled_height==0)
  291. return -EINVAL;
  292. /* read registers which have reserved bits
  293. * so we can write them back as-is. */
  294. vovrclk = readl(VOVRCLK);
  295. vsctrl = readl(VSCTRL);
  296. vscadr = readl(VSCADR);
  297. vubase = readl(VUBASE);
  298. vvbase = readl(VVBASE);
  299. spoctrl = readl(SPOCTRL);
  300. sssize = readl(SSSIZE);
  301. vbbase = Vbbase_Glalpha(set->alpha);
  302. vsctrl &= ~( FMsk(VSCTRL_VSWIDTH) |
  303. FMsk(VSCTRL_VSHEIGHT) |
  304. FMsk(VSCTRL_VPIXFMT) |
  305. VSCTRL_GAMMA_EN | VSCTRL_CSC_EN |
  306. VSCTRL_COSITED );
  307. vsctrl |= Vsctrl_Width(set->width) | Vsctrl_Height(set->height) |
  308. VSCTRL_CSC_EN;
  309. vscadr &= ~(VSCADR_STR_EN | VSCADR_COLKEY_EN | VSCADR_COLKEYSRC |
  310. FMsk(VSCADR_BLEND_M) | FMsk(VSCADR_BLEND_POS) |
  311. FMsk(VSCADR_VBASE_ADR) );
  312. vubase &= ~(VUBASE_UVHALFSTR | FMsk(VUBASE_UBASE_ADR));
  313. vvbase &= ~(FMsk(VVBASE_VBASE_ADR));
  314. switch (set->fmt)
  315. {
  316. case MBXFB_FMT_YUV12:
  317. vsctrl |= VSCTRL_VPIXFMT_YUV12;
  318. set->Y_stride = ((set->width) + 0xf ) & ~0xf;
  319. break;
  320. case MBXFB_FMT_UY0VY1:
  321. vsctrl |= VSCTRL_VPIXFMT_UY0VY1;
  322. set->Y_stride = (set->width*2 + 0xf ) & ~0xf;
  323. break;
  324. case MBXFB_FMT_VY0UY1:
  325. vsctrl |= VSCTRL_VPIXFMT_VY0UY1;
  326. set->Y_stride = (set->width*2 + 0xf ) & ~0xf;
  327. break;
  328. case MBXFB_FMT_Y0UY1V:
  329. vsctrl |= VSCTRL_VPIXFMT_Y0UY1V;
  330. set->Y_stride = (set->width*2 + 0xf ) & ~0xf;
  331. break;
  332. case MBXFB_FMT_Y0VY1U:
  333. vsctrl |= VSCTRL_VPIXFMT_Y0VY1U;
  334. set->Y_stride = (set->width*2 + 0xf ) & ~0xf;
  335. break;
  336. default:
  337. return -EINVAL;
  338. }
  339. /* VSCTRL has the bits which sets the Video Pixel Format.
  340. * When passing from a packed to planar format,
  341. * if we write VSCTRL first, VVBASE and VUBASE would
  342. * be zero if we would not set them here. (And then,
  343. * the chips hangs and only a reset seems to fix it).
  344. *
  345. * If course, the values calculated here have no meaning
  346. * for packed formats.
  347. */
  348. set->UV_stride = ((set->width/2) + 0x7 ) & ~0x7;
  349. set->U_offset = set->height * set->Y_stride;
  350. set->V_offset = set->U_offset +
  351. set->height * set->UV_stride;
  352. vubase |= Vubase_Ubase_Adr(
  353. (0x60000 + set->mem_offset + set->U_offset)>>3);
  354. vvbase |= Vvbase_Vbase_Adr(
  355. (0x60000 + set->mem_offset + set->V_offset)>>3);
  356. vscadr |= VSCADR_BLEND_VID | VSCADR_BLEND_GLOB |
  357. Vscadr_Vbase_Adr((0x60000 + set->mem_offset)>>4);
  358. if (set->enable)
  359. vscadr |= VSCADR_STR_EN;
  360. vsadr = Vsadr_Srcstride((set->Y_stride)/16-1) |
  361. Vsadr_Xstart(set->x) | Vsadr_Ystart(set->y);
  362. sssize &= ~(FMsk(SSSIZE_SC_WIDTH) | FMsk(SSSIZE_SC_HEIGHT));
  363. sssize = Sssize_Sc_Width(set->scaled_width-1) |
  364. Sssize_Sc_Height(set->scaled_height-1);
  365. spoctrl &= ~(SPOCTRL_H_SC_BP | SPOCTRL_V_SC_BP |
  366. SPOCTRL_HV_SC_OR | SPOCTRL_VS_UR_C |
  367. FMsk(SPOCTRL_VORDER) | FMsk(SPOCTRL_VPITCH));
  368. spoctrl = Spoctrl_Vpitch((set->height<<11)/set->scaled_height)
  369. | SPOCTRL_VORDER_2TAP;
  370. /* Bypass horiz/vert scaler when same size */
  371. if (set->scaled_width == set->width)
  372. spoctrl |= SPOCTRL_H_SC_BP;
  373. if (set->scaled_height == set->height)
  374. spoctrl |= SPOCTRL_V_SC_BP;
  375. svctrl = Svctrl_Initial1(1<<10) | Svctrl_Initial2(1<<10);
  376. shctrl = Shctrl_Hinitial(4<<11)
  377. | Shctrl_Hpitch((set->width<<11)/set->scaled_width);
  378. /* Video plane registers */
  379. write_reg(vsctrl, VSCTRL);
  380. write_reg(vbbase, VBBASE);
  381. write_reg(vscadr, VSCADR);
  382. write_reg(vubase, VUBASE);
  383. write_reg(vvbase, VVBASE);
  384. write_reg(vsadr, VSADR);
  385. /* Video scaler registers */
  386. write_reg(sssize, SSSIZE);
  387. write_reg(spoctrl, SPOCTRL);
  388. write_reg(svctrl, SVCTRL);
  389. write_reg(shctrl, SHCTRL);
  390. /* RAPH: Using those coefficients, the scaled
  391. * image is quite blurry. I dont know how
  392. * to improve them ; The chip documentation
  393. * was not helpful.. */
  394. write_reg(0x21212121, VSCOEFF0);
  395. write_reg(0x21212121, VSCOEFF1);
  396. write_reg(0x21212121, VSCOEFF2);
  397. write_reg(0x21212121, VSCOEFF3);
  398. write_reg(0x21212121, VSCOEFF4);
  399. write_reg(0x00000000, HSCOEFF0);
  400. write_reg(0x00000000, HSCOEFF1);
  401. write_reg(0x00000000, HSCOEFF2);
  402. write_reg(0x03020201, HSCOEFF3);
  403. write_reg(0x09070604, HSCOEFF4);
  404. write_reg(0x0f0e0c0a, HSCOEFF5);
  405. write_reg(0x15141211, HSCOEFF6);
  406. write_reg(0x19181716, HSCOEFF7);
  407. write_reg(0x00000019, HSCOEFF8);
  408. /* Clock */
  409. if (set->enable)
  410. vovrclk |= 1;
  411. else
  412. vovrclk &= ~1;
  413. write_reg(vovrclk, VOVRCLK);
  414. return 0;
  415. }
  416. static int mbxfb_ioctl(struct fb_info *info, unsigned int cmd,
  417. unsigned long arg)
  418. {
  419. struct mbxfb_overlaySetup setup;
  420. int res;
  421. if (cmd == MBXFB_IOCX_OVERLAY)
  422. {
  423. if (copy_from_user(&setup, (void __user*)arg,
  424. sizeof(struct mbxfb_overlaySetup)))
  425. return -EFAULT;
  426. res = mbxfb_setupOverlay(&setup);
  427. if (res)
  428. return res;
  429. if (copy_to_user((void __user*)arg, &setup,
  430. sizeof(struct mbxfb_overlaySetup)))
  431. return -EFAULT;
  432. return 0;
  433. }
  434. return -EINVAL;
  435. }
  436. static struct fb_ops mbxfb_ops = {
  437. .owner = THIS_MODULE,
  438. .fb_check_var = mbxfb_check_var,
  439. .fb_set_par = mbxfb_set_par,
  440. .fb_setcolreg = mbxfb_setcolreg,
  441. .fb_fillrect = cfb_fillrect,
  442. .fb_copyarea = cfb_copyarea,
  443. .fb_imageblit = cfb_imageblit,
  444. .fb_blank = mbxfb_blank,
  445. .fb_ioctl = mbxfb_ioctl,
  446. };
  447. /*
  448. Enable external SDRAM controller. Assume that all clocks are active
  449. by now.
  450. */
  451. static void __devinit setup_memc(struct fb_info *fbi)
  452. {
  453. unsigned long tmp;
  454. int i;
  455. /* FIXME: use platfrom specific parameters */
  456. /* setup SDRAM controller */
  457. write_reg_dly((LMCFG_LMC_DS | LMCFG_LMC_TS | LMCFG_LMD_TS |
  458. LMCFG_LMA_TS),
  459. LMCFG);
  460. write_reg_dly(LMPWR_MC_PWR_ACT, LMPWR);
  461. /* setup SDRAM timings */
  462. write_reg_dly((Lmtim_Tras(7) | Lmtim_Trp(3) | Lmtim_Trcd(3) |
  463. Lmtim_Trc(9) | Lmtim_Tdpl(2)),
  464. LMTIM);
  465. /* setup SDRAM refresh rate */
  466. write_reg_dly(0xc2b, LMREFRESH);
  467. /* setup SDRAM type parameters */
  468. write_reg_dly((LMTYPE_CASLAT_3 | LMTYPE_BKSZ_2 | LMTYPE_ROWSZ_11 |
  469. LMTYPE_COLSZ_8),
  470. LMTYPE);
  471. /* enable memory controller */
  472. write_reg_dly(LMPWR_MC_PWR_ACT, LMPWR);
  473. /* perform dummy reads */
  474. for ( i = 0; i < 16; i++ ) {
  475. tmp = readl(fbi->screen_base);
  476. }
  477. }
  478. static void enable_clocks(struct fb_info *fbi)
  479. {
  480. /* enable clocks */
  481. write_reg_dly(SYSCLKSRC_PLL_2, SYSCLKSRC);
  482. write_reg_dly(PIXCLKSRC_PLL_1, PIXCLKSRC);
  483. write_reg_dly(0x00000000, CLKSLEEP);
  484. /* PLL output = (Frefclk * M) / (N * 2^P )
  485. *
  486. * M: 0x17, N: 0x3, P: 0x0 == 100 Mhz!
  487. * M: 0xb, N: 0x1, P: 0x1 == 71 Mhz
  488. * */
  489. write_reg_dly((Core_Pll_M(0xb) | Core_Pll_N(0x1) | Core_Pll_P(0x1) |
  490. CORE_PLL_EN),
  491. COREPLL);
  492. write_reg_dly((Disp_Pll_M(0x1b) | Disp_Pll_N(0x7) | Disp_Pll_P(0x1) |
  493. DISP_PLL_EN),
  494. DISPPLL);
  495. write_reg_dly(0x00000000, VOVRCLK);
  496. write_reg_dly(PIXCLK_EN, PIXCLK);
  497. write_reg_dly(MEMCLK_EN, MEMCLK);
  498. write_reg_dly(0x00000006, M24CLK);
  499. write_reg_dly(0x00000006, MBXCLK);
  500. write_reg_dly(SDCLK_EN, SDCLK);
  501. write_reg_dly(0x00000001, PIXCLKDIV);
  502. }
  503. static void __devinit setup_graphics(struct fb_info *fbi)
  504. {
  505. unsigned long gsctrl;
  506. gsctrl = GSCTRL_GAMMA_EN | Gsctrl_Width(fbi->var.xres) |
  507. Gsctrl_Height(fbi->var.yres);
  508. switch (fbi->var.bits_per_pixel) {
  509. case 16:
  510. if (fbi->var.green.length == 5)
  511. gsctrl |= GSCTRL_GPIXFMT_ARGB1555;
  512. else
  513. gsctrl |= GSCTRL_GPIXFMT_RGB565;
  514. break;
  515. case 24:
  516. gsctrl |= GSCTRL_GPIXFMT_RGB888;
  517. break;
  518. case 32:
  519. gsctrl |= GSCTRL_GPIXFMT_ARGB8888;
  520. break;
  521. }
  522. write_reg_dly(gsctrl, GSCTRL);
  523. write_reg_dly(0x00000000, GBBASE);
  524. write_reg_dly(0x00ffffff, GDRCTRL);
  525. write_reg_dly((GSCADR_STR_EN | Gscadr_Gbase_Adr(0x6000)), GSCADR);
  526. write_reg_dly(0x00000000, GPLUT);
  527. }
  528. static void __devinit setup_display(struct fb_info *fbi)
  529. {
  530. unsigned long dsctrl = 0;
  531. dsctrl = DSCTRL_BLNK_POL;
  532. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  533. dsctrl |= DSCTRL_HS_POL;
  534. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  535. dsctrl |= DSCTRL_VS_POL;
  536. write_reg_dly(dsctrl, DSCTRL);
  537. write_reg_dly(0xd0303010, DMCTRL);
  538. write_reg_dly((readl(DSCTRL) | DSCTRL_SYNCGEN_EN), DSCTRL);
  539. }
  540. static void __devinit enable_controller(struct fb_info *fbi)
  541. {
  542. write_reg_dly(SYSRST_RST, SYSRST);
  543. enable_clocks(fbi);
  544. setup_memc(fbi);
  545. setup_graphics(fbi);
  546. setup_display(fbi);
  547. }
  548. #ifdef CONFIG_PM
  549. /*
  550. * Power management hooks. Note that we won't be called from IRQ context,
  551. * unlike the blank functions above, so we may sleep.
  552. */
  553. static int mbxfb_suspend(struct platform_device *dev, pm_message_t state)
  554. {
  555. /* make frame buffer memory enter self-refresh mode */
  556. write_reg_dly(LMPWR_MC_PWR_SRM, LMPWR);
  557. while (LMPWRSTAT != LMPWRSTAT_MC_PWR_SRM)
  558. ; /* empty statement */
  559. /* reset the device, since it's initial state is 'mostly sleeping' */
  560. write_reg_dly(SYSRST_RST, SYSRST);
  561. return 0;
  562. }
  563. static int mbxfb_resume(struct platform_device *dev)
  564. {
  565. struct fb_info *fbi = platform_get_drvdata(dev);
  566. enable_clocks(fbi);
  567. /* setup_graphics(fbi); */
  568. /* setup_display(fbi); */
  569. write_reg_dly((readl(DSCTRL) | DSCTRL_SYNCGEN_EN), DSCTRL);
  570. return 0;
  571. }
  572. #else
  573. #define mbxfb_suspend NULL
  574. #define mbxfb_resume NULL
  575. #endif
  576. /* debugfs entries */
  577. #ifndef CONFIG_FB_MBX_DEBUG
  578. #define mbxfb_debugfs_init(x) do {} while(0)
  579. #define mbxfb_debugfs_remove(x) do {} while(0)
  580. #endif
  581. #define res_size(_r) (((_r)->end - (_r)->start) + 1)
  582. static int __devinit mbxfb_probe(struct platform_device *dev)
  583. {
  584. int ret;
  585. struct fb_info *fbi;
  586. struct mbxfb_info *mfbi;
  587. struct mbxfb_platform_data *pdata;
  588. dev_dbg(dev, "mbxfb_probe\n");
  589. pdata = dev->dev.platform_data;
  590. if (!pdata) {
  591. dev_err(&dev->dev, "platform data is required\n");
  592. return -EINVAL;
  593. }
  594. fbi = framebuffer_alloc(sizeof(struct mbxfb_info), &dev->dev);
  595. if (fbi == NULL) {
  596. dev_err(&dev->dev, "framebuffer_alloc failed\n");
  597. return -ENOMEM;
  598. }
  599. mfbi = fbi->par;
  600. fbi->pseudo_palette = mfbi->pseudo_palette;
  601. if (pdata->probe)
  602. mfbi->platform_probe = pdata->probe;
  603. if (pdata->remove)
  604. mfbi->platform_remove = pdata->remove;
  605. mfbi->fb_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  606. mfbi->reg_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  607. if (!mfbi->fb_res || !mfbi->reg_res) {
  608. dev_err(&dev->dev, "no resources found\n");
  609. ret = -ENODEV;
  610. goto err1;
  611. }
  612. mfbi->fb_req = request_mem_region(mfbi->fb_res->start,
  613. res_size(mfbi->fb_res), dev->name);
  614. if (mfbi->fb_req == NULL) {
  615. dev_err(&dev->dev, "failed to claim framebuffer memory\n");
  616. ret = -EINVAL;
  617. goto err1;
  618. }
  619. mfbi->fb_phys_addr = mfbi->fb_res->start;
  620. mfbi->reg_req = request_mem_region(mfbi->reg_res->start,
  621. res_size(mfbi->reg_res), dev->name);
  622. if (mfbi->reg_req == NULL) {
  623. dev_err(&dev->dev, "failed to claim Marathon registers\n");
  624. ret = -EINVAL;
  625. goto err2;
  626. }
  627. mfbi->reg_phys_addr = mfbi->reg_res->start;
  628. mfbi->reg_virt_addr = ioremap_nocache(mfbi->reg_phys_addr,
  629. res_size(mfbi->reg_req));
  630. if (!mfbi->reg_virt_addr) {
  631. dev_err(&dev->dev, "failed to ioremap Marathon registers\n");
  632. ret = -EINVAL;
  633. goto err3;
  634. }
  635. virt_base_2700 = (unsigned long)mfbi->reg_virt_addr;
  636. mfbi->fb_virt_addr = ioremap_nocache(mfbi->fb_phys_addr,
  637. res_size(mfbi->fb_req));
  638. if (!mfbi->reg_virt_addr) {
  639. dev_err(&dev->dev, "failed to ioremap frame buffer\n");
  640. ret = -EINVAL;
  641. goto err4;
  642. }
  643. fbi->screen_base = (char __iomem *)(mfbi->fb_virt_addr + 0x60000);
  644. fbi->screen_size = pdata->memsize;
  645. fbi->fbops = &mbxfb_ops;
  646. fbi->var = mbxfb_default;
  647. fbi->fix = mbxfb_fix;
  648. fbi->fix.smem_start = mfbi->fb_phys_addr + 0x60000;
  649. fbi->fix.smem_len = pdata->memsize;
  650. fbi->fix.line_length = mbxfb_default.xres_virtual *
  651. mbxfb_default.bits_per_pixel / 8;
  652. ret = fb_alloc_cmap(&fbi->cmap, 256, 0);
  653. if (ret < 0) {
  654. dev_err(&dev->dev, "fb_alloc_cmap failed\n");
  655. ret = -EINVAL;
  656. goto err5;
  657. }
  658. platform_set_drvdata(dev, fbi);
  659. printk(KERN_INFO "fb%d: mbx frame buffer device\n", fbi->node);
  660. if (mfbi->platform_probe)
  661. mfbi->platform_probe(fbi);
  662. enable_controller(fbi);
  663. mbxfb_debugfs_init(fbi);
  664. ret = register_framebuffer(fbi);
  665. if (ret < 0) {
  666. dev_err(&dev->dev, "register_framebuffer failed\n");
  667. ret = -EINVAL;
  668. goto err6;
  669. }
  670. return 0;
  671. err6:
  672. fb_dealloc_cmap(&fbi->cmap);
  673. err5:
  674. iounmap(mfbi->fb_virt_addr);
  675. err4:
  676. iounmap(mfbi->reg_virt_addr);
  677. err3:
  678. release_mem_region(mfbi->reg_res->start, res_size(mfbi->reg_res));
  679. err2:
  680. release_mem_region(mfbi->fb_res->start, res_size(mfbi->fb_res));
  681. err1:
  682. framebuffer_release(fbi);
  683. return ret;
  684. }
  685. static int __devexit mbxfb_remove(struct platform_device *dev)
  686. {
  687. struct fb_info *fbi = platform_get_drvdata(dev);
  688. write_reg_dly(SYSRST_RST, SYSRST);
  689. mbxfb_debugfs_remove(fbi);
  690. if (fbi) {
  691. struct mbxfb_info *mfbi = fbi->par;
  692. unregister_framebuffer(fbi);
  693. if (mfbi) {
  694. if (mfbi->platform_remove)
  695. mfbi->platform_remove(fbi);
  696. if (mfbi->fb_virt_addr)
  697. iounmap(mfbi->fb_virt_addr);
  698. if (mfbi->reg_virt_addr)
  699. iounmap(mfbi->reg_virt_addr);
  700. if (mfbi->reg_req)
  701. release_mem_region(mfbi->reg_req->start,
  702. res_size(mfbi->reg_req));
  703. if (mfbi->fb_req)
  704. release_mem_region(mfbi->fb_req->start,
  705. res_size(mfbi->fb_req));
  706. }
  707. framebuffer_release(fbi);
  708. }
  709. return 0;
  710. }
  711. static struct platform_driver mbxfb_driver = {
  712. .probe = mbxfb_probe,
  713. .remove = mbxfb_remove,
  714. .suspend = mbxfb_suspend,
  715. .resume = mbxfb_resume,
  716. .driver = {
  717. .name = "mbx-fb",
  718. },
  719. };
  720. int __devinit mbxfb_init(void)
  721. {
  722. return platform_driver_register(&mbxfb_driver);
  723. }
  724. static void __devexit mbxfb_exit(void)
  725. {
  726. platform_driver_unregister(&mbxfb_driver);
  727. }
  728. module_init(mbxfb_init);
  729. module_exit(mbxfb_exit);
  730. MODULE_DESCRIPTION("loadable framebuffer driver for Marathon device");
  731. MODULE_AUTHOR("Mike Rapoport, Compulab");
  732. MODULE_LICENSE("GPL");