uhci-hcd.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. #ifndef __LINUX_UHCI_HCD_H
  2. #define __LINUX_UHCI_HCD_H
  3. #include <linux/list.h>
  4. #include <linux/usb.h>
  5. #define usb_packetid(pipe) (usb_pipein(pipe) ? USB_PID_IN : USB_PID_OUT)
  6. #define PIPE_DEVEP_MASK 0x0007ff00
  7. /*
  8. * Universal Host Controller Interface data structures and defines
  9. */
  10. /* Command register */
  11. #define USBCMD 0
  12. #define USBCMD_RS 0x0001 /* Run/Stop */
  13. #define USBCMD_HCRESET 0x0002 /* Host reset */
  14. #define USBCMD_GRESET 0x0004 /* Global reset */
  15. #define USBCMD_EGSM 0x0008 /* Global Suspend Mode */
  16. #define USBCMD_FGR 0x0010 /* Force Global Resume */
  17. #define USBCMD_SWDBG 0x0020 /* SW Debug mode */
  18. #define USBCMD_CF 0x0040 /* Config Flag (sw only) */
  19. #define USBCMD_MAXP 0x0080 /* Max Packet (0 = 32, 1 = 64) */
  20. /* Status register */
  21. #define USBSTS 2
  22. #define USBSTS_USBINT 0x0001 /* Interrupt due to IOC */
  23. #define USBSTS_ERROR 0x0002 /* Interrupt due to error */
  24. #define USBSTS_RD 0x0004 /* Resume Detect */
  25. #define USBSTS_HSE 0x0008 /* Host System Error: PCI problems */
  26. #define USBSTS_HCPE 0x0010 /* Host Controller Process Error:
  27. * the schedule is buggy */
  28. #define USBSTS_HCH 0x0020 /* HC Halted */
  29. /* Interrupt enable register */
  30. #define USBINTR 4
  31. #define USBINTR_TIMEOUT 0x0001 /* Timeout/CRC error enable */
  32. #define USBINTR_RESUME 0x0002 /* Resume interrupt enable */
  33. #define USBINTR_IOC 0x0004 /* Interrupt On Complete enable */
  34. #define USBINTR_SP 0x0008 /* Short packet interrupt enable */
  35. #define USBFRNUM 6
  36. #define USBFLBASEADD 8
  37. #define USBSOF 12
  38. #define USBSOF_DEFAULT 64 /* Frame length is exactly 1 ms */
  39. /* USB port status and control registers */
  40. #define USBPORTSC1 16
  41. #define USBPORTSC2 18
  42. #define USBPORTSC_CCS 0x0001 /* Current Connect Status
  43. * ("device present") */
  44. #define USBPORTSC_CSC 0x0002 /* Connect Status Change */
  45. #define USBPORTSC_PE 0x0004 /* Port Enable */
  46. #define USBPORTSC_PEC 0x0008 /* Port Enable Change */
  47. #define USBPORTSC_DPLUS 0x0010 /* D+ high (line status) */
  48. #define USBPORTSC_DMINUS 0x0020 /* D- high (line status) */
  49. #define USBPORTSC_RD 0x0040 /* Resume Detect */
  50. #define USBPORTSC_RES1 0x0080 /* reserved, always 1 */
  51. #define USBPORTSC_LSDA 0x0100 /* Low Speed Device Attached */
  52. #define USBPORTSC_PR 0x0200 /* Port Reset */
  53. /* OC and OCC from Intel 430TX and later (not UHCI 1.1d spec) */
  54. #define USBPORTSC_OC 0x0400 /* Over Current condition */
  55. #define USBPORTSC_OCC 0x0800 /* Over Current Change R/WC */
  56. #define USBPORTSC_SUSP 0x1000 /* Suspend */
  57. #define USBPORTSC_RES2 0x2000 /* reserved, write zeroes */
  58. #define USBPORTSC_RES3 0x4000 /* reserved, write zeroes */
  59. #define USBPORTSC_RES4 0x8000 /* reserved, write zeroes */
  60. /* Legacy support register */
  61. #define USBLEGSUP 0xc0
  62. #define USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  63. #define USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
  64. #define USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
  65. #define UHCI_PTR_BITS __constant_cpu_to_le32(0x000F)
  66. #define UHCI_PTR_TERM __constant_cpu_to_le32(0x0001)
  67. #define UHCI_PTR_QH __constant_cpu_to_le32(0x0002)
  68. #define UHCI_PTR_DEPTH __constant_cpu_to_le32(0x0004)
  69. #define UHCI_PTR_BREADTH __constant_cpu_to_le32(0x0000)
  70. #define UHCI_NUMFRAMES 1024 /* in the frame list [array] */
  71. #define UHCI_MAX_SOF_NUMBER 2047 /* in an SOF packet */
  72. #define CAN_SCHEDULE_FRAMES 1000 /* how far in the future frames
  73. * can be scheduled */
  74. #define MAX_PHASE 32 /* Periodic scheduling length */
  75. /* When no queues need Full-Speed Bandwidth Reclamation,
  76. * delay this long before turning FSBR off */
  77. #define FSBR_OFF_DELAY msecs_to_jiffies(10)
  78. /* If a queue hasn't advanced after this much time, assume it is stuck */
  79. #define QH_WAIT_TIMEOUT msecs_to_jiffies(200)
  80. /*
  81. * Queue Headers
  82. */
  83. /*
  84. * One role of a QH is to hold a queue of TDs for some endpoint. One QH goes
  85. * with each endpoint, and qh->element (updated by the HC) is either:
  86. * - the next unprocessed TD in the endpoint's queue, or
  87. * - UHCI_PTR_TERM (when there's no more traffic for this endpoint).
  88. *
  89. * The other role of a QH is to serve as a "skeleton" framelist entry, so we
  90. * can easily splice a QH for some endpoint into the schedule at the right
  91. * place. Then qh->element is UHCI_PTR_TERM.
  92. *
  93. * In the schedule, qh->link maintains a list of QHs seen by the HC:
  94. * skel1 --> ep1-qh --> ep2-qh --> ... --> skel2 --> ...
  95. *
  96. * qh->node is the software equivalent of qh->link. The differences
  97. * are that the software list is doubly-linked and QHs in the UNLINKING
  98. * state are on the software list but not the hardware schedule.
  99. *
  100. * For bookkeeping purposes we maintain QHs even for Isochronous endpoints,
  101. * but they never get added to the hardware schedule.
  102. */
  103. #define QH_STATE_IDLE 1 /* QH is not being used */
  104. #define QH_STATE_UNLINKING 2 /* QH has been removed from the
  105. * schedule but the hardware may
  106. * still be using it */
  107. #define QH_STATE_ACTIVE 3 /* QH is on the schedule */
  108. struct uhci_qh {
  109. /* Hardware fields */
  110. __le32 link; /* Next QH in the schedule */
  111. __le32 element; /* Queue element (TD) pointer */
  112. /* Software fields */
  113. struct list_head node; /* Node in the list of QHs */
  114. struct usb_host_endpoint *hep; /* Endpoint information */
  115. struct usb_device *udev;
  116. struct list_head queue; /* Queue of urbps for this QH */
  117. struct uhci_qh *skel; /* Skeleton for this QH */
  118. struct uhci_td *dummy_td; /* Dummy TD to end the queue */
  119. struct uhci_td *post_td; /* Last TD completed */
  120. struct usb_iso_packet_descriptor *iso_packet_desc;
  121. /* Next urb->iso_frame_desc entry */
  122. unsigned long advance_jiffies; /* Time of last queue advance */
  123. unsigned int unlink_frame; /* When the QH was unlinked */
  124. unsigned int period; /* For Interrupt and Isochronous QHs */
  125. short phase; /* Between 0 and period-1 */
  126. short load; /* Periodic time requirement, in us */
  127. unsigned int iso_frame; /* Frame # for iso_packet_desc */
  128. int iso_status; /* Status for Isochronous URBs */
  129. int state; /* QH_STATE_xxx; see above */
  130. int type; /* Queue type (control, bulk, etc) */
  131. dma_addr_t dma_handle;
  132. unsigned int initial_toggle:1; /* Endpoint's current toggle value */
  133. unsigned int needs_fixup:1; /* Must fix the TD toggle values */
  134. unsigned int is_stopped:1; /* Queue was stopped by error/unlink */
  135. unsigned int wait_expired:1; /* QH_WAIT_TIMEOUT has expired */
  136. unsigned int bandwidth_reserved:1; /* Periodic bandwidth has
  137. * been allocated */
  138. } __attribute__((aligned(16)));
  139. /*
  140. * We need a special accessor for the element pointer because it is
  141. * subject to asynchronous updates by the controller.
  142. */
  143. static inline __le32 qh_element(struct uhci_qh *qh) {
  144. __le32 element = qh->element;
  145. barrier();
  146. return element;
  147. }
  148. /*
  149. * Transfer Descriptors
  150. */
  151. /*
  152. * for TD <status>:
  153. */
  154. #define TD_CTRL_SPD (1 << 29) /* Short Packet Detect */
  155. #define TD_CTRL_C_ERR_MASK (3 << 27) /* Error Counter bits */
  156. #define TD_CTRL_C_ERR_SHIFT 27
  157. #define TD_CTRL_LS (1 << 26) /* Low Speed Device */
  158. #define TD_CTRL_IOS (1 << 25) /* Isochronous Select */
  159. #define TD_CTRL_IOC (1 << 24) /* Interrupt on Complete */
  160. #define TD_CTRL_ACTIVE (1 << 23) /* TD Active */
  161. #define TD_CTRL_STALLED (1 << 22) /* TD Stalled */
  162. #define TD_CTRL_DBUFERR (1 << 21) /* Data Buffer Error */
  163. #define TD_CTRL_BABBLE (1 << 20) /* Babble Detected */
  164. #define TD_CTRL_NAK (1 << 19) /* NAK Received */
  165. #define TD_CTRL_CRCTIMEO (1 << 18) /* CRC/Time Out Error */
  166. #define TD_CTRL_BITSTUFF (1 << 17) /* Bit Stuff Error */
  167. #define TD_CTRL_ACTLEN_MASK 0x7FF /* actual length, encoded as n - 1 */
  168. #define TD_CTRL_ANY_ERROR (TD_CTRL_STALLED | TD_CTRL_DBUFERR | \
  169. TD_CTRL_BABBLE | TD_CTRL_CRCTIME | \
  170. TD_CTRL_BITSTUFF)
  171. #define uhci_maxerr(err) ((err) << TD_CTRL_C_ERR_SHIFT)
  172. #define uhci_status_bits(ctrl_sts) ((ctrl_sts) & 0xF60000)
  173. #define uhci_actual_length(ctrl_sts) (((ctrl_sts) + 1) & \
  174. TD_CTRL_ACTLEN_MASK) /* 1-based */
  175. /*
  176. * for TD <info>: (a.k.a. Token)
  177. */
  178. #define td_token(td) le32_to_cpu((td)->token)
  179. #define TD_TOKEN_DEVADDR_SHIFT 8
  180. #define TD_TOKEN_TOGGLE_SHIFT 19
  181. #define TD_TOKEN_TOGGLE (1 << 19)
  182. #define TD_TOKEN_EXPLEN_SHIFT 21
  183. #define TD_TOKEN_EXPLEN_MASK 0x7FF /* expected length, encoded as n-1 */
  184. #define TD_TOKEN_PID_MASK 0xFF
  185. #define uhci_explen(len) ((((len) - 1) & TD_TOKEN_EXPLEN_MASK) << \
  186. TD_TOKEN_EXPLEN_SHIFT)
  187. #define uhci_expected_length(token) ((((token) >> TD_TOKEN_EXPLEN_SHIFT) + \
  188. 1) & TD_TOKEN_EXPLEN_MASK)
  189. #define uhci_toggle(token) (((token) >> TD_TOKEN_TOGGLE_SHIFT) & 1)
  190. #define uhci_endpoint(token) (((token) >> 15) & 0xf)
  191. #define uhci_devaddr(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7f)
  192. #define uhci_devep(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7ff)
  193. #define uhci_packetid(token) ((token) & TD_TOKEN_PID_MASK)
  194. #define uhci_packetout(token) (uhci_packetid(token) != USB_PID_IN)
  195. #define uhci_packetin(token) (uhci_packetid(token) == USB_PID_IN)
  196. /*
  197. * The documentation says "4 words for hardware, 4 words for software".
  198. *
  199. * That's silly, the hardware doesn't care. The hardware only cares that
  200. * the hardware words are 16-byte aligned, and we can have any amount of
  201. * sw space after the TD entry.
  202. *
  203. * td->link points to either another TD (not necessarily for the same urb or
  204. * even the same endpoint), or nothing (PTR_TERM), or a QH.
  205. */
  206. struct uhci_td {
  207. /* Hardware fields */
  208. __le32 link;
  209. __le32 status;
  210. __le32 token;
  211. __le32 buffer;
  212. /* Software fields */
  213. dma_addr_t dma_handle;
  214. struct list_head list;
  215. int frame; /* for iso: what frame? */
  216. struct list_head fl_list;
  217. } __attribute__((aligned(16)));
  218. /*
  219. * We need a special accessor for the control/status word because it is
  220. * subject to asynchronous updates by the controller.
  221. */
  222. static inline u32 td_status(struct uhci_td *td) {
  223. __le32 status = td->status;
  224. barrier();
  225. return le32_to_cpu(status);
  226. }
  227. /*
  228. * Skeleton Queue Headers
  229. */
  230. /*
  231. * The UHCI driver uses QHs with Interrupt, Control and Bulk URBs for
  232. * automatic queuing. To make it easy to insert entries into the schedule,
  233. * we have a skeleton of QHs for each predefined Interrupt latency,
  234. * low-speed control, full-speed control, bulk, and terminating QH
  235. * (see explanation for the terminating QH below).
  236. *
  237. * When we want to add a new QH, we add it to the end of the list for the
  238. * skeleton QH. For instance, the schedule list can look like this:
  239. *
  240. * skel int128 QH
  241. * dev 1 interrupt QH
  242. * dev 5 interrupt QH
  243. * skel int64 QH
  244. * skel int32 QH
  245. * ...
  246. * skel int1 QH
  247. * skel low-speed control QH
  248. * dev 5 control QH
  249. * skel full-speed control QH
  250. * skel bulk QH
  251. * dev 1 bulk QH
  252. * dev 2 bulk QH
  253. * skel terminating QH
  254. *
  255. * The terminating QH is used for 2 reasons:
  256. * - To place a terminating TD which is used to workaround a PIIX bug
  257. * (see Intel errata for explanation), and
  258. * - To loop back to the full-speed control queue for full-speed bandwidth
  259. * reclamation.
  260. *
  261. * There's a special skeleton QH for Isochronous QHs. It never appears
  262. * on the schedule, and Isochronous TDs go on the schedule before the
  263. * the skeleton QHs. The hardware accesses them directly rather than
  264. * through their QH, which is used only for bookkeeping purposes.
  265. * While the UHCI spec doesn't forbid the use of QHs for Isochronous,
  266. * it doesn't use them either. And the spec says that queues never
  267. * advance on an error completion status, which makes them totally
  268. * unsuitable for Isochronous transfers.
  269. */
  270. #define UHCI_NUM_SKELQH 14
  271. #define skel_unlink_qh skelqh[0]
  272. #define skel_iso_qh skelqh[1]
  273. #define skel_int128_qh skelqh[2]
  274. #define skel_int64_qh skelqh[3]
  275. #define skel_int32_qh skelqh[4]
  276. #define skel_int16_qh skelqh[5]
  277. #define skel_int8_qh skelqh[6]
  278. #define skel_int4_qh skelqh[7]
  279. #define skel_int2_qh skelqh[8]
  280. #define skel_int1_qh skelqh[9]
  281. #define skel_ls_control_qh skelqh[10]
  282. #define skel_fs_control_qh skelqh[11]
  283. #define skel_bulk_qh skelqh[12]
  284. #define skel_term_qh skelqh[13]
  285. /* Find the skelqh entry corresponding to an interval exponent */
  286. #define UHCI_SKEL_INDEX(exponent) (9 - exponent)
  287. /*
  288. * The UHCI controller and root hub
  289. */
  290. /*
  291. * States for the root hub:
  292. *
  293. * To prevent "bouncing" in the presence of electrical noise,
  294. * when there are no devices attached we delay for 1 second in the
  295. * RUNNING_NODEVS state before switching to the AUTO_STOPPED state.
  296. *
  297. * (Note that the AUTO_STOPPED state won't be necessary once the hub
  298. * driver learns to autosuspend.)
  299. */
  300. enum uhci_rh_state {
  301. /* In the following states the HC must be halted.
  302. * These two must come first. */
  303. UHCI_RH_RESET,
  304. UHCI_RH_SUSPENDED,
  305. UHCI_RH_AUTO_STOPPED,
  306. UHCI_RH_RESUMING,
  307. /* In this state the HC changes from running to halted,
  308. * so it can legally appear either way. */
  309. UHCI_RH_SUSPENDING,
  310. /* In the following states it's an error if the HC is halted.
  311. * These two must come last. */
  312. UHCI_RH_RUNNING, /* The normal state */
  313. UHCI_RH_RUNNING_NODEVS, /* Running with no devices attached */
  314. };
  315. /*
  316. * The full UHCI controller information:
  317. */
  318. struct uhci_hcd {
  319. /* debugfs */
  320. struct dentry *dentry;
  321. /* Grabbed from PCI */
  322. unsigned long io_addr;
  323. struct dma_pool *qh_pool;
  324. struct dma_pool *td_pool;
  325. struct uhci_td *term_td; /* Terminating TD, see UHCI bug */
  326. struct uhci_qh *skelqh[UHCI_NUM_SKELQH]; /* Skeleton QHs */
  327. struct uhci_qh *next_qh; /* Next QH to scan */
  328. spinlock_t lock;
  329. dma_addr_t frame_dma_handle; /* Hardware frame list */
  330. __le32 *frame;
  331. void **frame_cpu; /* CPU's frame list */
  332. enum uhci_rh_state rh_state;
  333. unsigned long auto_stop_time; /* When to AUTO_STOP */
  334. unsigned int frame_number; /* As of last check */
  335. unsigned int is_stopped;
  336. #define UHCI_IS_STOPPED 9999 /* Larger than a frame # */
  337. unsigned int last_iso_frame; /* Frame of last scan */
  338. unsigned int cur_iso_frame; /* Frame for current scan */
  339. unsigned int scan_in_progress:1; /* Schedule scan is running */
  340. unsigned int need_rescan:1; /* Redo the schedule scan */
  341. unsigned int dead:1; /* Controller has died */
  342. unsigned int working_RD:1; /* Suspended root hub doesn't
  343. need to be polled */
  344. unsigned int is_initialized:1; /* Data structure is usable */
  345. unsigned int fsbr_is_on:1; /* FSBR is turned on */
  346. unsigned int fsbr_is_wanted:1; /* Does any URB want FSBR? */
  347. unsigned int fsbr_expiring:1; /* FSBR is timing out */
  348. struct timer_list fsbr_timer; /* For turning off FBSR */
  349. /* Support for port suspend/resume/reset */
  350. unsigned long port_c_suspend; /* Bit-arrays of ports */
  351. unsigned long resuming_ports;
  352. unsigned long ports_timeout; /* Time to stop signalling */
  353. struct list_head idle_qh_list; /* Where the idle QHs live */
  354. int rh_numports; /* Number of root-hub ports */
  355. wait_queue_head_t waitqh; /* endpoint_disable waiters */
  356. int num_waiting; /* Number of waiters */
  357. int total_load; /* Sum of array values */
  358. short load[MAX_PHASE]; /* Periodic allocations */
  359. };
  360. /* Convert between a usb_hcd pointer and the corresponding uhci_hcd */
  361. static inline struct uhci_hcd *hcd_to_uhci(struct usb_hcd *hcd)
  362. {
  363. return (struct uhci_hcd *) (hcd->hcd_priv);
  364. }
  365. static inline struct usb_hcd *uhci_to_hcd(struct uhci_hcd *uhci)
  366. {
  367. return container_of((void *) uhci, struct usb_hcd, hcd_priv);
  368. }
  369. #define uhci_dev(u) (uhci_to_hcd(u)->self.controller)
  370. /* Utility macro for comparing frame numbers */
  371. #define uhci_frame_before_eq(f1, f2) (0 <= (int) ((f2) - (f1)))
  372. /*
  373. * Private per-URB data
  374. */
  375. struct urb_priv {
  376. struct list_head node; /* Node in the QH's urbp list */
  377. struct urb *urb;
  378. struct uhci_qh *qh; /* QH for this URB */
  379. struct list_head td_list;
  380. unsigned fsbr:1; /* URB wants FSBR */
  381. };
  382. /*
  383. * Locking in uhci.c
  384. *
  385. * Almost everything relating to the hardware schedule and processing
  386. * of URBs is protected by uhci->lock. urb->status is protected by
  387. * urb->lock; that's the one exception.
  388. *
  389. * To prevent deadlocks, never lock uhci->lock while holding urb->lock.
  390. * The safe order of locking is:
  391. *
  392. * #1 uhci->lock
  393. * #2 urb->lock
  394. */
  395. /* Some special IDs */
  396. #define PCI_VENDOR_ID_GENESYS 0x17a0
  397. #define PCI_DEVICE_ID_GL880S_UHCI 0x8083
  398. #endif