ohci-pci.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * OHCI HCD (Host Controller Driver) for USB.
  3. *
  4. * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
  5. * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net>
  6. *
  7. * [ Initialisation is based on Linus' ]
  8. * [ uhci code and gregs ohci fragments ]
  9. * [ (C) Copyright 1999 Linus Torvalds ]
  10. * [ (C) Copyright 1999 Gregory P. Smith]
  11. *
  12. * PCI Bus Glue
  13. *
  14. * This file is licenced under the GPL.
  15. */
  16. #ifndef CONFIG_PCI
  17. #error "This file is PCI bus glue. CONFIG_PCI must be defined."
  18. #endif
  19. /*-------------------------------------------------------------------------*/
  20. /* AMD 756, for most chips (early revs), corrupts register
  21. * values on read ... so enable the vendor workaround.
  22. */
  23. static int __devinit ohci_quirk_amd756(struct usb_hcd *hcd)
  24. {
  25. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  26. ohci->flags = OHCI_QUIRK_AMD756;
  27. ohci_dbg (ohci, "AMD756 erratum 4 workaround\n");
  28. /* also erratum 10 (suspend/resume issues) */
  29. device_init_wakeup(&hcd->self.root_hub->dev, 0);
  30. return 0;
  31. }
  32. /* Apple's OHCI driver has a lot of bizarre workarounds
  33. * for this chip. Evidently control and bulk lists
  34. * can get confused. (B&W G3 models, and ...)
  35. */
  36. static int __devinit ohci_quirk_opti(struct usb_hcd *hcd)
  37. {
  38. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  39. ohci_dbg (ohci, "WARNING: OPTi workarounds unavailable\n");
  40. return 0;
  41. }
  42. /* Check for NSC87560. We have to look at the bridge (fn1) to
  43. * identify the USB (fn2). This quirk might apply to more or
  44. * even all NSC stuff.
  45. */
  46. static int __devinit ohci_quirk_ns(struct usb_hcd *hcd)
  47. {
  48. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  49. struct pci_dev *b;
  50. b = pci_get_slot (pdev->bus, PCI_DEVFN (PCI_SLOT (pdev->devfn), 1));
  51. if (b && b->device == PCI_DEVICE_ID_NS_87560_LIO
  52. && b->vendor == PCI_VENDOR_ID_NS) {
  53. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  54. ohci->flags |= OHCI_QUIRK_SUPERIO;
  55. ohci_dbg (ohci, "Using NSC SuperIO setup\n");
  56. }
  57. pci_dev_put(b);
  58. return 0;
  59. }
  60. /* Check for Compaq's ZFMicro chipset, which needs short
  61. * delays before control or bulk queues get re-activated
  62. * in finish_unlinks()
  63. */
  64. static int __devinit ohci_quirk_zfmicro(struct usb_hcd *hcd)
  65. {
  66. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  67. ohci->flags |= OHCI_QUIRK_ZFMICRO;
  68. ohci_dbg (ohci, "enabled Compaq ZFMicro chipset quirk\n");
  69. return 0;
  70. }
  71. /* Check for Toshiba SCC OHCI which has big endian registers
  72. * and little endian in memory data structures
  73. */
  74. static int __devinit ohci_quirk_toshiba_scc(struct usb_hcd *hcd)
  75. {
  76. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  77. /* That chip is only present in the southbridge of some
  78. * cell based platforms which are supposed to select
  79. * CONFIG_USB_OHCI_BIG_ENDIAN_MMIO. We verify here if
  80. * that was the case though.
  81. */
  82. #ifdef CONFIG_USB_OHCI_BIG_ENDIAN_MMIO
  83. ohci->flags |= OHCI_QUIRK_BE_MMIO;
  84. ohci_dbg (ohci, "enabled big endian Toshiba quirk\n");
  85. return 0;
  86. #else
  87. ohci_err (ohci, "unsupported big endian Toshiba quirk\n");
  88. return -ENXIO;
  89. #endif
  90. }
  91. /* List of quirks for OHCI */
  92. static const struct pci_device_id ohci_pci_quirks[] = {
  93. {
  94. PCI_DEVICE(PCI_VENDOR_ID_AMD, 0x740c),
  95. .driver_data = (unsigned long)ohci_quirk_amd756,
  96. },
  97. {
  98. PCI_DEVICE(PCI_VENDOR_ID_OPTI, 0xc861),
  99. .driver_data = (unsigned long)ohci_quirk_opti,
  100. },
  101. {
  102. PCI_DEVICE(PCI_VENDOR_ID_NS, PCI_ANY_ID),
  103. .driver_data = (unsigned long)ohci_quirk_ns,
  104. },
  105. {
  106. PCI_DEVICE(PCI_VENDOR_ID_COMPAQ, 0xa0f8),
  107. .driver_data = (unsigned long)ohci_quirk_zfmicro,
  108. },
  109. {
  110. PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, 0x01b6),
  111. .driver_data = (unsigned long)ohci_quirk_toshiba_scc,
  112. },
  113. /* FIXME for some of the early AMD 760 southbridges, OHCI
  114. * won't work at all. blacklist them.
  115. */
  116. {},
  117. };
  118. static int ohci_pci_reset (struct usb_hcd *hcd)
  119. {
  120. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  121. int ret = 0;
  122. if (hcd->self.controller) {
  123. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  124. const struct pci_device_id *quirk_id;
  125. quirk_id = pci_match_id(ohci_pci_quirks, pdev);
  126. if (quirk_id != NULL) {
  127. int (*quirk)(struct usb_hcd *ohci);
  128. quirk = (void *)quirk_id->driver_data;
  129. ret = quirk(hcd);
  130. }
  131. }
  132. if (ret == 0) {
  133. ohci_hcd_init (ohci);
  134. return ohci_init (ohci);
  135. }
  136. return ret;
  137. }
  138. static int __devinit ohci_pci_start (struct usb_hcd *hcd)
  139. {
  140. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  141. int ret;
  142. #ifdef CONFIG_PM /* avoid warnings about unused pdev */
  143. if (hcd->self.controller) {
  144. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  145. /* RWC may not be set for add-in PCI cards, since boot
  146. * firmware probably ignored them. This transfers PCI
  147. * PM wakeup capabilities (once the PCI layer is fixed).
  148. */
  149. if (device_may_wakeup(&pdev->dev))
  150. ohci->hc_control |= OHCI_CTRL_RWC;
  151. }
  152. #endif /* CONFIG_PM */
  153. ret = ohci_run (ohci);
  154. if (ret < 0) {
  155. ohci_err (ohci, "can't start\n");
  156. ohci_stop (hcd);
  157. }
  158. return ret;
  159. }
  160. #ifdef CONFIG_PM
  161. static int ohci_pci_suspend (struct usb_hcd *hcd, pm_message_t message)
  162. {
  163. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  164. unsigned long flags;
  165. int rc = 0;
  166. /* Root hub was already suspended. Disable irq emission and
  167. * mark HW unaccessible, bail out if RH has been resumed. Use
  168. * the spinlock to properly synchronize with possible pending
  169. * RH suspend or resume activity.
  170. *
  171. * This is still racy as hcd->state is manipulated outside of
  172. * any locks =P But that will be a different fix.
  173. */
  174. spin_lock_irqsave (&ohci->lock, flags);
  175. if (hcd->state != HC_STATE_SUSPENDED) {
  176. rc = -EINVAL;
  177. goto bail;
  178. }
  179. ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
  180. (void)ohci_readl(ohci, &ohci->regs->intrdisable);
  181. /* make sure snapshot being resumed re-enumerates everything */
  182. if (message.event == PM_EVENT_PRETHAW)
  183. ohci_usb_reset(ohci);
  184. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  185. bail:
  186. spin_unlock_irqrestore (&ohci->lock, flags);
  187. return rc;
  188. }
  189. static int ohci_pci_resume (struct usb_hcd *hcd)
  190. {
  191. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  192. usb_hcd_resume_root_hub(hcd);
  193. return 0;
  194. }
  195. #endif /* CONFIG_PM */
  196. /*-------------------------------------------------------------------------*/
  197. static const struct hc_driver ohci_pci_hc_driver = {
  198. .description = hcd_name,
  199. .product_desc = "OHCI Host Controller",
  200. .hcd_priv_size = sizeof(struct ohci_hcd),
  201. /*
  202. * generic hardware linkage
  203. */
  204. .irq = ohci_irq,
  205. .flags = HCD_MEMORY | HCD_USB11,
  206. /*
  207. * basic lifecycle operations
  208. */
  209. .reset = ohci_pci_reset,
  210. .start = ohci_pci_start,
  211. .stop = ohci_stop,
  212. .shutdown = ohci_shutdown,
  213. #ifdef CONFIG_PM
  214. /* these suspend/resume entries are for upstream PCI glue ONLY */
  215. .suspend = ohci_pci_suspend,
  216. .resume = ohci_pci_resume,
  217. #endif
  218. /*
  219. * managing i/o requests and associated device resources
  220. */
  221. .urb_enqueue = ohci_urb_enqueue,
  222. .urb_dequeue = ohci_urb_dequeue,
  223. .endpoint_disable = ohci_endpoint_disable,
  224. /*
  225. * scheduling support
  226. */
  227. .get_frame_number = ohci_get_frame,
  228. /*
  229. * root hub support
  230. */
  231. .hub_status_data = ohci_hub_status_data,
  232. .hub_control = ohci_hub_control,
  233. .hub_irq_enable = ohci_rhsc_enable,
  234. #ifdef CONFIG_PM
  235. .bus_suspend = ohci_bus_suspend,
  236. .bus_resume = ohci_bus_resume,
  237. #endif
  238. .start_port_reset = ohci_start_port_reset,
  239. };
  240. /*-------------------------------------------------------------------------*/
  241. static const struct pci_device_id pci_ids [] = { {
  242. /* handle any USB OHCI controller */
  243. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_OHCI, ~0),
  244. .driver_data = (unsigned long) &ohci_pci_hc_driver,
  245. }, { /* end: all zeroes */ }
  246. };
  247. MODULE_DEVICE_TABLE (pci, pci_ids);
  248. /* pci driver glue; this is a "new style" PCI driver module */
  249. static struct pci_driver ohci_pci_driver = {
  250. .name = (char *) hcd_name,
  251. .id_table = pci_ids,
  252. .probe = usb_hcd_pci_probe,
  253. .remove = usb_hcd_pci_remove,
  254. #ifdef CONFIG_PM
  255. .suspend = usb_hcd_pci_suspend,
  256. .resume = usb_hcd_pci_resume,
  257. #endif
  258. .shutdown = usb_hcd_pci_shutdown,
  259. };