uartlite.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * uartlite.c: Serial driver for Xilinx uartlite serial controller
  3. *
  4. * Peter Korsgaard <jacmet@sunsite.dk>
  5. *
  6. * This file is licensed under the terms of the GNU General Public License
  7. * version 2. This program is licensed "as is" without any warranty of any
  8. * kind, whether express or implied.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/module.h>
  12. #include <linux/console.h>
  13. #include <linux/serial.h>
  14. #include <linux/serial_core.h>
  15. #include <linux/tty.h>
  16. #include <linux/delay.h>
  17. #include <linux/interrupt.h>
  18. #include <asm/io.h>
  19. #define ULITE_MAJOR 204
  20. #define ULITE_MINOR 187
  21. #define ULITE_NR_UARTS 4
  22. /* For register details see datasheet:
  23. http://www.xilinx.com/bvdocs/ipcenter/data_sheet/opb_uartlite.pdf
  24. */
  25. #define ULITE_RX 0x00
  26. #define ULITE_TX 0x04
  27. #define ULITE_STATUS 0x08
  28. #define ULITE_CONTROL 0x0c
  29. #define ULITE_REGION 16
  30. #define ULITE_STATUS_RXVALID 0x01
  31. #define ULITE_STATUS_RXFULL 0x02
  32. #define ULITE_STATUS_TXEMPTY 0x04
  33. #define ULITE_STATUS_TXFULL 0x08
  34. #define ULITE_STATUS_IE 0x10
  35. #define ULITE_STATUS_OVERRUN 0x20
  36. #define ULITE_STATUS_FRAME 0x40
  37. #define ULITE_STATUS_PARITY 0x80
  38. #define ULITE_CONTROL_RST_TX 0x01
  39. #define ULITE_CONTROL_RST_RX 0x02
  40. #define ULITE_CONTROL_IE 0x10
  41. static struct uart_port ports[ULITE_NR_UARTS];
  42. static int ulite_receive(struct uart_port *port, int stat)
  43. {
  44. struct tty_struct *tty = port->info->tty;
  45. unsigned char ch = 0;
  46. char flag = TTY_NORMAL;
  47. if ((stat & (ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
  48. | ULITE_STATUS_FRAME)) == 0)
  49. return 0;
  50. /* stats */
  51. if (stat & ULITE_STATUS_RXVALID) {
  52. port->icount.rx++;
  53. ch = readb(port->membase + ULITE_RX);
  54. if (stat & ULITE_STATUS_PARITY)
  55. port->icount.parity++;
  56. }
  57. if (stat & ULITE_STATUS_OVERRUN)
  58. port->icount.overrun++;
  59. if (stat & ULITE_STATUS_FRAME)
  60. port->icount.frame++;
  61. /* drop byte with parity error if IGNPAR specificed */
  62. if (stat & port->ignore_status_mask & ULITE_STATUS_PARITY)
  63. stat &= ~ULITE_STATUS_RXVALID;
  64. stat &= port->read_status_mask;
  65. if (stat & ULITE_STATUS_PARITY)
  66. flag = TTY_PARITY;
  67. stat &= ~port->ignore_status_mask;
  68. if (stat & ULITE_STATUS_RXVALID)
  69. tty_insert_flip_char(tty, ch, flag);
  70. if (stat & ULITE_STATUS_FRAME)
  71. tty_insert_flip_char(tty, 0, TTY_FRAME);
  72. if (stat & ULITE_STATUS_OVERRUN)
  73. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  74. return 1;
  75. }
  76. static int ulite_transmit(struct uart_port *port, int stat)
  77. {
  78. struct circ_buf *xmit = &port->info->xmit;
  79. if (stat & ULITE_STATUS_TXFULL)
  80. return 0;
  81. if (port->x_char) {
  82. writeb(port->x_char, port->membase + ULITE_TX);
  83. port->x_char = 0;
  84. port->icount.tx++;
  85. return 1;
  86. }
  87. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  88. return 0;
  89. writeb(xmit->buf[xmit->tail], port->membase + ULITE_TX);
  90. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE-1);
  91. port->icount.tx++;
  92. /* wake up */
  93. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  94. uart_write_wakeup(port);
  95. return 1;
  96. }
  97. static irqreturn_t ulite_isr(int irq, void *dev_id)
  98. {
  99. struct uart_port *port = (struct uart_port *)dev_id;
  100. int busy;
  101. do {
  102. int stat = readb(port->membase + ULITE_STATUS);
  103. busy = ulite_receive(port, stat);
  104. busy |= ulite_transmit(port, stat);
  105. } while (busy);
  106. tty_flip_buffer_push(port->info->tty);
  107. return IRQ_HANDLED;
  108. }
  109. static unsigned int ulite_tx_empty(struct uart_port *port)
  110. {
  111. unsigned long flags;
  112. unsigned int ret;
  113. spin_lock_irqsave(&port->lock, flags);
  114. ret = readb(port->membase + ULITE_STATUS);
  115. spin_unlock_irqrestore(&port->lock, flags);
  116. return ret & ULITE_STATUS_TXEMPTY ? TIOCSER_TEMT : 0;
  117. }
  118. static unsigned int ulite_get_mctrl(struct uart_port *port)
  119. {
  120. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  121. }
  122. static void ulite_set_mctrl(struct uart_port *port, unsigned int mctrl)
  123. {
  124. /* N/A */
  125. }
  126. static void ulite_stop_tx(struct uart_port *port)
  127. {
  128. /* N/A */
  129. }
  130. static void ulite_start_tx(struct uart_port *port)
  131. {
  132. ulite_transmit(port, readb(port->membase + ULITE_STATUS));
  133. }
  134. static void ulite_stop_rx(struct uart_port *port)
  135. {
  136. /* don't forward any more data (like !CREAD) */
  137. port->ignore_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
  138. | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
  139. }
  140. static void ulite_enable_ms(struct uart_port *port)
  141. {
  142. /* N/A */
  143. }
  144. static void ulite_break_ctl(struct uart_port *port, int ctl)
  145. {
  146. /* N/A */
  147. }
  148. static int ulite_startup(struct uart_port *port)
  149. {
  150. int ret;
  151. ret = request_irq(port->irq, ulite_isr,
  152. IRQF_DISABLED | IRQF_SAMPLE_RANDOM, "uartlite", port);
  153. if (ret)
  154. return ret;
  155. writeb(ULITE_CONTROL_RST_RX | ULITE_CONTROL_RST_TX,
  156. port->membase + ULITE_CONTROL);
  157. writeb(ULITE_CONTROL_IE, port->membase + ULITE_CONTROL);
  158. return 0;
  159. }
  160. static void ulite_shutdown(struct uart_port *port)
  161. {
  162. writeb(0, port->membase + ULITE_CONTROL);
  163. readb(port->membase + ULITE_CONTROL); /* dummy */
  164. free_irq(port->irq, port);
  165. }
  166. static void ulite_set_termios(struct uart_port *port, struct ktermios *termios,
  167. struct ktermios *old)
  168. {
  169. unsigned long flags;
  170. unsigned int baud;
  171. spin_lock_irqsave(&port->lock, flags);
  172. port->read_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
  173. | ULITE_STATUS_TXFULL;
  174. if (termios->c_iflag & INPCK)
  175. port->read_status_mask |=
  176. ULITE_STATUS_PARITY | ULITE_STATUS_FRAME;
  177. port->ignore_status_mask = 0;
  178. if (termios->c_iflag & IGNPAR)
  179. port->ignore_status_mask |= ULITE_STATUS_PARITY
  180. | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
  181. /* ignore all characters if CREAD is not set */
  182. if ((termios->c_cflag & CREAD) == 0)
  183. port->ignore_status_mask |=
  184. ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
  185. | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
  186. /* update timeout */
  187. baud = uart_get_baud_rate(port, termios, old, 0, 460800);
  188. uart_update_timeout(port, termios->c_cflag, baud);
  189. spin_unlock_irqrestore(&port->lock, flags);
  190. }
  191. static const char *ulite_type(struct uart_port *port)
  192. {
  193. return port->type == PORT_UARTLITE ? "uartlite" : NULL;
  194. }
  195. static void ulite_release_port(struct uart_port *port)
  196. {
  197. release_mem_region(port->mapbase, ULITE_REGION);
  198. iounmap(port->membase);
  199. port->membase = NULL;
  200. }
  201. static int ulite_request_port(struct uart_port *port)
  202. {
  203. if (!request_mem_region(port->mapbase, ULITE_REGION, "uartlite")) {
  204. dev_err(port->dev, "Memory region busy\n");
  205. return -EBUSY;
  206. }
  207. port->membase = ioremap(port->mapbase, ULITE_REGION);
  208. if (!port->membase) {
  209. dev_err(port->dev, "Unable to map registers\n");
  210. release_mem_region(port->mapbase, ULITE_REGION);
  211. return -EBUSY;
  212. }
  213. return 0;
  214. }
  215. static void ulite_config_port(struct uart_port *port, int flags)
  216. {
  217. if (!ulite_request_port(port))
  218. port->type = PORT_UARTLITE;
  219. }
  220. static int ulite_verify_port(struct uart_port *port, struct serial_struct *ser)
  221. {
  222. /* we don't want the core code to modify any port params */
  223. return -EINVAL;
  224. }
  225. static struct uart_ops ulite_ops = {
  226. .tx_empty = ulite_tx_empty,
  227. .set_mctrl = ulite_set_mctrl,
  228. .get_mctrl = ulite_get_mctrl,
  229. .stop_tx = ulite_stop_tx,
  230. .start_tx = ulite_start_tx,
  231. .stop_rx = ulite_stop_rx,
  232. .enable_ms = ulite_enable_ms,
  233. .break_ctl = ulite_break_ctl,
  234. .startup = ulite_startup,
  235. .shutdown = ulite_shutdown,
  236. .set_termios = ulite_set_termios,
  237. .type = ulite_type,
  238. .release_port = ulite_release_port,
  239. .request_port = ulite_request_port,
  240. .config_port = ulite_config_port,
  241. .verify_port = ulite_verify_port
  242. };
  243. #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
  244. static void ulite_console_wait_tx(struct uart_port *port)
  245. {
  246. int i;
  247. /* wait up to 10ms for the character(s) to be sent */
  248. for (i = 0; i < 10000; i++) {
  249. if (readb(port->membase + ULITE_STATUS) & ULITE_STATUS_TXEMPTY)
  250. break;
  251. udelay(1);
  252. }
  253. }
  254. static void ulite_console_putchar(struct uart_port *port, int ch)
  255. {
  256. ulite_console_wait_tx(port);
  257. writeb(ch, port->membase + ULITE_TX);
  258. }
  259. static void ulite_console_write(struct console *co, const char *s,
  260. unsigned int count)
  261. {
  262. struct uart_port *port = &ports[co->index];
  263. unsigned long flags;
  264. unsigned int ier;
  265. int locked = 1;
  266. if (oops_in_progress) {
  267. locked = spin_trylock_irqsave(&port->lock, flags);
  268. } else
  269. spin_lock_irqsave(&port->lock, flags);
  270. /* save and disable interrupt */
  271. ier = readb(port->membase + ULITE_STATUS) & ULITE_STATUS_IE;
  272. writeb(0, port->membase + ULITE_CONTROL);
  273. uart_console_write(port, s, count, ulite_console_putchar);
  274. ulite_console_wait_tx(port);
  275. /* restore interrupt state */
  276. if (ier)
  277. writeb(ULITE_CONTROL_IE, port->membase + ULITE_CONTROL);
  278. if (locked)
  279. spin_unlock_irqrestore(&port->lock, flags);
  280. }
  281. static int __init ulite_console_setup(struct console *co, char *options)
  282. {
  283. struct uart_port *port;
  284. int baud = 9600;
  285. int bits = 8;
  286. int parity = 'n';
  287. int flow = 'n';
  288. if (co->index < 0 || co->index >= ULITE_NR_UARTS)
  289. return -EINVAL;
  290. port = &ports[co->index];
  291. /* not initialized yet? */
  292. if (!port->membase)
  293. return -ENODEV;
  294. if (options)
  295. uart_parse_options(options, &baud, &parity, &bits, &flow);
  296. return uart_set_options(port, co, baud, parity, bits, flow);
  297. }
  298. static struct uart_driver ulite_uart_driver;
  299. static struct console ulite_console = {
  300. .name = "ttyUL",
  301. .write = ulite_console_write,
  302. .device = uart_console_device,
  303. .setup = ulite_console_setup,
  304. .flags = CON_PRINTBUFFER,
  305. .index = -1, /* Specified on the cmdline (e.g. console=ttyUL0 ) */
  306. .data = &ulite_uart_driver,
  307. };
  308. static int __init ulite_console_init(void)
  309. {
  310. register_console(&ulite_console);
  311. return 0;
  312. }
  313. console_initcall(ulite_console_init);
  314. #endif /* CONFIG_SERIAL_UARTLITE_CONSOLE */
  315. static struct uart_driver ulite_uart_driver = {
  316. .owner = THIS_MODULE,
  317. .driver_name = "uartlite",
  318. .dev_name = "ttyUL",
  319. .major = ULITE_MAJOR,
  320. .minor = ULITE_MINOR,
  321. .nr = ULITE_NR_UARTS,
  322. #ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
  323. .cons = &ulite_console,
  324. #endif
  325. };
  326. static int __devinit ulite_probe(struct platform_device *pdev)
  327. {
  328. struct resource *res, *res2;
  329. struct uart_port *port;
  330. if (pdev->id < 0 || pdev->id >= ULITE_NR_UARTS)
  331. return -EINVAL;
  332. if (ports[pdev->id].membase)
  333. return -EBUSY;
  334. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  335. if (!res)
  336. return -ENODEV;
  337. res2 = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  338. if (!res2)
  339. return -ENODEV;
  340. port = &ports[pdev->id];
  341. port->fifosize = 16;
  342. port->regshift = 2;
  343. port->iotype = UPIO_MEM;
  344. port->iobase = 1; /* mark port in use */
  345. port->mapbase = res->start;
  346. port->membase = NULL;
  347. port->ops = &ulite_ops;
  348. port->irq = res2->start;
  349. port->flags = UPF_BOOT_AUTOCONF;
  350. port->dev = &pdev->dev;
  351. port->type = PORT_UNKNOWN;
  352. port->line = pdev->id;
  353. uart_add_one_port(&ulite_uart_driver, port);
  354. platform_set_drvdata(pdev, port);
  355. return 0;
  356. }
  357. static int ulite_remove(struct platform_device *pdev)
  358. {
  359. struct uart_port *port = platform_get_drvdata(pdev);
  360. platform_set_drvdata(pdev, NULL);
  361. if (port)
  362. uart_remove_one_port(&ulite_uart_driver, port);
  363. /* mark port as free */
  364. port->membase = NULL;
  365. return 0;
  366. }
  367. static struct platform_driver ulite_platform_driver = {
  368. .probe = ulite_probe,
  369. .remove = ulite_remove,
  370. .driver = {
  371. .owner = THIS_MODULE,
  372. .name = "uartlite",
  373. },
  374. };
  375. int __init ulite_init(void)
  376. {
  377. int ret;
  378. ret = uart_register_driver(&ulite_uart_driver);
  379. if (ret)
  380. return ret;
  381. ret = platform_driver_register(&ulite_platform_driver);
  382. if (ret)
  383. uart_unregister_driver(&ulite_uart_driver);
  384. return ret;
  385. }
  386. void __exit ulite_exit(void)
  387. {
  388. platform_driver_unregister(&ulite_platform_driver);
  389. uart_unregister_driver(&ulite_uart_driver);
  390. }
  391. module_init(ulite_init);
  392. module_exit(ulite_exit);
  393. MODULE_AUTHOR("Peter Korsgaard <jacmet@sunsite.dk>");
  394. MODULE_DESCRIPTION("Xilinx uartlite serial driver");
  395. MODULE_LICENSE("GPL");