lpfc_hw.h 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2004-2006 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. #define FDMI_DID 0xfffffaU
  21. #define NameServer_DID 0xfffffcU
  22. #define SCR_DID 0xfffffdU
  23. #define Fabric_DID 0xfffffeU
  24. #define Bcast_DID 0xffffffU
  25. #define Mask_DID 0xffffffU
  26. #define CT_DID_MASK 0xffff00U
  27. #define Fabric_DID_MASK 0xfff000U
  28. #define WELL_KNOWN_DID_MASK 0xfffff0U
  29. #define PT2PT_LocalID 1
  30. #define PT2PT_RemoteID 2
  31. #define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
  32. #define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
  33. #define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
  34. #define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
  35. #define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
  36. 0 */
  37. #define FCELSSIZE 1024 /* maximum ELS transfer size */
  38. #define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
  39. #define LPFC_EXTRA_RING 1 /* ring 1 for other protocols */
  40. #define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
  41. #define LPFC_FCP_NEXT_RING 3
  42. #define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
  43. #define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
  44. #define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 extra command ring entries */
  45. #define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 extra response ring entries */
  46. #define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
  47. #define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
  48. #define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
  49. #define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
  50. #define SLI2_IOCB_CMD_R3_ENTRIES 0
  51. #define SLI2_IOCB_RSP_R3_ENTRIES 0
  52. #define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
  53. #define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
  54. /* Common Transport structures and definitions */
  55. union CtRevisionId {
  56. /* Structure is in Big Endian format */
  57. struct {
  58. uint32_t Revision:8;
  59. uint32_t InId:24;
  60. } bits;
  61. uint32_t word;
  62. };
  63. union CtCommandResponse {
  64. /* Structure is in Big Endian format */
  65. struct {
  66. uint32_t CmdRsp:16;
  67. uint32_t Size:16;
  68. } bits;
  69. uint32_t word;
  70. };
  71. struct lpfc_sli_ct_request {
  72. /* Structure is in Big Endian format */
  73. union CtRevisionId RevisionId;
  74. uint8_t FsType;
  75. uint8_t FsSubType;
  76. uint8_t Options;
  77. uint8_t Rsrvd1;
  78. union CtCommandResponse CommandResponse;
  79. uint8_t Rsrvd2;
  80. uint8_t ReasonCode;
  81. uint8_t Explanation;
  82. uint8_t VendorUnique;
  83. union {
  84. uint32_t PortID;
  85. struct gid {
  86. uint8_t PortType; /* for GID_PT requests */
  87. uint8_t DomainScope;
  88. uint8_t AreaScope;
  89. uint8_t Fc4Type; /* for GID_FT requests */
  90. } gid;
  91. struct rft {
  92. uint32_t PortId; /* For RFT_ID requests */
  93. #ifdef __BIG_ENDIAN_BITFIELD
  94. uint32_t rsvd0:16;
  95. uint32_t rsvd1:7;
  96. uint32_t fcpReg:1; /* Type 8 */
  97. uint32_t rsvd2:2;
  98. uint32_t ipReg:1; /* Type 5 */
  99. uint32_t rsvd3:5;
  100. #else /* __LITTLE_ENDIAN_BITFIELD */
  101. uint32_t rsvd0:16;
  102. uint32_t fcpReg:1; /* Type 8 */
  103. uint32_t rsvd1:7;
  104. uint32_t rsvd3:5;
  105. uint32_t ipReg:1; /* Type 5 */
  106. uint32_t rsvd2:2;
  107. #endif
  108. uint32_t rsvd[7];
  109. } rft;
  110. struct rff {
  111. uint32_t PortId;
  112. uint8_t reserved[2];
  113. #ifdef __BIG_ENDIAN_BITFIELD
  114. uint8_t feature_res:6;
  115. uint8_t feature_init:1;
  116. uint8_t feature_tgt:1;
  117. #else /* __LITTLE_ENDIAN_BITFIELD */
  118. uint8_t feature_tgt:1;
  119. uint8_t feature_init:1;
  120. uint8_t feature_res:6;
  121. #endif
  122. uint8_t type_code; /* type=8 for FCP */
  123. } rff;
  124. struct rnn {
  125. uint32_t PortId; /* For RNN_ID requests */
  126. uint8_t wwnn[8];
  127. } rnn;
  128. struct rsnn { /* For RSNN_ID requests */
  129. uint8_t wwnn[8];
  130. uint8_t len;
  131. uint8_t symbname[255];
  132. } rsnn;
  133. } un;
  134. };
  135. #define SLI_CT_REVISION 1
  136. #define GID_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 260)
  137. #define RFT_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 228)
  138. #define RFF_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 235)
  139. #define RNN_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 252)
  140. #define RSNN_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request))
  141. /*
  142. * FsType Definitions
  143. */
  144. #define SLI_CT_MANAGEMENT_SERVICE 0xFA
  145. #define SLI_CT_TIME_SERVICE 0xFB
  146. #define SLI_CT_DIRECTORY_SERVICE 0xFC
  147. #define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
  148. /*
  149. * Directory Service Subtypes
  150. */
  151. #define SLI_CT_DIRECTORY_NAME_SERVER 0x02
  152. /*
  153. * Response Codes
  154. */
  155. #define SLI_CT_RESPONSE_FS_RJT 0x8001
  156. #define SLI_CT_RESPONSE_FS_ACC 0x8002
  157. /*
  158. * Reason Codes
  159. */
  160. #define SLI_CT_NO_ADDITIONAL_EXPL 0x0
  161. #define SLI_CT_INVALID_COMMAND 0x01
  162. #define SLI_CT_INVALID_VERSION 0x02
  163. #define SLI_CT_LOGICAL_ERROR 0x03
  164. #define SLI_CT_INVALID_IU_SIZE 0x04
  165. #define SLI_CT_LOGICAL_BUSY 0x05
  166. #define SLI_CT_PROTOCOL_ERROR 0x07
  167. #define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
  168. #define SLI_CT_REQ_NOT_SUPPORTED 0x0b
  169. #define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
  170. #define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
  171. #define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
  172. #define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
  173. #define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
  174. #define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
  175. #define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
  176. #define SLI_CT_VENDOR_UNIQUE 0xff
  177. /*
  178. * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
  179. */
  180. #define SLI_CT_NO_PORT_ID 0x01
  181. #define SLI_CT_NO_PORT_NAME 0x02
  182. #define SLI_CT_NO_NODE_NAME 0x03
  183. #define SLI_CT_NO_CLASS_OF_SERVICE 0x04
  184. #define SLI_CT_NO_IP_ADDRESS 0x05
  185. #define SLI_CT_NO_IPA 0x06
  186. #define SLI_CT_NO_FC4_TYPES 0x07
  187. #define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
  188. #define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
  189. #define SLI_CT_NO_PORT_TYPE 0x0A
  190. #define SLI_CT_ACCESS_DENIED 0x10
  191. #define SLI_CT_INVALID_PORT_ID 0x11
  192. #define SLI_CT_DATABASE_EMPTY 0x12
  193. /*
  194. * Name Server Command Codes
  195. */
  196. #define SLI_CTNS_GA_NXT 0x0100
  197. #define SLI_CTNS_GPN_ID 0x0112
  198. #define SLI_CTNS_GNN_ID 0x0113
  199. #define SLI_CTNS_GCS_ID 0x0114
  200. #define SLI_CTNS_GFT_ID 0x0117
  201. #define SLI_CTNS_GSPN_ID 0x0118
  202. #define SLI_CTNS_GPT_ID 0x011A
  203. #define SLI_CTNS_GID_PN 0x0121
  204. #define SLI_CTNS_GID_NN 0x0131
  205. #define SLI_CTNS_GIP_NN 0x0135
  206. #define SLI_CTNS_GIPA_NN 0x0136
  207. #define SLI_CTNS_GSNN_NN 0x0139
  208. #define SLI_CTNS_GNN_IP 0x0153
  209. #define SLI_CTNS_GIPA_IP 0x0156
  210. #define SLI_CTNS_GID_FT 0x0171
  211. #define SLI_CTNS_GID_PT 0x01A1
  212. #define SLI_CTNS_RPN_ID 0x0212
  213. #define SLI_CTNS_RNN_ID 0x0213
  214. #define SLI_CTNS_RCS_ID 0x0214
  215. #define SLI_CTNS_RFT_ID 0x0217
  216. #define SLI_CTNS_RFF_ID 0x021F
  217. #define SLI_CTNS_RSPN_ID 0x0218
  218. #define SLI_CTNS_RPT_ID 0x021A
  219. #define SLI_CTNS_RIP_NN 0x0235
  220. #define SLI_CTNS_RIPA_NN 0x0236
  221. #define SLI_CTNS_RSNN_NN 0x0239
  222. #define SLI_CTNS_DA_ID 0x0300
  223. /*
  224. * Port Types
  225. */
  226. #define SLI_CTPT_N_PORT 0x01
  227. #define SLI_CTPT_NL_PORT 0x02
  228. #define SLI_CTPT_FNL_PORT 0x03
  229. #define SLI_CTPT_IP 0x04
  230. #define SLI_CTPT_FCP 0x08
  231. #define SLI_CTPT_NX_PORT 0x7F
  232. #define SLI_CTPT_F_PORT 0x81
  233. #define SLI_CTPT_FL_PORT 0x82
  234. #define SLI_CTPT_E_PORT 0x84
  235. #define SLI_CT_LAST_ENTRY 0x80000000
  236. /* Fibre Channel Service Parameter definitions */
  237. #define FC_PH_4_0 6 /* FC-PH version 4.0 */
  238. #define FC_PH_4_1 7 /* FC-PH version 4.1 */
  239. #define FC_PH_4_2 8 /* FC-PH version 4.2 */
  240. #define FC_PH_4_3 9 /* FC-PH version 4.3 */
  241. #define FC_PH_LOW 8 /* Lowest supported FC-PH version */
  242. #define FC_PH_HIGH 9 /* Highest supported FC-PH version */
  243. #define FC_PH3 0x20 /* FC-PH-3 version */
  244. #define FF_FRAME_SIZE 2048
  245. struct lpfc_name {
  246. union {
  247. struct {
  248. #ifdef __BIG_ENDIAN_BITFIELD
  249. uint8_t nameType:4; /* FC Word 0, bit 28:31 */
  250. uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
  251. 8:11 of IEEE ext */
  252. #else /* __LITTLE_ENDIAN_BITFIELD */
  253. uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
  254. 8:11 of IEEE ext */
  255. uint8_t nameType:4; /* FC Word 0, bit 28:31 */
  256. #endif
  257. #define NAME_IEEE 0x1 /* IEEE name - nameType */
  258. #define NAME_IEEE_EXT 0x2 /* IEEE extended name */
  259. #define NAME_FC_TYPE 0x3 /* FC native name type */
  260. #define NAME_IP_TYPE 0x4 /* IP address */
  261. #define NAME_CCITT_TYPE 0xC
  262. #define NAME_CCITT_GR_TYPE 0xE
  263. uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE
  264. extended Lsb */
  265. uint8_t IEEE[6]; /* FC IEEE address */
  266. } s;
  267. uint8_t wwn[8];
  268. } u;
  269. };
  270. struct csp {
  271. uint8_t fcphHigh; /* FC Word 0, byte 0 */
  272. uint8_t fcphLow;
  273. uint8_t bbCreditMsb;
  274. uint8_t bbCreditlsb; /* FC Word 0, byte 3 */
  275. #ifdef __BIG_ENDIAN_BITFIELD
  276. uint16_t increasingOffset:1; /* FC Word 1, bit 31 */
  277. uint16_t randomOffset:1; /* FC Word 1, bit 30 */
  278. uint16_t word1Reserved2:1; /* FC Word 1, bit 29 */
  279. uint16_t fPort:1; /* FC Word 1, bit 28 */
  280. uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
  281. uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
  282. uint16_t multicast:1; /* FC Word 1, bit 25 */
  283. uint16_t broadcast:1; /* FC Word 1, bit 24 */
  284. uint16_t huntgroup:1; /* FC Word 1, bit 23 */
  285. uint16_t simplex:1; /* FC Word 1, bit 22 */
  286. uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
  287. uint16_t dhd:1; /* FC Word 1, bit 18 */
  288. uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
  289. uint16_t payloadlength:1; /* FC Word 1, bit 16 */
  290. #else /* __LITTLE_ENDIAN_BITFIELD */
  291. uint16_t broadcast:1; /* FC Word 1, bit 24 */
  292. uint16_t multicast:1; /* FC Word 1, bit 25 */
  293. uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
  294. uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
  295. uint16_t fPort:1; /* FC Word 1, bit 28 */
  296. uint16_t word1Reserved2:1; /* FC Word 1, bit 29 */
  297. uint16_t randomOffset:1; /* FC Word 1, bit 30 */
  298. uint16_t increasingOffset:1; /* FC Word 1, bit 31 */
  299. uint16_t payloadlength:1; /* FC Word 1, bit 16 */
  300. uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
  301. uint16_t dhd:1; /* FC Word 1, bit 18 */
  302. uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
  303. uint16_t simplex:1; /* FC Word 1, bit 22 */
  304. uint16_t huntgroup:1; /* FC Word 1, bit 23 */
  305. #endif
  306. uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
  307. uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
  308. union {
  309. struct {
  310. uint8_t word2Reserved1; /* FC Word 2 byte 0 */
  311. uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
  312. uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
  313. uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
  314. } nPort;
  315. uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
  316. } w2;
  317. uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
  318. };
  319. struct class_parms {
  320. #ifdef __BIG_ENDIAN_BITFIELD
  321. uint8_t classValid:1; /* FC Word 0, bit 31 */
  322. uint8_t intermix:1; /* FC Word 0, bit 30 */
  323. uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
  324. uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
  325. uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
  326. uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
  327. #else /* __LITTLE_ENDIAN_BITFIELD */
  328. uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
  329. uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
  330. uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
  331. uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
  332. uint8_t intermix:1; /* FC Word 0, bit 30 */
  333. uint8_t classValid:1; /* FC Word 0, bit 31 */
  334. #endif
  335. uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
  336. #ifdef __BIG_ENDIAN_BITFIELD
  337. uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
  338. uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
  339. uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
  340. uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
  341. uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
  342. #else /* __LITTLE_ENDIAN_BITFIELD */
  343. uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
  344. uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
  345. uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
  346. uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
  347. uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
  348. #endif
  349. uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
  350. #ifdef __BIG_ENDIAN_BITFIELD
  351. uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
  352. uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
  353. uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
  354. uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
  355. uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
  356. uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
  357. #else /* __LITTLE_ENDIAN_BITFIELD */
  358. uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
  359. uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
  360. uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
  361. uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
  362. uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
  363. uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
  364. #endif
  365. uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
  366. uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
  367. uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
  368. uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
  369. uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
  370. uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
  371. uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
  372. uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
  373. uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
  374. uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
  375. uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
  376. };
  377. struct serv_parm { /* Structure is in Big Endian format */
  378. struct csp cmn;
  379. struct lpfc_name portName;
  380. struct lpfc_name nodeName;
  381. struct class_parms cls1;
  382. struct class_parms cls2;
  383. struct class_parms cls3;
  384. struct class_parms cls4;
  385. uint8_t vendorVersion[16];
  386. };
  387. /*
  388. * Extended Link Service LS_COMMAND codes (Payload Word 0)
  389. */
  390. #ifdef __BIG_ENDIAN_BITFIELD
  391. #define ELS_CMD_MASK 0xffff0000
  392. #define ELS_RSP_MASK 0xff000000
  393. #define ELS_CMD_LS_RJT 0x01000000
  394. #define ELS_CMD_ACC 0x02000000
  395. #define ELS_CMD_PLOGI 0x03000000
  396. #define ELS_CMD_FLOGI 0x04000000
  397. #define ELS_CMD_LOGO 0x05000000
  398. #define ELS_CMD_ABTX 0x06000000
  399. #define ELS_CMD_RCS 0x07000000
  400. #define ELS_CMD_RES 0x08000000
  401. #define ELS_CMD_RSS 0x09000000
  402. #define ELS_CMD_RSI 0x0A000000
  403. #define ELS_CMD_ESTS 0x0B000000
  404. #define ELS_CMD_ESTC 0x0C000000
  405. #define ELS_CMD_ADVC 0x0D000000
  406. #define ELS_CMD_RTV 0x0E000000
  407. #define ELS_CMD_RLS 0x0F000000
  408. #define ELS_CMD_ECHO 0x10000000
  409. #define ELS_CMD_TEST 0x11000000
  410. #define ELS_CMD_RRQ 0x12000000
  411. #define ELS_CMD_PRLI 0x20100014
  412. #define ELS_CMD_PRLO 0x21100014
  413. #define ELS_CMD_PRLO_ACC 0x02100014
  414. #define ELS_CMD_PDISC 0x50000000
  415. #define ELS_CMD_FDISC 0x51000000
  416. #define ELS_CMD_ADISC 0x52000000
  417. #define ELS_CMD_FARP 0x54000000
  418. #define ELS_CMD_FARPR 0x55000000
  419. #define ELS_CMD_RPS 0x56000000
  420. #define ELS_CMD_RPL 0x57000000
  421. #define ELS_CMD_FAN 0x60000000
  422. #define ELS_CMD_RSCN 0x61040000
  423. #define ELS_CMD_SCR 0x62000000
  424. #define ELS_CMD_RNID 0x78000000
  425. #define ELS_CMD_LIRR 0x7A000000
  426. #else /* __LITTLE_ENDIAN_BITFIELD */
  427. #define ELS_CMD_MASK 0xffff
  428. #define ELS_RSP_MASK 0xff
  429. #define ELS_CMD_LS_RJT 0x01
  430. #define ELS_CMD_ACC 0x02
  431. #define ELS_CMD_PLOGI 0x03
  432. #define ELS_CMD_FLOGI 0x04
  433. #define ELS_CMD_LOGO 0x05
  434. #define ELS_CMD_ABTX 0x06
  435. #define ELS_CMD_RCS 0x07
  436. #define ELS_CMD_RES 0x08
  437. #define ELS_CMD_RSS 0x09
  438. #define ELS_CMD_RSI 0x0A
  439. #define ELS_CMD_ESTS 0x0B
  440. #define ELS_CMD_ESTC 0x0C
  441. #define ELS_CMD_ADVC 0x0D
  442. #define ELS_CMD_RTV 0x0E
  443. #define ELS_CMD_RLS 0x0F
  444. #define ELS_CMD_ECHO 0x10
  445. #define ELS_CMD_TEST 0x11
  446. #define ELS_CMD_RRQ 0x12
  447. #define ELS_CMD_PRLI 0x14001020
  448. #define ELS_CMD_PRLO 0x14001021
  449. #define ELS_CMD_PRLO_ACC 0x14001002
  450. #define ELS_CMD_PDISC 0x50
  451. #define ELS_CMD_FDISC 0x51
  452. #define ELS_CMD_ADISC 0x52
  453. #define ELS_CMD_FARP 0x54
  454. #define ELS_CMD_FARPR 0x55
  455. #define ELS_CMD_RPS 0x56
  456. #define ELS_CMD_RPL 0x57
  457. #define ELS_CMD_FAN 0x60
  458. #define ELS_CMD_RSCN 0x0461
  459. #define ELS_CMD_SCR 0x62
  460. #define ELS_CMD_RNID 0x78
  461. #define ELS_CMD_LIRR 0x7A
  462. #endif
  463. /*
  464. * LS_RJT Payload Definition
  465. */
  466. struct ls_rjt { /* Structure is in Big Endian format */
  467. union {
  468. uint32_t lsRjtError;
  469. struct {
  470. uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
  471. uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
  472. /* LS_RJT reason codes */
  473. #define LSRJT_INVALID_CMD 0x01
  474. #define LSRJT_LOGICAL_ERR 0x03
  475. #define LSRJT_LOGICAL_BSY 0x05
  476. #define LSRJT_PROTOCOL_ERR 0x07
  477. #define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
  478. #define LSRJT_CMD_UNSUPPORTED 0x0B
  479. #define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
  480. uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
  481. /* LS_RJT reason explanation */
  482. #define LSEXP_NOTHING_MORE 0x00
  483. #define LSEXP_SPARM_OPTIONS 0x01
  484. #define LSEXP_SPARM_ICTL 0x03
  485. #define LSEXP_SPARM_RCTL 0x05
  486. #define LSEXP_SPARM_RCV_SIZE 0x07
  487. #define LSEXP_SPARM_CONCUR_SEQ 0x09
  488. #define LSEXP_SPARM_CREDIT 0x0B
  489. #define LSEXP_INVALID_PNAME 0x0D
  490. #define LSEXP_INVALID_NNAME 0x0E
  491. #define LSEXP_INVALID_CSP 0x0F
  492. #define LSEXP_INVALID_ASSOC_HDR 0x11
  493. #define LSEXP_ASSOC_HDR_REQ 0x13
  494. #define LSEXP_INVALID_O_SID 0x15
  495. #define LSEXP_INVALID_OX_RX 0x17
  496. #define LSEXP_CMD_IN_PROGRESS 0x19
  497. #define LSEXP_INVALID_NPORT_ID 0x1F
  498. #define LSEXP_INVALID_SEQ_ID 0x21
  499. #define LSEXP_INVALID_XCHG 0x23
  500. #define LSEXP_INACTIVE_XCHG 0x25
  501. #define LSEXP_RQ_REQUIRED 0x27
  502. #define LSEXP_OUT_OF_RESOURCE 0x29
  503. #define LSEXP_CANT_GIVE_DATA 0x2A
  504. #define LSEXP_REQ_UNSUPPORTED 0x2C
  505. uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
  506. } b;
  507. } un;
  508. };
  509. /*
  510. * N_Port Login (FLOGO/PLOGO Request) Payload Definition
  511. */
  512. typedef struct _LOGO { /* Structure is in Big Endian format */
  513. union {
  514. uint32_t nPortId32; /* Access nPortId as a word */
  515. struct {
  516. uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
  517. uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
  518. uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
  519. uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
  520. } b;
  521. } un;
  522. struct lpfc_name portName; /* N_port name field */
  523. } LOGO;
  524. /*
  525. * FCP Login (PRLI Request / ACC) Payload Definition
  526. */
  527. #define PRLX_PAGE_LEN 0x10
  528. #define TPRLO_PAGE_LEN 0x14
  529. typedef struct _PRLI { /* Structure is in Big Endian format */
  530. uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
  531. #define PRLI_FCP_TYPE 0x08
  532. uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
  533. #ifdef __BIG_ENDIAN_BITFIELD
  534. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  535. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  536. uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
  537. /* ACC = imagePairEstablished */
  538. uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
  539. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  540. #else /* __LITTLE_ENDIAN_BITFIELD */
  541. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  542. uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
  543. uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
  544. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  545. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  546. /* ACC = imagePairEstablished */
  547. #endif
  548. #define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
  549. #define PRLI_NO_RESOURCES 0x2
  550. #define PRLI_INIT_INCOMPLETE 0x3
  551. #define PRLI_NO_SUCH_PA 0x4
  552. #define PRLI_PREDEF_CONFIG 0x5
  553. #define PRLI_PARTIAL_SUCCESS 0x6
  554. #define PRLI_INVALID_PAGE_CNT 0x7
  555. uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
  556. uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
  557. uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
  558. uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
  559. uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
  560. #ifdef __BIG_ENDIAN_BITFIELD
  561. uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
  562. uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
  563. uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
  564. uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
  565. uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
  566. uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
  567. uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
  568. uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
  569. uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
  570. uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
  571. uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
  572. uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
  573. uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
  574. uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
  575. uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
  576. uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
  577. #else /* __LITTLE_ENDIAN_BITFIELD */
  578. uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
  579. uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
  580. uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
  581. uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
  582. uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
  583. uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
  584. uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
  585. uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
  586. uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
  587. uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
  588. uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
  589. uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
  590. uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
  591. uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
  592. uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
  593. uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
  594. #endif
  595. } PRLI;
  596. /*
  597. * FCP Logout (PRLO Request / ACC) Payload Definition
  598. */
  599. typedef struct _PRLO { /* Structure is in Big Endian format */
  600. uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
  601. #define PRLO_FCP_TYPE 0x08
  602. uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
  603. #ifdef __BIG_ENDIAN_BITFIELD
  604. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  605. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  606. uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
  607. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  608. #else /* __LITTLE_ENDIAN_BITFIELD */
  609. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  610. uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
  611. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  612. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  613. #endif
  614. #define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
  615. #define PRLO_NO_SUCH_IMAGE 0x4
  616. #define PRLO_INVALID_PAGE_CNT 0x7
  617. uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
  618. uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
  619. uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
  620. uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
  621. } PRLO;
  622. typedef struct _ADISC { /* Structure is in Big Endian format */
  623. uint32_t hardAL_PA;
  624. struct lpfc_name portName;
  625. struct lpfc_name nodeName;
  626. uint32_t DID;
  627. } ADISC;
  628. typedef struct _FARP { /* Structure is in Big Endian format */
  629. uint32_t Mflags:8;
  630. uint32_t Odid:24;
  631. #define FARP_NO_ACTION 0 /* FARP information enclosed, no
  632. action */
  633. #define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
  634. #define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
  635. #define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
  636. #define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
  637. supported */
  638. #define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
  639. supported */
  640. uint32_t Rflags:8;
  641. uint32_t Rdid:24;
  642. #define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
  643. #define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
  644. struct lpfc_name OportName;
  645. struct lpfc_name OnodeName;
  646. struct lpfc_name RportName;
  647. struct lpfc_name RnodeName;
  648. uint8_t Oipaddr[16];
  649. uint8_t Ripaddr[16];
  650. } FARP;
  651. typedef struct _FAN { /* Structure is in Big Endian format */
  652. uint32_t Fdid;
  653. struct lpfc_name FportName;
  654. struct lpfc_name FnodeName;
  655. } FAN;
  656. typedef struct _SCR { /* Structure is in Big Endian format */
  657. uint8_t resvd1;
  658. uint8_t resvd2;
  659. uint8_t resvd3;
  660. uint8_t Function;
  661. #define SCR_FUNC_FABRIC 0x01
  662. #define SCR_FUNC_NPORT 0x02
  663. #define SCR_FUNC_FULL 0x03
  664. #define SCR_CLEAR 0xff
  665. } SCR;
  666. typedef struct _RNID_TOP_DISC {
  667. struct lpfc_name portName;
  668. uint8_t resvd[8];
  669. uint32_t unitType;
  670. #define RNID_HBA 0x7
  671. #define RNID_HOST 0xa
  672. #define RNID_DRIVER 0xd
  673. uint32_t physPort;
  674. uint32_t attachedNodes;
  675. uint16_t ipVersion;
  676. #define RNID_IPV4 0x1
  677. #define RNID_IPV6 0x2
  678. uint16_t UDPport;
  679. uint8_t ipAddr[16];
  680. uint16_t resvd1;
  681. uint16_t flags;
  682. #define RNID_TD_SUPPORT 0x1
  683. #define RNID_LP_VALID 0x2
  684. } RNID_TOP_DISC;
  685. typedef struct _RNID { /* Structure is in Big Endian format */
  686. uint8_t Format;
  687. #define RNID_TOPOLOGY_DISC 0xdf
  688. uint8_t CommonLen;
  689. uint8_t resvd1;
  690. uint8_t SpecificLen;
  691. struct lpfc_name portName;
  692. struct lpfc_name nodeName;
  693. union {
  694. RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
  695. } un;
  696. } RNID;
  697. typedef struct _RPS { /* Structure is in Big Endian format */
  698. union {
  699. uint32_t portNum;
  700. struct lpfc_name portName;
  701. } un;
  702. } RPS;
  703. typedef struct _RPS_RSP { /* Structure is in Big Endian format */
  704. uint16_t rsvd1;
  705. uint16_t portStatus;
  706. uint32_t linkFailureCnt;
  707. uint32_t lossSyncCnt;
  708. uint32_t lossSignalCnt;
  709. uint32_t primSeqErrCnt;
  710. uint32_t invalidXmitWord;
  711. uint32_t crcCnt;
  712. } RPS_RSP;
  713. typedef struct _RPL { /* Structure is in Big Endian format */
  714. uint32_t maxsize;
  715. uint32_t index;
  716. } RPL;
  717. typedef struct _PORT_NUM_BLK {
  718. uint32_t portNum;
  719. uint32_t portID;
  720. struct lpfc_name portName;
  721. } PORT_NUM_BLK;
  722. typedef struct _RPL_RSP { /* Structure is in Big Endian format */
  723. uint32_t listLen;
  724. uint32_t index;
  725. PORT_NUM_BLK port_num_blk;
  726. } RPL_RSP;
  727. /* This is used for RSCN command */
  728. typedef struct _D_ID { /* Structure is in Big Endian format */
  729. union {
  730. uint32_t word;
  731. struct {
  732. #ifdef __BIG_ENDIAN_BITFIELD
  733. uint8_t resv;
  734. uint8_t domain;
  735. uint8_t area;
  736. uint8_t id;
  737. #else /* __LITTLE_ENDIAN_BITFIELD */
  738. uint8_t id;
  739. uint8_t area;
  740. uint8_t domain;
  741. uint8_t resv;
  742. #endif
  743. } b;
  744. } un;
  745. } D_ID;
  746. /*
  747. * Structure to define all ELS Payload types
  748. */
  749. typedef struct _ELS_PKT { /* Structure is in Big Endian format */
  750. uint8_t elsCode; /* FC Word 0, bit 24:31 */
  751. uint8_t elsByte1;
  752. uint8_t elsByte2;
  753. uint8_t elsByte3;
  754. union {
  755. struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
  756. struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
  757. LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
  758. PRLI prli; /* Payload for PRLI/ACC */
  759. PRLO prlo; /* Payload for PRLO/ACC */
  760. ADISC adisc; /* Payload for ADISC/ACC */
  761. FARP farp; /* Payload for FARP/ACC */
  762. FAN fan; /* Payload for FAN */
  763. SCR scr; /* Payload for SCR/ACC */
  764. RNID rnid; /* Payload for RNID */
  765. uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
  766. } un;
  767. } ELS_PKT;
  768. /*
  769. * FDMI
  770. * HBA MAnagement Operations Command Codes
  771. */
  772. #define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
  773. #define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
  774. #define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
  775. #define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
  776. #define SLI_MGMT_RHBA 0x200 /* Register HBA */
  777. #define SLI_MGMT_RHAT 0x201 /* Register HBA atttributes */
  778. #define SLI_MGMT_RPRT 0x210 /* Register Port */
  779. #define SLI_MGMT_RPA 0x211 /* Register Port attributes */
  780. #define SLI_MGMT_DHBA 0x300 /* De-register HBA */
  781. #define SLI_MGMT_DPRT 0x310 /* De-register Port */
  782. /*
  783. * Management Service Subtypes
  784. */
  785. #define SLI_CT_FDMI_Subtypes 0x10
  786. /*
  787. * HBA Management Service Reject Code
  788. */
  789. #define REJECT_CODE 0x9 /* Unable to perform command request */
  790. /*
  791. * HBA Management Service Reject Reason Code
  792. * Please refer to the Reason Codes above
  793. */
  794. /*
  795. * HBA Attribute Types
  796. */
  797. #define NODE_NAME 0x1
  798. #define MANUFACTURER 0x2
  799. #define SERIAL_NUMBER 0x3
  800. #define MODEL 0x4
  801. #define MODEL_DESCRIPTION 0x5
  802. #define HARDWARE_VERSION 0x6
  803. #define DRIVER_VERSION 0x7
  804. #define OPTION_ROM_VERSION 0x8
  805. #define FIRMWARE_VERSION 0x9
  806. #define OS_NAME_VERSION 0xa
  807. #define MAX_CT_PAYLOAD_LEN 0xb
  808. /*
  809. * Port Attrubute Types
  810. */
  811. #define SUPPORTED_FC4_TYPES 0x1
  812. #define SUPPORTED_SPEED 0x2
  813. #define PORT_SPEED 0x3
  814. #define MAX_FRAME_SIZE 0x4
  815. #define OS_DEVICE_NAME 0x5
  816. #define HOST_NAME 0x6
  817. union AttributesDef {
  818. /* Structure is in Big Endian format */
  819. struct {
  820. uint32_t AttrType:16;
  821. uint32_t AttrLen:16;
  822. } bits;
  823. uint32_t word;
  824. };
  825. /*
  826. * HBA Attribute Entry (8 - 260 bytes)
  827. */
  828. typedef struct {
  829. union AttributesDef ad;
  830. union {
  831. uint32_t VendorSpecific;
  832. uint8_t Manufacturer[64];
  833. uint8_t SerialNumber[64];
  834. uint8_t Model[256];
  835. uint8_t ModelDescription[256];
  836. uint8_t HardwareVersion[256];
  837. uint8_t DriverVersion[256];
  838. uint8_t OptionROMVersion[256];
  839. uint8_t FirmwareVersion[256];
  840. struct lpfc_name NodeName;
  841. uint8_t SupportFC4Types[32];
  842. uint32_t SupportSpeed;
  843. uint32_t PortSpeed;
  844. uint32_t MaxFrameSize;
  845. uint8_t OsDeviceName[256];
  846. uint8_t OsNameVersion[256];
  847. uint32_t MaxCTPayloadLen;
  848. uint8_t HostName[256];
  849. } un;
  850. } ATTRIBUTE_ENTRY;
  851. /*
  852. * HBA Attribute Block
  853. */
  854. typedef struct {
  855. uint32_t EntryCnt; /* Number of HBA attribute entries */
  856. ATTRIBUTE_ENTRY Entry; /* Variable-length array */
  857. } ATTRIBUTE_BLOCK;
  858. /*
  859. * Port Entry
  860. */
  861. typedef struct {
  862. struct lpfc_name PortName;
  863. } PORT_ENTRY;
  864. /*
  865. * HBA Identifier
  866. */
  867. typedef struct {
  868. struct lpfc_name PortName;
  869. } HBA_IDENTIFIER;
  870. /*
  871. * Registered Port List Format
  872. */
  873. typedef struct {
  874. uint32_t EntryCnt;
  875. PORT_ENTRY pe; /* Variable-length array */
  876. } REG_PORT_LIST;
  877. /*
  878. * Register HBA(RHBA)
  879. */
  880. typedef struct {
  881. HBA_IDENTIFIER hi;
  882. REG_PORT_LIST rpl; /* variable-length array */
  883. /* ATTRIBUTE_BLOCK ab; */
  884. } REG_HBA;
  885. /*
  886. * Register HBA Attributes (RHAT)
  887. */
  888. typedef struct {
  889. struct lpfc_name HBA_PortName;
  890. ATTRIBUTE_BLOCK ab;
  891. } REG_HBA_ATTRIBUTE;
  892. /*
  893. * Register Port Attributes (RPA)
  894. */
  895. typedef struct {
  896. struct lpfc_name PortName;
  897. ATTRIBUTE_BLOCK ab;
  898. } REG_PORT_ATTRIBUTE;
  899. /*
  900. * Get Registered HBA List (GRHL) Accept Payload Format
  901. */
  902. typedef struct {
  903. uint32_t HBA__Entry_Cnt; /* Number of Registered HBA Identifiers */
  904. struct lpfc_name HBA_PortName; /* Variable-length array */
  905. } GRHL_ACC_PAYLOAD;
  906. /*
  907. * Get Registered Port List (GRPL) Accept Payload Format
  908. */
  909. typedef struct {
  910. uint32_t RPL_Entry_Cnt; /* Number of Registered Port Entries */
  911. PORT_ENTRY Reg_Port_Entry[1]; /* Variable-length array */
  912. } GRPL_ACC_PAYLOAD;
  913. /*
  914. * Get Port Attributes (GPAT) Accept Payload Format
  915. */
  916. typedef struct {
  917. ATTRIBUTE_BLOCK pab;
  918. } GPAT_ACC_PAYLOAD;
  919. /*
  920. * Begin HBA configuration parameters.
  921. * The PCI configuration register BAR assignments are:
  922. * BAR0, offset 0x10 - SLIM base memory address
  923. * BAR1, offset 0x14 - SLIM base memory high address
  924. * BAR2, offset 0x18 - REGISTER base memory address
  925. * BAR3, offset 0x1c - REGISTER base memory high address
  926. * BAR4, offset 0x20 - BIU I/O registers
  927. * BAR5, offset 0x24 - REGISTER base io high address
  928. */
  929. /* Number of rings currently used and available. */
  930. #define MAX_CONFIGURED_RINGS 3
  931. #define MAX_RINGS 4
  932. /* IOCB / Mailbox is owned by FireFly */
  933. #define OWN_CHIP 1
  934. /* IOCB / Mailbox is owned by Host */
  935. #define OWN_HOST 0
  936. /* Number of 4-byte words in an IOCB. */
  937. #define IOCB_WORD_SZ 8
  938. /* defines for type field in fc header */
  939. #define FC_ELS_DATA 0x1
  940. #define FC_LLC_SNAP 0x5
  941. #define FC_FCP_DATA 0x8
  942. #define FC_COMMON_TRANSPORT_ULP 0x20
  943. /* defines for rctl field in fc header */
  944. #define FC_DEV_DATA 0x0
  945. #define FC_UNSOL_CTL 0x2
  946. #define FC_SOL_CTL 0x3
  947. #define FC_UNSOL_DATA 0x4
  948. #define FC_FCP_CMND 0x6
  949. #define FC_ELS_REQ 0x22
  950. #define FC_ELS_RSP 0x23
  951. /* network headers for Dfctl field */
  952. #define FC_NET_HDR 0x20
  953. /* Start FireFly Register definitions */
  954. #define PCI_VENDOR_ID_EMULEX 0x10df
  955. #define PCI_DEVICE_ID_FIREFLY 0x1ae5
  956. #define PCI_DEVICE_ID_RFLY 0xf095
  957. #define PCI_DEVICE_ID_PFLY 0xf098
  958. #define PCI_DEVICE_ID_LP101 0xf0a1
  959. #define PCI_DEVICE_ID_TFLY 0xf0a5
  960. #define PCI_DEVICE_ID_BSMB 0xf0d1
  961. #define PCI_DEVICE_ID_BMID 0xf0d5
  962. #define PCI_DEVICE_ID_ZSMB 0xf0e1
  963. #define PCI_DEVICE_ID_ZMID 0xf0e5
  964. #define PCI_DEVICE_ID_NEPTUNE 0xf0f5
  965. #define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
  966. #define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
  967. #define PCI_DEVICE_ID_SUPERFLY 0xf700
  968. #define PCI_DEVICE_ID_DRAGONFLY 0xf800
  969. #define PCI_DEVICE_ID_CENTAUR 0xf900
  970. #define PCI_DEVICE_ID_PEGASUS 0xf980
  971. #define PCI_DEVICE_ID_THOR 0xfa00
  972. #define PCI_DEVICE_ID_VIPER 0xfb00
  973. #define PCI_DEVICE_ID_LP10000S 0xfc00
  974. #define PCI_DEVICE_ID_LP11000S 0xfc10
  975. #define PCI_DEVICE_ID_LPE11000S 0xfc20
  976. #define PCI_DEVICE_ID_HELIOS 0xfd00
  977. #define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
  978. #define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
  979. #define PCI_DEVICE_ID_ZEPHYR 0xfe00
  980. #define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
  981. #define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
  982. #define JEDEC_ID_ADDRESS 0x0080001c
  983. #define FIREFLY_JEDEC_ID 0x1ACC
  984. #define SUPERFLY_JEDEC_ID 0x0020
  985. #define DRAGONFLY_JEDEC_ID 0x0021
  986. #define DRAGONFLY_V2_JEDEC_ID 0x0025
  987. #define CENTAUR_2G_JEDEC_ID 0x0026
  988. #define CENTAUR_1G_JEDEC_ID 0x0028
  989. #define PEGASUS_ORION_JEDEC_ID 0x0036
  990. #define PEGASUS_JEDEC_ID 0x0038
  991. #define THOR_JEDEC_ID 0x0012
  992. #define HELIOS_JEDEC_ID 0x0364
  993. #define ZEPHYR_JEDEC_ID 0x0577
  994. #define VIPER_JEDEC_ID 0x4838
  995. #define JEDEC_ID_MASK 0x0FFFF000
  996. #define JEDEC_ID_SHIFT 12
  997. #define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
  998. typedef struct { /* FireFly BIU registers */
  999. uint32_t hostAtt; /* See definitions for Host Attention
  1000. register */
  1001. uint32_t chipAtt; /* See definitions for Chip Attention
  1002. register */
  1003. uint32_t hostStatus; /* See definitions for Host Status register */
  1004. uint32_t hostControl; /* See definitions for Host Control register */
  1005. uint32_t buiConfig; /* See definitions for BIU configuration
  1006. register */
  1007. } FF_REGS;
  1008. /* IO Register size in bytes */
  1009. #define FF_REG_AREA_SIZE 256
  1010. /* Host Attention Register */
  1011. #define HA_REG_OFFSET 0 /* Byte offset from register base address */
  1012. #define HA_R0RE_REQ 0x00000001 /* Bit 0 */
  1013. #define HA_R0CE_RSP 0x00000002 /* Bit 1 */
  1014. #define HA_R0ATT 0x00000008 /* Bit 3 */
  1015. #define HA_R1RE_REQ 0x00000010 /* Bit 4 */
  1016. #define HA_R1CE_RSP 0x00000020 /* Bit 5 */
  1017. #define HA_R1ATT 0x00000080 /* Bit 7 */
  1018. #define HA_R2RE_REQ 0x00000100 /* Bit 8 */
  1019. #define HA_R2CE_RSP 0x00000200 /* Bit 9 */
  1020. #define HA_R2ATT 0x00000800 /* Bit 11 */
  1021. #define HA_R3RE_REQ 0x00001000 /* Bit 12 */
  1022. #define HA_R3CE_RSP 0x00002000 /* Bit 13 */
  1023. #define HA_R3ATT 0x00008000 /* Bit 15 */
  1024. #define HA_LATT 0x20000000 /* Bit 29 */
  1025. #define HA_MBATT 0x40000000 /* Bit 30 */
  1026. #define HA_ERATT 0x80000000 /* Bit 31 */
  1027. #define HA_RXRE_REQ 0x00000001 /* Bit 0 */
  1028. #define HA_RXCE_RSP 0x00000002 /* Bit 1 */
  1029. #define HA_RXATT 0x00000008 /* Bit 3 */
  1030. #define HA_RXMASK 0x0000000f
  1031. /* Chip Attention Register */
  1032. #define CA_REG_OFFSET 4 /* Byte offset from register base address */
  1033. #define CA_R0CE_REQ 0x00000001 /* Bit 0 */
  1034. #define CA_R0RE_RSP 0x00000002 /* Bit 1 */
  1035. #define CA_R0ATT 0x00000008 /* Bit 3 */
  1036. #define CA_R1CE_REQ 0x00000010 /* Bit 4 */
  1037. #define CA_R1RE_RSP 0x00000020 /* Bit 5 */
  1038. #define CA_R1ATT 0x00000080 /* Bit 7 */
  1039. #define CA_R2CE_REQ 0x00000100 /* Bit 8 */
  1040. #define CA_R2RE_RSP 0x00000200 /* Bit 9 */
  1041. #define CA_R2ATT 0x00000800 /* Bit 11 */
  1042. #define CA_R3CE_REQ 0x00001000 /* Bit 12 */
  1043. #define CA_R3RE_RSP 0x00002000 /* Bit 13 */
  1044. #define CA_R3ATT 0x00008000 /* Bit 15 */
  1045. #define CA_MBATT 0x40000000 /* Bit 30 */
  1046. /* Host Status Register */
  1047. #define HS_REG_OFFSET 8 /* Byte offset from register base address */
  1048. #define HS_MBRDY 0x00400000 /* Bit 22 */
  1049. #define HS_FFRDY 0x00800000 /* Bit 23 */
  1050. #define HS_FFER8 0x01000000 /* Bit 24 */
  1051. #define HS_FFER7 0x02000000 /* Bit 25 */
  1052. #define HS_FFER6 0x04000000 /* Bit 26 */
  1053. #define HS_FFER5 0x08000000 /* Bit 27 */
  1054. #define HS_FFER4 0x10000000 /* Bit 28 */
  1055. #define HS_FFER3 0x20000000 /* Bit 29 */
  1056. #define HS_FFER2 0x40000000 /* Bit 30 */
  1057. #define HS_FFER1 0x80000000 /* Bit 31 */
  1058. #define HS_FFERM 0xFF000000 /* Mask for error bits 31:24 */
  1059. /* Host Control Register */
  1060. #define HC_REG_OFFSET 12 /* Word offset from register base address */
  1061. #define HC_MBINT_ENA 0x00000001 /* Bit 0 */
  1062. #define HC_R0INT_ENA 0x00000002 /* Bit 1 */
  1063. #define HC_R1INT_ENA 0x00000004 /* Bit 2 */
  1064. #define HC_R2INT_ENA 0x00000008 /* Bit 3 */
  1065. #define HC_R3INT_ENA 0x00000010 /* Bit 4 */
  1066. #define HC_INITHBI 0x02000000 /* Bit 25 */
  1067. #define HC_INITMB 0x04000000 /* Bit 26 */
  1068. #define HC_INITFF 0x08000000 /* Bit 27 */
  1069. #define HC_LAINT_ENA 0x20000000 /* Bit 29 */
  1070. #define HC_ERINT_ENA 0x80000000 /* Bit 31 */
  1071. /* Mailbox Commands */
  1072. #define MBX_SHUTDOWN 0x00 /* terminate testing */
  1073. #define MBX_LOAD_SM 0x01
  1074. #define MBX_READ_NV 0x02
  1075. #define MBX_WRITE_NV 0x03
  1076. #define MBX_RUN_BIU_DIAG 0x04
  1077. #define MBX_INIT_LINK 0x05
  1078. #define MBX_DOWN_LINK 0x06
  1079. #define MBX_CONFIG_LINK 0x07
  1080. #define MBX_CONFIG_RING 0x09
  1081. #define MBX_RESET_RING 0x0A
  1082. #define MBX_READ_CONFIG 0x0B
  1083. #define MBX_READ_RCONFIG 0x0C
  1084. #define MBX_READ_SPARM 0x0D
  1085. #define MBX_READ_STATUS 0x0E
  1086. #define MBX_READ_RPI 0x0F
  1087. #define MBX_READ_XRI 0x10
  1088. #define MBX_READ_REV 0x11
  1089. #define MBX_READ_LNK_STAT 0x12
  1090. #define MBX_REG_LOGIN 0x13
  1091. #define MBX_UNREG_LOGIN 0x14
  1092. #define MBX_READ_LA 0x15
  1093. #define MBX_CLEAR_LA 0x16
  1094. #define MBX_DUMP_MEMORY 0x17
  1095. #define MBX_DUMP_CONTEXT 0x18
  1096. #define MBX_RUN_DIAGS 0x19
  1097. #define MBX_RESTART 0x1A
  1098. #define MBX_UPDATE_CFG 0x1B
  1099. #define MBX_DOWN_LOAD 0x1C
  1100. #define MBX_DEL_LD_ENTRY 0x1D
  1101. #define MBX_RUN_PROGRAM 0x1E
  1102. #define MBX_SET_MASK 0x20
  1103. #define MBX_SET_SLIM 0x21
  1104. #define MBX_UNREG_D_ID 0x23
  1105. #define MBX_KILL_BOARD 0x24
  1106. #define MBX_CONFIG_FARP 0x25
  1107. #define MBX_BEACON 0x2A
  1108. #define MBX_LOAD_AREA 0x81
  1109. #define MBX_RUN_BIU_DIAG64 0x84
  1110. #define MBX_CONFIG_PORT 0x88
  1111. #define MBX_READ_SPARM64 0x8D
  1112. #define MBX_READ_RPI64 0x8F
  1113. #define MBX_REG_LOGIN64 0x93
  1114. #define MBX_READ_LA64 0x95
  1115. #define MBX_FLASH_WR_ULA 0x98
  1116. #define MBX_SET_DEBUG 0x99
  1117. #define MBX_LOAD_EXP_ROM 0x9C
  1118. #define MBX_MAX_CMDS 0x9D
  1119. #define MBX_SLI2_CMD_MASK 0x80
  1120. /* IOCB Commands */
  1121. #define CMD_RCV_SEQUENCE_CX 0x01
  1122. #define CMD_XMIT_SEQUENCE_CR 0x02
  1123. #define CMD_XMIT_SEQUENCE_CX 0x03
  1124. #define CMD_XMIT_BCAST_CN 0x04
  1125. #define CMD_XMIT_BCAST_CX 0x05
  1126. #define CMD_QUE_RING_BUF_CN 0x06
  1127. #define CMD_QUE_XRI_BUF_CX 0x07
  1128. #define CMD_IOCB_CONTINUE_CN 0x08
  1129. #define CMD_RET_XRI_BUF_CX 0x09
  1130. #define CMD_ELS_REQUEST_CR 0x0A
  1131. #define CMD_ELS_REQUEST_CX 0x0B
  1132. #define CMD_RCV_ELS_REQ_CX 0x0D
  1133. #define CMD_ABORT_XRI_CN 0x0E
  1134. #define CMD_ABORT_XRI_CX 0x0F
  1135. #define CMD_CLOSE_XRI_CN 0x10
  1136. #define CMD_CLOSE_XRI_CX 0x11
  1137. #define CMD_CREATE_XRI_CR 0x12
  1138. #define CMD_CREATE_XRI_CX 0x13
  1139. #define CMD_GET_RPI_CN 0x14
  1140. #define CMD_XMIT_ELS_RSP_CX 0x15
  1141. #define CMD_GET_RPI_CR 0x16
  1142. #define CMD_XRI_ABORTED_CX 0x17
  1143. #define CMD_FCP_IWRITE_CR 0x18
  1144. #define CMD_FCP_IWRITE_CX 0x19
  1145. #define CMD_FCP_IREAD_CR 0x1A
  1146. #define CMD_FCP_IREAD_CX 0x1B
  1147. #define CMD_FCP_ICMND_CR 0x1C
  1148. #define CMD_FCP_ICMND_CX 0x1D
  1149. #define CMD_FCP_TSEND_CX 0x1F
  1150. #define CMD_FCP_TRECEIVE_CX 0x21
  1151. #define CMD_FCP_TRSP_CX 0x23
  1152. #define CMD_FCP_AUTO_TRSP_CX 0x29
  1153. #define CMD_ADAPTER_MSG 0x20
  1154. #define CMD_ADAPTER_DUMP 0x22
  1155. /* SLI_2 IOCB Command Set */
  1156. #define CMD_RCV_SEQUENCE64_CX 0x81
  1157. #define CMD_XMIT_SEQUENCE64_CR 0x82
  1158. #define CMD_XMIT_SEQUENCE64_CX 0x83
  1159. #define CMD_XMIT_BCAST64_CN 0x84
  1160. #define CMD_XMIT_BCAST64_CX 0x85
  1161. #define CMD_QUE_RING_BUF64_CN 0x86
  1162. #define CMD_QUE_XRI_BUF64_CX 0x87
  1163. #define CMD_IOCB_CONTINUE64_CN 0x88
  1164. #define CMD_RET_XRI_BUF64_CX 0x89
  1165. #define CMD_ELS_REQUEST64_CR 0x8A
  1166. #define CMD_ELS_REQUEST64_CX 0x8B
  1167. #define CMD_ABORT_MXRI64_CN 0x8C
  1168. #define CMD_RCV_ELS_REQ64_CX 0x8D
  1169. #define CMD_XMIT_ELS_RSP64_CX 0x95
  1170. #define CMD_FCP_IWRITE64_CR 0x98
  1171. #define CMD_FCP_IWRITE64_CX 0x99
  1172. #define CMD_FCP_IREAD64_CR 0x9A
  1173. #define CMD_FCP_IREAD64_CX 0x9B
  1174. #define CMD_FCP_ICMND64_CR 0x9C
  1175. #define CMD_FCP_ICMND64_CX 0x9D
  1176. #define CMD_FCP_TSEND64_CX 0x9F
  1177. #define CMD_FCP_TRECEIVE64_CX 0xA1
  1178. #define CMD_FCP_TRSP64_CX 0xA3
  1179. #define CMD_GEN_REQUEST64_CR 0xC2
  1180. #define CMD_GEN_REQUEST64_CX 0xC3
  1181. #define CMD_MAX_IOCB_CMD 0xE6
  1182. #define CMD_IOCB_MASK 0xff
  1183. #define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
  1184. iocb */
  1185. #define LPFC_MAX_ADPTMSG 32 /* max msg data */
  1186. /*
  1187. * Define Status
  1188. */
  1189. #define MBX_SUCCESS 0
  1190. #define MBXERR_NUM_RINGS 1
  1191. #define MBXERR_NUM_IOCBS 2
  1192. #define MBXERR_IOCBS_EXCEEDED 3
  1193. #define MBXERR_BAD_RING_NUMBER 4
  1194. #define MBXERR_MASK_ENTRIES_RANGE 5
  1195. #define MBXERR_MASKS_EXCEEDED 6
  1196. #define MBXERR_BAD_PROFILE 7
  1197. #define MBXERR_BAD_DEF_CLASS 8
  1198. #define MBXERR_BAD_MAX_RESPONDER 9
  1199. #define MBXERR_BAD_MAX_ORIGINATOR 10
  1200. #define MBXERR_RPI_REGISTERED 11
  1201. #define MBXERR_RPI_FULL 12
  1202. #define MBXERR_NO_RESOURCES 13
  1203. #define MBXERR_BAD_RCV_LENGTH 14
  1204. #define MBXERR_DMA_ERROR 15
  1205. #define MBXERR_ERROR 16
  1206. #define MBX_NOT_FINISHED 255
  1207. #define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
  1208. #define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
  1209. /*
  1210. * Begin Structure Definitions for Mailbox Commands
  1211. */
  1212. typedef struct {
  1213. #ifdef __BIG_ENDIAN_BITFIELD
  1214. uint8_t tval;
  1215. uint8_t tmask;
  1216. uint8_t rval;
  1217. uint8_t rmask;
  1218. #else /* __LITTLE_ENDIAN_BITFIELD */
  1219. uint8_t rmask;
  1220. uint8_t rval;
  1221. uint8_t tmask;
  1222. uint8_t tval;
  1223. #endif
  1224. } RR_REG;
  1225. struct ulp_bde {
  1226. uint32_t bdeAddress;
  1227. #ifdef __BIG_ENDIAN_BITFIELD
  1228. uint32_t bdeReserved:4;
  1229. uint32_t bdeAddrHigh:4;
  1230. uint32_t bdeSize:24;
  1231. #else /* __LITTLE_ENDIAN_BITFIELD */
  1232. uint32_t bdeSize:24;
  1233. uint32_t bdeAddrHigh:4;
  1234. uint32_t bdeReserved:4;
  1235. #endif
  1236. };
  1237. struct ulp_bde64 { /* SLI-2 */
  1238. union ULP_BDE_TUS {
  1239. uint32_t w;
  1240. struct {
  1241. #ifdef __BIG_ENDIAN_BITFIELD
  1242. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  1243. VALUE !! */
  1244. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  1245. #else /* __LITTLE_ENDIAN_BITFIELD */
  1246. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  1247. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  1248. VALUE !! */
  1249. #endif
  1250. #define BUFF_USE_RSVD 0x01 /* bdeFlags */
  1251. #define BUFF_USE_INTRPT 0x02 /* Not Implemented with LP6000 */
  1252. #define BUFF_USE_CMND 0x04 /* Optional, 1=cmd/rsp 0=data buffer */
  1253. #define BUFF_USE_RCV 0x08 /* "" "", 1=rcv buffer, 0=xmit
  1254. buffer */
  1255. #define BUFF_TYPE_32BIT 0x10 /* "" "", 1=32 bit addr 0=64 bit
  1256. addr */
  1257. #define BUFF_TYPE_SPECIAL 0x20 /* Not Implemented with LP6000 */
  1258. #define BUFF_TYPE_BDL 0x40 /* Optional, may be set in BDL */
  1259. #define BUFF_TYPE_INVALID 0x80 /* "" "" */
  1260. } f;
  1261. } tus;
  1262. uint32_t addrLow;
  1263. uint32_t addrHigh;
  1264. };
  1265. #define BDE64_SIZE_WORD 0
  1266. #define BPL64_SIZE_WORD 0x40
  1267. typedef struct ULP_BDL { /* SLI-2 */
  1268. #ifdef __BIG_ENDIAN_BITFIELD
  1269. uint32_t bdeFlags:8; /* BDL Flags */
  1270. uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
  1271. #else /* __LITTLE_ENDIAN_BITFIELD */
  1272. uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
  1273. uint32_t bdeFlags:8; /* BDL Flags */
  1274. #endif
  1275. uint32_t addrLow; /* Address 0:31 */
  1276. uint32_t addrHigh; /* Address 32:63 */
  1277. uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
  1278. } ULP_BDL;
  1279. /* Structure for MB Command LOAD_SM and DOWN_LOAD */
  1280. typedef struct {
  1281. #ifdef __BIG_ENDIAN_BITFIELD
  1282. uint32_t rsvd2:25;
  1283. uint32_t acknowledgment:1;
  1284. uint32_t version:1;
  1285. uint32_t erase_or_prog:1;
  1286. uint32_t update_flash:1;
  1287. uint32_t update_ram:1;
  1288. uint32_t method:1;
  1289. uint32_t load_cmplt:1;
  1290. #else /* __LITTLE_ENDIAN_BITFIELD */
  1291. uint32_t load_cmplt:1;
  1292. uint32_t method:1;
  1293. uint32_t update_ram:1;
  1294. uint32_t update_flash:1;
  1295. uint32_t erase_or_prog:1;
  1296. uint32_t version:1;
  1297. uint32_t acknowledgment:1;
  1298. uint32_t rsvd2:25;
  1299. #endif
  1300. uint32_t dl_to_adr_low;
  1301. uint32_t dl_to_adr_high;
  1302. uint32_t dl_len;
  1303. union {
  1304. uint32_t dl_from_mbx_offset;
  1305. struct ulp_bde dl_from_bde;
  1306. struct ulp_bde64 dl_from_bde64;
  1307. } un;
  1308. } LOAD_SM_VAR;
  1309. /* Structure for MB Command READ_NVPARM (02) */
  1310. typedef struct {
  1311. uint32_t rsvd1[3]; /* Read as all one's */
  1312. uint32_t rsvd2; /* Read as all zero's */
  1313. uint32_t portname[2]; /* N_PORT name */
  1314. uint32_t nodename[2]; /* NODE name */
  1315. #ifdef __BIG_ENDIAN_BITFIELD
  1316. uint32_t pref_DID:24;
  1317. uint32_t hardAL_PA:8;
  1318. #else /* __LITTLE_ENDIAN_BITFIELD */
  1319. uint32_t hardAL_PA:8;
  1320. uint32_t pref_DID:24;
  1321. #endif
  1322. uint32_t rsvd3[21]; /* Read as all one's */
  1323. } READ_NV_VAR;
  1324. /* Structure for MB Command WRITE_NVPARMS (03) */
  1325. typedef struct {
  1326. uint32_t rsvd1[3]; /* Must be all one's */
  1327. uint32_t rsvd2; /* Must be all zero's */
  1328. uint32_t portname[2]; /* N_PORT name */
  1329. uint32_t nodename[2]; /* NODE name */
  1330. #ifdef __BIG_ENDIAN_BITFIELD
  1331. uint32_t pref_DID:24;
  1332. uint32_t hardAL_PA:8;
  1333. #else /* __LITTLE_ENDIAN_BITFIELD */
  1334. uint32_t hardAL_PA:8;
  1335. uint32_t pref_DID:24;
  1336. #endif
  1337. uint32_t rsvd3[21]; /* Must be all one's */
  1338. } WRITE_NV_VAR;
  1339. /* Structure for MB Command RUN_BIU_DIAG (04) */
  1340. /* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
  1341. typedef struct {
  1342. uint32_t rsvd1;
  1343. union {
  1344. struct {
  1345. struct ulp_bde xmit_bde;
  1346. struct ulp_bde rcv_bde;
  1347. } s1;
  1348. struct {
  1349. struct ulp_bde64 xmit_bde64;
  1350. struct ulp_bde64 rcv_bde64;
  1351. } s2;
  1352. } un;
  1353. } BIU_DIAG_VAR;
  1354. /* Structure for MB Command INIT_LINK (05) */
  1355. typedef struct {
  1356. #ifdef __BIG_ENDIAN_BITFIELD
  1357. uint32_t rsvd1:24;
  1358. uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
  1359. #else /* __LITTLE_ENDIAN_BITFIELD */
  1360. uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
  1361. uint32_t rsvd1:24;
  1362. #endif
  1363. #ifdef __BIG_ENDIAN_BITFIELD
  1364. uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
  1365. uint8_t rsvd2;
  1366. uint16_t link_flags;
  1367. #else /* __LITTLE_ENDIAN_BITFIELD */
  1368. uint16_t link_flags;
  1369. uint8_t rsvd2;
  1370. uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
  1371. #endif
  1372. #define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
  1373. #define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
  1374. #define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
  1375. #define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
  1376. #define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
  1377. #define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
  1378. #define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
  1379. #define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
  1380. #define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */
  1381. uint32_t link_speed;
  1382. #define LINK_SPEED_AUTO 0 /* Auto selection */
  1383. #define LINK_SPEED_1G 1 /* 1 Gigabaud */
  1384. #define LINK_SPEED_2G 2 /* 2 Gigabaud */
  1385. #define LINK_SPEED_4G 4 /* 4 Gigabaud */
  1386. #define LINK_SPEED_8G 8 /* 4 Gigabaud */
  1387. #define LINK_SPEED_10G 16 /* 10 Gigabaud */
  1388. } INIT_LINK_VAR;
  1389. /* Structure for MB Command DOWN_LINK (06) */
  1390. typedef struct {
  1391. uint32_t rsvd1;
  1392. } DOWN_LINK_VAR;
  1393. /* Structure for MB Command CONFIG_LINK (07) */
  1394. typedef struct {
  1395. #ifdef __BIG_ENDIAN_BITFIELD
  1396. uint32_t cr:1;
  1397. uint32_t ci:1;
  1398. uint32_t cr_delay:6;
  1399. uint32_t cr_count:8;
  1400. uint32_t rsvd1:8;
  1401. uint32_t MaxBBC:8;
  1402. #else /* __LITTLE_ENDIAN_BITFIELD */
  1403. uint32_t MaxBBC:8;
  1404. uint32_t rsvd1:8;
  1405. uint32_t cr_count:8;
  1406. uint32_t cr_delay:6;
  1407. uint32_t ci:1;
  1408. uint32_t cr:1;
  1409. #endif
  1410. uint32_t myId;
  1411. uint32_t rsvd2;
  1412. uint32_t edtov;
  1413. uint32_t arbtov;
  1414. uint32_t ratov;
  1415. uint32_t rttov;
  1416. uint32_t altov;
  1417. uint32_t crtov;
  1418. uint32_t citov;
  1419. #ifdef __BIG_ENDIAN_BITFIELD
  1420. uint32_t rrq_enable:1;
  1421. uint32_t rrq_immed:1;
  1422. uint32_t rsvd4:29;
  1423. uint32_t ack0_enable:1;
  1424. #else /* __LITTLE_ENDIAN_BITFIELD */
  1425. uint32_t ack0_enable:1;
  1426. uint32_t rsvd4:29;
  1427. uint32_t rrq_immed:1;
  1428. uint32_t rrq_enable:1;
  1429. #endif
  1430. } CONFIG_LINK;
  1431. /* Structure for MB Command PART_SLIM (08)
  1432. * will be removed since SLI1 is no longer supported!
  1433. */
  1434. typedef struct {
  1435. #ifdef __BIG_ENDIAN_BITFIELD
  1436. uint16_t offCiocb;
  1437. uint16_t numCiocb;
  1438. uint16_t offRiocb;
  1439. uint16_t numRiocb;
  1440. #else /* __LITTLE_ENDIAN_BITFIELD */
  1441. uint16_t numCiocb;
  1442. uint16_t offCiocb;
  1443. uint16_t numRiocb;
  1444. uint16_t offRiocb;
  1445. #endif
  1446. } RING_DEF;
  1447. typedef struct {
  1448. #ifdef __BIG_ENDIAN_BITFIELD
  1449. uint32_t unused1:24;
  1450. uint32_t numRing:8;
  1451. #else /* __LITTLE_ENDIAN_BITFIELD */
  1452. uint32_t numRing:8;
  1453. uint32_t unused1:24;
  1454. #endif
  1455. RING_DEF ringdef[4];
  1456. uint32_t hbainit;
  1457. } PART_SLIM_VAR;
  1458. /* Structure for MB Command CONFIG_RING (09) */
  1459. typedef struct {
  1460. #ifdef __BIG_ENDIAN_BITFIELD
  1461. uint32_t unused2:6;
  1462. uint32_t recvSeq:1;
  1463. uint32_t recvNotify:1;
  1464. uint32_t numMask:8;
  1465. uint32_t profile:8;
  1466. uint32_t unused1:4;
  1467. uint32_t ring:4;
  1468. #else /* __LITTLE_ENDIAN_BITFIELD */
  1469. uint32_t ring:4;
  1470. uint32_t unused1:4;
  1471. uint32_t profile:8;
  1472. uint32_t numMask:8;
  1473. uint32_t recvNotify:1;
  1474. uint32_t recvSeq:1;
  1475. uint32_t unused2:6;
  1476. #endif
  1477. #ifdef __BIG_ENDIAN_BITFIELD
  1478. uint16_t maxRespXchg;
  1479. uint16_t maxOrigXchg;
  1480. #else /* __LITTLE_ENDIAN_BITFIELD */
  1481. uint16_t maxOrigXchg;
  1482. uint16_t maxRespXchg;
  1483. #endif
  1484. RR_REG rrRegs[6];
  1485. } CONFIG_RING_VAR;
  1486. /* Structure for MB Command RESET_RING (10) */
  1487. typedef struct {
  1488. uint32_t ring_no;
  1489. } RESET_RING_VAR;
  1490. /* Structure for MB Command READ_CONFIG (11) */
  1491. typedef struct {
  1492. #ifdef __BIG_ENDIAN_BITFIELD
  1493. uint32_t cr:1;
  1494. uint32_t ci:1;
  1495. uint32_t cr_delay:6;
  1496. uint32_t cr_count:8;
  1497. uint32_t InitBBC:8;
  1498. uint32_t MaxBBC:8;
  1499. #else /* __LITTLE_ENDIAN_BITFIELD */
  1500. uint32_t MaxBBC:8;
  1501. uint32_t InitBBC:8;
  1502. uint32_t cr_count:8;
  1503. uint32_t cr_delay:6;
  1504. uint32_t ci:1;
  1505. uint32_t cr:1;
  1506. #endif
  1507. #ifdef __BIG_ENDIAN_BITFIELD
  1508. uint32_t topology:8;
  1509. uint32_t myDid:24;
  1510. #else /* __LITTLE_ENDIAN_BITFIELD */
  1511. uint32_t myDid:24;
  1512. uint32_t topology:8;
  1513. #endif
  1514. /* Defines for topology (defined previously) */
  1515. #ifdef __BIG_ENDIAN_BITFIELD
  1516. uint32_t AR:1;
  1517. uint32_t IR:1;
  1518. uint32_t rsvd1:29;
  1519. uint32_t ack0:1;
  1520. #else /* __LITTLE_ENDIAN_BITFIELD */
  1521. uint32_t ack0:1;
  1522. uint32_t rsvd1:29;
  1523. uint32_t IR:1;
  1524. uint32_t AR:1;
  1525. #endif
  1526. uint32_t edtov;
  1527. uint32_t arbtov;
  1528. uint32_t ratov;
  1529. uint32_t rttov;
  1530. uint32_t altov;
  1531. uint32_t lmt;
  1532. #define LMT_RESERVED 0x000 /* Not used */
  1533. #define LMT_1Gb 0x004
  1534. #define LMT_2Gb 0x008
  1535. #define LMT_4Gb 0x040
  1536. #define LMT_8Gb 0x080
  1537. #define LMT_10Gb 0x100
  1538. uint32_t rsvd2;
  1539. uint32_t rsvd3;
  1540. uint32_t max_xri;
  1541. uint32_t max_iocb;
  1542. uint32_t max_rpi;
  1543. uint32_t avail_xri;
  1544. uint32_t avail_iocb;
  1545. uint32_t avail_rpi;
  1546. uint32_t default_rpi;
  1547. } READ_CONFIG_VAR;
  1548. /* Structure for MB Command READ_RCONFIG (12) */
  1549. typedef struct {
  1550. #ifdef __BIG_ENDIAN_BITFIELD
  1551. uint32_t rsvd2:7;
  1552. uint32_t recvNotify:1;
  1553. uint32_t numMask:8;
  1554. uint32_t profile:8;
  1555. uint32_t rsvd1:4;
  1556. uint32_t ring:4;
  1557. #else /* __LITTLE_ENDIAN_BITFIELD */
  1558. uint32_t ring:4;
  1559. uint32_t rsvd1:4;
  1560. uint32_t profile:8;
  1561. uint32_t numMask:8;
  1562. uint32_t recvNotify:1;
  1563. uint32_t rsvd2:7;
  1564. #endif
  1565. #ifdef __BIG_ENDIAN_BITFIELD
  1566. uint16_t maxResp;
  1567. uint16_t maxOrig;
  1568. #else /* __LITTLE_ENDIAN_BITFIELD */
  1569. uint16_t maxOrig;
  1570. uint16_t maxResp;
  1571. #endif
  1572. RR_REG rrRegs[6];
  1573. #ifdef __BIG_ENDIAN_BITFIELD
  1574. uint16_t cmdRingOffset;
  1575. uint16_t cmdEntryCnt;
  1576. uint16_t rspRingOffset;
  1577. uint16_t rspEntryCnt;
  1578. uint16_t nextCmdOffset;
  1579. uint16_t rsvd3;
  1580. uint16_t nextRspOffset;
  1581. uint16_t rsvd4;
  1582. #else /* __LITTLE_ENDIAN_BITFIELD */
  1583. uint16_t cmdEntryCnt;
  1584. uint16_t cmdRingOffset;
  1585. uint16_t rspEntryCnt;
  1586. uint16_t rspRingOffset;
  1587. uint16_t rsvd3;
  1588. uint16_t nextCmdOffset;
  1589. uint16_t rsvd4;
  1590. uint16_t nextRspOffset;
  1591. #endif
  1592. } READ_RCONF_VAR;
  1593. /* Structure for MB Command READ_SPARM (13) */
  1594. /* Structure for MB Command READ_SPARM64 (0x8D) */
  1595. typedef struct {
  1596. uint32_t rsvd1;
  1597. uint32_t rsvd2;
  1598. union {
  1599. struct ulp_bde sp; /* This BDE points to struct serv_parm
  1600. structure */
  1601. struct ulp_bde64 sp64;
  1602. } un;
  1603. } READ_SPARM_VAR;
  1604. /* Structure for MB Command READ_STATUS (14) */
  1605. typedef struct {
  1606. #ifdef __BIG_ENDIAN_BITFIELD
  1607. uint32_t rsvd1:31;
  1608. uint32_t clrCounters:1;
  1609. uint16_t activeXriCnt;
  1610. uint16_t activeRpiCnt;
  1611. #else /* __LITTLE_ENDIAN_BITFIELD */
  1612. uint32_t clrCounters:1;
  1613. uint32_t rsvd1:31;
  1614. uint16_t activeRpiCnt;
  1615. uint16_t activeXriCnt;
  1616. #endif
  1617. uint32_t xmitByteCnt;
  1618. uint32_t rcvByteCnt;
  1619. uint32_t xmitFrameCnt;
  1620. uint32_t rcvFrameCnt;
  1621. uint32_t xmitSeqCnt;
  1622. uint32_t rcvSeqCnt;
  1623. uint32_t totalOrigExchanges;
  1624. uint32_t totalRespExchanges;
  1625. uint32_t rcvPbsyCnt;
  1626. uint32_t rcvFbsyCnt;
  1627. } READ_STATUS_VAR;
  1628. /* Structure for MB Command READ_RPI (15) */
  1629. /* Structure for MB Command READ_RPI64 (0x8F) */
  1630. typedef struct {
  1631. #ifdef __BIG_ENDIAN_BITFIELD
  1632. uint16_t nextRpi;
  1633. uint16_t reqRpi;
  1634. uint32_t rsvd2:8;
  1635. uint32_t DID:24;
  1636. #else /* __LITTLE_ENDIAN_BITFIELD */
  1637. uint16_t reqRpi;
  1638. uint16_t nextRpi;
  1639. uint32_t DID:24;
  1640. uint32_t rsvd2:8;
  1641. #endif
  1642. union {
  1643. struct ulp_bde sp;
  1644. struct ulp_bde64 sp64;
  1645. } un;
  1646. } READ_RPI_VAR;
  1647. /* Structure for MB Command READ_XRI (16) */
  1648. typedef struct {
  1649. #ifdef __BIG_ENDIAN_BITFIELD
  1650. uint16_t nextXri;
  1651. uint16_t reqXri;
  1652. uint16_t rsvd1;
  1653. uint16_t rpi;
  1654. uint32_t rsvd2:8;
  1655. uint32_t DID:24;
  1656. uint32_t rsvd3:8;
  1657. uint32_t SID:24;
  1658. uint32_t rsvd4;
  1659. uint8_t seqId;
  1660. uint8_t rsvd5;
  1661. uint16_t seqCount;
  1662. uint16_t oxId;
  1663. uint16_t rxId;
  1664. uint32_t rsvd6:30;
  1665. uint32_t si:1;
  1666. uint32_t exchOrig:1;
  1667. #else /* __LITTLE_ENDIAN_BITFIELD */
  1668. uint16_t reqXri;
  1669. uint16_t nextXri;
  1670. uint16_t rpi;
  1671. uint16_t rsvd1;
  1672. uint32_t DID:24;
  1673. uint32_t rsvd2:8;
  1674. uint32_t SID:24;
  1675. uint32_t rsvd3:8;
  1676. uint32_t rsvd4;
  1677. uint16_t seqCount;
  1678. uint8_t rsvd5;
  1679. uint8_t seqId;
  1680. uint16_t rxId;
  1681. uint16_t oxId;
  1682. uint32_t exchOrig:1;
  1683. uint32_t si:1;
  1684. uint32_t rsvd6:30;
  1685. #endif
  1686. } READ_XRI_VAR;
  1687. /* Structure for MB Command READ_REV (17) */
  1688. typedef struct {
  1689. #ifdef __BIG_ENDIAN_BITFIELD
  1690. uint32_t cv:1;
  1691. uint32_t rr:1;
  1692. uint32_t rsvd1:29;
  1693. uint32_t rv:1;
  1694. #else /* __LITTLE_ENDIAN_BITFIELD */
  1695. uint32_t rv:1;
  1696. uint32_t rsvd1:29;
  1697. uint32_t rr:1;
  1698. uint32_t cv:1;
  1699. #endif
  1700. uint32_t biuRev;
  1701. uint32_t smRev;
  1702. union {
  1703. uint32_t smFwRev;
  1704. struct {
  1705. #ifdef __BIG_ENDIAN_BITFIELD
  1706. uint8_t ProgType;
  1707. uint8_t ProgId;
  1708. uint16_t ProgVer:4;
  1709. uint16_t ProgRev:4;
  1710. uint16_t ProgFixLvl:2;
  1711. uint16_t ProgDistType:2;
  1712. uint16_t DistCnt:4;
  1713. #else /* __LITTLE_ENDIAN_BITFIELD */
  1714. uint16_t DistCnt:4;
  1715. uint16_t ProgDistType:2;
  1716. uint16_t ProgFixLvl:2;
  1717. uint16_t ProgRev:4;
  1718. uint16_t ProgVer:4;
  1719. uint8_t ProgId;
  1720. uint8_t ProgType;
  1721. #endif
  1722. } b;
  1723. } un;
  1724. uint32_t endecRev;
  1725. #ifdef __BIG_ENDIAN_BITFIELD
  1726. uint8_t feaLevelHigh;
  1727. uint8_t feaLevelLow;
  1728. uint8_t fcphHigh;
  1729. uint8_t fcphLow;
  1730. #else /* __LITTLE_ENDIAN_BITFIELD */
  1731. uint8_t fcphLow;
  1732. uint8_t fcphHigh;
  1733. uint8_t feaLevelLow;
  1734. uint8_t feaLevelHigh;
  1735. #endif
  1736. uint32_t postKernRev;
  1737. uint32_t opFwRev;
  1738. uint8_t opFwName[16];
  1739. uint32_t sli1FwRev;
  1740. uint8_t sli1FwName[16];
  1741. uint32_t sli2FwRev;
  1742. uint8_t sli2FwName[16];
  1743. uint32_t rsvd2;
  1744. uint32_t RandomData[7];
  1745. } READ_REV_VAR;
  1746. /* Structure for MB Command READ_LINK_STAT (18) */
  1747. typedef struct {
  1748. uint32_t rsvd1;
  1749. uint32_t linkFailureCnt;
  1750. uint32_t lossSyncCnt;
  1751. uint32_t lossSignalCnt;
  1752. uint32_t primSeqErrCnt;
  1753. uint32_t invalidXmitWord;
  1754. uint32_t crcCnt;
  1755. uint32_t primSeqTimeout;
  1756. uint32_t elasticOverrun;
  1757. uint32_t arbTimeout;
  1758. } READ_LNK_VAR;
  1759. /* Structure for MB Command REG_LOGIN (19) */
  1760. /* Structure for MB Command REG_LOGIN64 (0x93) */
  1761. typedef struct {
  1762. #ifdef __BIG_ENDIAN_BITFIELD
  1763. uint16_t rsvd1;
  1764. uint16_t rpi;
  1765. uint32_t rsvd2:8;
  1766. uint32_t did:24;
  1767. #else /* __LITTLE_ENDIAN_BITFIELD */
  1768. uint16_t rpi;
  1769. uint16_t rsvd1;
  1770. uint32_t did:24;
  1771. uint32_t rsvd2:8;
  1772. #endif
  1773. union {
  1774. struct ulp_bde sp;
  1775. struct ulp_bde64 sp64;
  1776. } un;
  1777. } REG_LOGIN_VAR;
  1778. /* Word 30 contents for REG_LOGIN */
  1779. typedef union {
  1780. struct {
  1781. #ifdef __BIG_ENDIAN_BITFIELD
  1782. uint16_t rsvd1:12;
  1783. uint16_t wd30_class:4;
  1784. uint16_t xri;
  1785. #else /* __LITTLE_ENDIAN_BITFIELD */
  1786. uint16_t xri;
  1787. uint16_t wd30_class:4;
  1788. uint16_t rsvd1:12;
  1789. #endif
  1790. } f;
  1791. uint32_t word;
  1792. } REG_WD30;
  1793. /* Structure for MB Command UNREG_LOGIN (20) */
  1794. typedef struct {
  1795. #ifdef __BIG_ENDIAN_BITFIELD
  1796. uint16_t rsvd1;
  1797. uint16_t rpi;
  1798. #else /* __LITTLE_ENDIAN_BITFIELD */
  1799. uint16_t rpi;
  1800. uint16_t rsvd1;
  1801. #endif
  1802. } UNREG_LOGIN_VAR;
  1803. /* Structure for MB Command UNREG_D_ID (0x23) */
  1804. typedef struct {
  1805. uint32_t did;
  1806. } UNREG_D_ID_VAR;
  1807. /* Structure for MB Command READ_LA (21) */
  1808. /* Structure for MB Command READ_LA64 (0x95) */
  1809. typedef struct {
  1810. uint32_t eventTag; /* Event tag */
  1811. #ifdef __BIG_ENDIAN_BITFIELD
  1812. uint32_t rsvd1:22;
  1813. uint32_t pb:1;
  1814. uint32_t il:1;
  1815. uint32_t attType:8;
  1816. #else /* __LITTLE_ENDIAN_BITFIELD */
  1817. uint32_t attType:8;
  1818. uint32_t il:1;
  1819. uint32_t pb:1;
  1820. uint32_t rsvd1:22;
  1821. #endif
  1822. #define AT_RESERVED 0x00 /* Reserved - attType */
  1823. #define AT_LINK_UP 0x01 /* Link is up */
  1824. #define AT_LINK_DOWN 0x02 /* Link is down */
  1825. #ifdef __BIG_ENDIAN_BITFIELD
  1826. uint8_t granted_AL_PA;
  1827. uint8_t lipAlPs;
  1828. uint8_t lipType;
  1829. uint8_t topology;
  1830. #else /* __LITTLE_ENDIAN_BITFIELD */
  1831. uint8_t topology;
  1832. uint8_t lipType;
  1833. uint8_t lipAlPs;
  1834. uint8_t granted_AL_PA;
  1835. #endif
  1836. #define TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
  1837. #define TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
  1838. union {
  1839. struct ulp_bde lilpBde; /* This BDE points to a 128 byte buffer
  1840. to */
  1841. /* store the LILP AL_PA position map into */
  1842. struct ulp_bde64 lilpBde64;
  1843. } un;
  1844. #ifdef __BIG_ENDIAN_BITFIELD
  1845. uint32_t Dlu:1;
  1846. uint32_t Dtf:1;
  1847. uint32_t Drsvd2:14;
  1848. uint32_t DlnkSpeed:8;
  1849. uint32_t DnlPort:4;
  1850. uint32_t Dtx:2;
  1851. uint32_t Drx:2;
  1852. #else /* __LITTLE_ENDIAN_BITFIELD */
  1853. uint32_t Drx:2;
  1854. uint32_t Dtx:2;
  1855. uint32_t DnlPort:4;
  1856. uint32_t DlnkSpeed:8;
  1857. uint32_t Drsvd2:14;
  1858. uint32_t Dtf:1;
  1859. uint32_t Dlu:1;
  1860. #endif
  1861. #ifdef __BIG_ENDIAN_BITFIELD
  1862. uint32_t Ulu:1;
  1863. uint32_t Utf:1;
  1864. uint32_t Ursvd2:14;
  1865. uint32_t UlnkSpeed:8;
  1866. uint32_t UnlPort:4;
  1867. uint32_t Utx:2;
  1868. uint32_t Urx:2;
  1869. #else /* __LITTLE_ENDIAN_BITFIELD */
  1870. uint32_t Urx:2;
  1871. uint32_t Utx:2;
  1872. uint32_t UnlPort:4;
  1873. uint32_t UlnkSpeed:8;
  1874. uint32_t Ursvd2:14;
  1875. uint32_t Utf:1;
  1876. uint32_t Ulu:1;
  1877. #endif
  1878. #define LA_UNKNW_LINK 0x0 /* lnkSpeed */
  1879. #define LA_1GHZ_LINK 0x04 /* lnkSpeed */
  1880. #define LA_2GHZ_LINK 0x08 /* lnkSpeed */
  1881. #define LA_4GHZ_LINK 0x10 /* lnkSpeed */
  1882. #define LA_8GHZ_LINK 0x20 /* lnkSpeed */
  1883. #define LA_10GHZ_LINK 0x40 /* lnkSpeed */
  1884. } READ_LA_VAR;
  1885. /* Structure for MB Command CLEAR_LA (22) */
  1886. typedef struct {
  1887. uint32_t eventTag; /* Event tag */
  1888. uint32_t rsvd1;
  1889. } CLEAR_LA_VAR;
  1890. /* Structure for MB Command DUMP */
  1891. typedef struct {
  1892. #ifdef __BIG_ENDIAN_BITFIELD
  1893. uint32_t rsvd:25;
  1894. uint32_t ra:1;
  1895. uint32_t co:1;
  1896. uint32_t cv:1;
  1897. uint32_t type:4;
  1898. uint32_t entry_index:16;
  1899. uint32_t region_id:16;
  1900. #else /* __LITTLE_ENDIAN_BITFIELD */
  1901. uint32_t type:4;
  1902. uint32_t cv:1;
  1903. uint32_t co:1;
  1904. uint32_t ra:1;
  1905. uint32_t rsvd:25;
  1906. uint32_t region_id:16;
  1907. uint32_t entry_index:16;
  1908. #endif
  1909. uint32_t rsvd1;
  1910. uint32_t word_cnt;
  1911. uint32_t resp_offset;
  1912. } DUMP_VAR;
  1913. #define DMP_MEM_REG 0x1
  1914. #define DMP_NV_PARAMS 0x2
  1915. #define DMP_REGION_VPD 0xe
  1916. #define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
  1917. #define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
  1918. #define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
  1919. /* Structure for MB Command CONFIG_PORT (0x88) */
  1920. typedef struct {
  1921. uint32_t pcbLen;
  1922. uint32_t pcbLow; /* bit 31:0 of memory based port config block */
  1923. uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
  1924. uint32_t hbainit[5];
  1925. } CONFIG_PORT_VAR;
  1926. /* SLI-2 Port Control Block */
  1927. /* SLIM POINTER */
  1928. #define SLIMOFF 0x30 /* WORD */
  1929. typedef struct _SLI2_RDSC {
  1930. uint32_t cmdEntries;
  1931. uint32_t cmdAddrLow;
  1932. uint32_t cmdAddrHigh;
  1933. uint32_t rspEntries;
  1934. uint32_t rspAddrLow;
  1935. uint32_t rspAddrHigh;
  1936. } SLI2_RDSC;
  1937. typedef struct _PCB {
  1938. #ifdef __BIG_ENDIAN_BITFIELD
  1939. uint32_t type:8;
  1940. #define TYPE_NATIVE_SLI2 0x01;
  1941. uint32_t feature:8;
  1942. #define FEATURE_INITIAL_SLI2 0x01;
  1943. uint32_t rsvd:12;
  1944. uint32_t maxRing:4;
  1945. #else /* __LITTLE_ENDIAN_BITFIELD */
  1946. uint32_t maxRing:4;
  1947. uint32_t rsvd:12;
  1948. uint32_t feature:8;
  1949. #define FEATURE_INITIAL_SLI2 0x01;
  1950. uint32_t type:8;
  1951. #define TYPE_NATIVE_SLI2 0x01;
  1952. #endif
  1953. uint32_t mailBoxSize;
  1954. uint32_t mbAddrLow;
  1955. uint32_t mbAddrHigh;
  1956. uint32_t hgpAddrLow;
  1957. uint32_t hgpAddrHigh;
  1958. uint32_t pgpAddrLow;
  1959. uint32_t pgpAddrHigh;
  1960. SLI2_RDSC rdsc[MAX_RINGS];
  1961. } PCB_t;
  1962. /* NEW_FEATURE */
  1963. typedef struct {
  1964. #ifdef __BIG_ENDIAN_BITFIELD
  1965. uint32_t rsvd0:27;
  1966. uint32_t discardFarp:1;
  1967. uint32_t IPEnable:1;
  1968. uint32_t nodeName:1;
  1969. uint32_t portName:1;
  1970. uint32_t filterEnable:1;
  1971. #else /* __LITTLE_ENDIAN_BITFIELD */
  1972. uint32_t filterEnable:1;
  1973. uint32_t portName:1;
  1974. uint32_t nodeName:1;
  1975. uint32_t IPEnable:1;
  1976. uint32_t discardFarp:1;
  1977. uint32_t rsvd:27;
  1978. #endif
  1979. uint8_t portname[8]; /* Used to be struct lpfc_name */
  1980. uint8_t nodename[8];
  1981. uint32_t rsvd1;
  1982. uint32_t rsvd2;
  1983. uint32_t rsvd3;
  1984. uint32_t IPAddress;
  1985. } CONFIG_FARP_VAR;
  1986. /* Union of all Mailbox Command types */
  1987. #define MAILBOX_CMD_WSIZE 32
  1988. #define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
  1989. typedef union {
  1990. uint32_t varWords[MAILBOX_CMD_WSIZE - 1];
  1991. LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
  1992. READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
  1993. WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
  1994. BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
  1995. INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
  1996. DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
  1997. CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
  1998. PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
  1999. CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
  2000. RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
  2001. READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
  2002. READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
  2003. READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
  2004. READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
  2005. READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
  2006. READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
  2007. READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
  2008. READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
  2009. REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
  2010. UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
  2011. READ_LA_VAR varReadLA; /* cmd = 21 (READ_LA(64)) */
  2012. CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
  2013. DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
  2014. UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
  2015. CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP) NEW_FEATURE */
  2016. CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
  2017. } MAILVARIANTS;
  2018. /*
  2019. * SLI-2 specific structures
  2020. */
  2021. struct lpfc_hgp {
  2022. __le32 cmdPutInx;
  2023. __le32 rspGetInx;
  2024. };
  2025. struct lpfc_pgp {
  2026. __le32 cmdGetInx;
  2027. __le32 rspPutInx;
  2028. };
  2029. typedef struct _SLI2_DESC {
  2030. struct lpfc_hgp host[MAX_RINGS];
  2031. uint32_t unused1[16];
  2032. struct lpfc_pgp port[MAX_RINGS];
  2033. } SLI2_DESC;
  2034. typedef union {
  2035. SLI2_DESC s2;
  2036. } SLI_VAR;
  2037. typedef struct {
  2038. #ifdef __BIG_ENDIAN_BITFIELD
  2039. uint16_t mbxStatus;
  2040. uint8_t mbxCommand;
  2041. uint8_t mbxReserved:6;
  2042. uint8_t mbxHc:1;
  2043. uint8_t mbxOwner:1; /* Low order bit first word */
  2044. #else /* __LITTLE_ENDIAN_BITFIELD */
  2045. uint8_t mbxOwner:1; /* Low order bit first word */
  2046. uint8_t mbxHc:1;
  2047. uint8_t mbxReserved:6;
  2048. uint8_t mbxCommand;
  2049. uint16_t mbxStatus;
  2050. #endif
  2051. MAILVARIANTS un;
  2052. SLI_VAR us;
  2053. } MAILBOX_t;
  2054. /*
  2055. * Begin Structure Definitions for IOCB Commands
  2056. */
  2057. typedef struct {
  2058. #ifdef __BIG_ENDIAN_BITFIELD
  2059. uint8_t statAction;
  2060. uint8_t statRsn;
  2061. uint8_t statBaExp;
  2062. uint8_t statLocalError;
  2063. #else /* __LITTLE_ENDIAN_BITFIELD */
  2064. uint8_t statLocalError;
  2065. uint8_t statBaExp;
  2066. uint8_t statRsn;
  2067. uint8_t statAction;
  2068. #endif
  2069. /* statRsn P/F_RJT reason codes */
  2070. #define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
  2071. #define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
  2072. #define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
  2073. #define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
  2074. #define RJT_UNSUP_CLASS 0x05 /* Class not supported */
  2075. #define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
  2076. #define RJT_UNSUP_TYPE 0x07 /* Type not supported */
  2077. #define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
  2078. #define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
  2079. #define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
  2080. #define RJT_BAD_OXID 0x0B /* OX_ID invalid */
  2081. #define RJT_BAD_RXID 0x0C /* RX_ID invalid */
  2082. #define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
  2083. #define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
  2084. #define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
  2085. #define RJT_BAD_PARM 0x10 /* Param. field invalid */
  2086. #define RJT_XCHG_ERR 0x11 /* Exchange error */
  2087. #define RJT_PROT_ERR 0x12 /* Protocol error */
  2088. #define RJT_BAD_LENGTH 0x13 /* Invalid Length */
  2089. #define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
  2090. #define RJT_LOGIN_REQUIRED 0x16 /* Login required */
  2091. #define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
  2092. #define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
  2093. #define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
  2094. #define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
  2095. #define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
  2096. #define IOERR_SUCCESS 0x00 /* statLocalError */
  2097. #define IOERR_MISSING_CONTINUE 0x01
  2098. #define IOERR_SEQUENCE_TIMEOUT 0x02
  2099. #define IOERR_INTERNAL_ERROR 0x03
  2100. #define IOERR_INVALID_RPI 0x04
  2101. #define IOERR_NO_XRI 0x05
  2102. #define IOERR_ILLEGAL_COMMAND 0x06
  2103. #define IOERR_XCHG_DROPPED 0x07
  2104. #define IOERR_ILLEGAL_FIELD 0x08
  2105. #define IOERR_BAD_CONTINUE 0x09
  2106. #define IOERR_TOO_MANY_BUFFERS 0x0A
  2107. #define IOERR_RCV_BUFFER_WAITING 0x0B
  2108. #define IOERR_NO_CONNECTION 0x0C
  2109. #define IOERR_TX_DMA_FAILED 0x0D
  2110. #define IOERR_RX_DMA_FAILED 0x0E
  2111. #define IOERR_ILLEGAL_FRAME 0x0F
  2112. #define IOERR_EXTRA_DATA 0x10
  2113. #define IOERR_NO_RESOURCES 0x11
  2114. #define IOERR_RESERVED 0x12
  2115. #define IOERR_ILLEGAL_LENGTH 0x13
  2116. #define IOERR_UNSUPPORTED_FEATURE 0x14
  2117. #define IOERR_ABORT_IN_PROGRESS 0x15
  2118. #define IOERR_ABORT_REQUESTED 0x16
  2119. #define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
  2120. #define IOERR_LOOP_OPEN_FAILURE 0x18
  2121. #define IOERR_RING_RESET 0x19
  2122. #define IOERR_LINK_DOWN 0x1A
  2123. #define IOERR_CORRUPTED_DATA 0x1B
  2124. #define IOERR_CORRUPTED_RPI 0x1C
  2125. #define IOERR_OUT_OF_ORDER_DATA 0x1D
  2126. #define IOERR_OUT_OF_ORDER_ACK 0x1E
  2127. #define IOERR_DUP_FRAME 0x1F
  2128. #define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
  2129. #define IOERR_BAD_HOST_ADDRESS 0x21
  2130. #define IOERR_RCV_HDRBUF_WAITING 0x22
  2131. #define IOERR_MISSING_HDR_BUFFER 0x23
  2132. #define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
  2133. #define IOERR_ABORTMULT_REQUESTED 0x25
  2134. #define IOERR_BUFFER_SHORTAGE 0x28
  2135. #define IOERR_DEFAULT 0x29
  2136. #define IOERR_CNT 0x2A
  2137. #define IOERR_DRVR_MASK 0x100
  2138. #define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
  2139. #define IOERR_SLI_BRESET 0x102
  2140. #define IOERR_SLI_ABORTED 0x103
  2141. } PARM_ERR;
  2142. typedef union {
  2143. struct {
  2144. #ifdef __BIG_ENDIAN_BITFIELD
  2145. uint8_t Rctl; /* R_CTL field */
  2146. uint8_t Type; /* TYPE field */
  2147. uint8_t Dfctl; /* DF_CTL field */
  2148. uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
  2149. #else /* __LITTLE_ENDIAN_BITFIELD */
  2150. uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
  2151. uint8_t Dfctl; /* DF_CTL field */
  2152. uint8_t Type; /* TYPE field */
  2153. uint8_t Rctl; /* R_CTL field */
  2154. #endif
  2155. #define BC 0x02 /* Broadcast Received - Fctl */
  2156. #define SI 0x04 /* Sequence Initiative */
  2157. #define LA 0x08 /* Ignore Link Attention state */
  2158. #define LS 0x80 /* Last Sequence */
  2159. } hcsw;
  2160. uint32_t reserved;
  2161. } WORD5;
  2162. /* IOCB Command template for a generic response */
  2163. typedef struct {
  2164. uint32_t reserved[4];
  2165. PARM_ERR perr;
  2166. } GENERIC_RSP;
  2167. /* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
  2168. typedef struct {
  2169. struct ulp_bde xrsqbde[2];
  2170. uint32_t xrsqRo; /* Starting Relative Offset */
  2171. WORD5 w5; /* Header control/status word */
  2172. } XR_SEQ_FIELDS;
  2173. /* IOCB Command template for ELS_REQUEST */
  2174. typedef struct {
  2175. struct ulp_bde elsReq;
  2176. struct ulp_bde elsRsp;
  2177. #ifdef __BIG_ENDIAN_BITFIELD
  2178. uint32_t word4Rsvd:7;
  2179. uint32_t fl:1;
  2180. uint32_t myID:24;
  2181. uint32_t word5Rsvd:8;
  2182. uint32_t remoteID:24;
  2183. #else /* __LITTLE_ENDIAN_BITFIELD */
  2184. uint32_t myID:24;
  2185. uint32_t fl:1;
  2186. uint32_t word4Rsvd:7;
  2187. uint32_t remoteID:24;
  2188. uint32_t word5Rsvd:8;
  2189. #endif
  2190. } ELS_REQUEST;
  2191. /* IOCB Command template for RCV_ELS_REQ */
  2192. typedef struct {
  2193. struct ulp_bde elsReq[2];
  2194. uint32_t parmRo;
  2195. #ifdef __BIG_ENDIAN_BITFIELD
  2196. uint32_t word5Rsvd:8;
  2197. uint32_t remoteID:24;
  2198. #else /* __LITTLE_ENDIAN_BITFIELD */
  2199. uint32_t remoteID:24;
  2200. uint32_t word5Rsvd:8;
  2201. #endif
  2202. } RCV_ELS_REQ;
  2203. /* IOCB Command template for ABORT / CLOSE_XRI */
  2204. typedef struct {
  2205. uint32_t rsvd[3];
  2206. uint32_t abortType;
  2207. #define ABORT_TYPE_ABTX 0x00000000
  2208. #define ABORT_TYPE_ABTS 0x00000001
  2209. uint32_t parm;
  2210. #ifdef __BIG_ENDIAN_BITFIELD
  2211. uint16_t abortContextTag; /* ulpContext from command to abort/close */
  2212. uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
  2213. #else /* __LITTLE_ENDIAN_BITFIELD */
  2214. uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
  2215. uint16_t abortContextTag; /* ulpContext from command to abort/close */
  2216. #endif
  2217. } AC_XRI;
  2218. /* IOCB Command template for ABORT_MXRI64 */
  2219. typedef struct {
  2220. uint32_t rsvd[3];
  2221. uint32_t abortType;
  2222. uint32_t parm;
  2223. uint32_t iotag32;
  2224. } A_MXRI64;
  2225. /* IOCB Command template for GET_RPI */
  2226. typedef struct {
  2227. uint32_t rsvd[4];
  2228. uint32_t parmRo;
  2229. #ifdef __BIG_ENDIAN_BITFIELD
  2230. uint32_t word5Rsvd:8;
  2231. uint32_t remoteID:24;
  2232. #else /* __LITTLE_ENDIAN_BITFIELD */
  2233. uint32_t remoteID:24;
  2234. uint32_t word5Rsvd:8;
  2235. #endif
  2236. } GET_RPI;
  2237. /* IOCB Command template for all FCP Initiator commands */
  2238. typedef struct {
  2239. struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
  2240. struct ulp_bde fcpi_rsp; /* Rcv buffer */
  2241. uint32_t fcpi_parm;
  2242. uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
  2243. } FCPI_FIELDS;
  2244. /* IOCB Command template for all FCP Target commands */
  2245. typedef struct {
  2246. struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
  2247. uint32_t fcpt_Offset;
  2248. uint32_t fcpt_Length; /* transfer ready for IWRITE */
  2249. } FCPT_FIELDS;
  2250. /* SLI-2 IOCB structure definitions */
  2251. /* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
  2252. typedef struct {
  2253. ULP_BDL bdl;
  2254. uint32_t xrsqRo; /* Starting Relative Offset */
  2255. WORD5 w5; /* Header control/status word */
  2256. } XMT_SEQ_FIELDS64;
  2257. /* IOCB Command template for 64 bit RCV_SEQUENCE64 */
  2258. typedef struct {
  2259. struct ulp_bde64 rcvBde;
  2260. uint32_t rsvd1;
  2261. uint32_t xrsqRo; /* Starting Relative Offset */
  2262. WORD5 w5; /* Header control/status word */
  2263. } RCV_SEQ_FIELDS64;
  2264. /* IOCB Command template for ELS_REQUEST64 */
  2265. typedef struct {
  2266. ULP_BDL bdl;
  2267. #ifdef __BIG_ENDIAN_BITFIELD
  2268. uint32_t word4Rsvd:7;
  2269. uint32_t fl:1;
  2270. uint32_t myID:24;
  2271. uint32_t word5Rsvd:8;
  2272. uint32_t remoteID:24;
  2273. #else /* __LITTLE_ENDIAN_BITFIELD */
  2274. uint32_t myID:24;
  2275. uint32_t fl:1;
  2276. uint32_t word4Rsvd:7;
  2277. uint32_t remoteID:24;
  2278. uint32_t word5Rsvd:8;
  2279. #endif
  2280. } ELS_REQUEST64;
  2281. /* IOCB Command template for GEN_REQUEST64 */
  2282. typedef struct {
  2283. ULP_BDL bdl;
  2284. uint32_t xrsqRo; /* Starting Relative Offset */
  2285. WORD5 w5; /* Header control/status word */
  2286. } GEN_REQUEST64;
  2287. /* IOCB Command template for RCV_ELS_REQ64 */
  2288. typedef struct {
  2289. struct ulp_bde64 elsReq;
  2290. uint32_t rcvd1;
  2291. uint32_t parmRo;
  2292. #ifdef __BIG_ENDIAN_BITFIELD
  2293. uint32_t word5Rsvd:8;
  2294. uint32_t remoteID:24;
  2295. #else /* __LITTLE_ENDIAN_BITFIELD */
  2296. uint32_t remoteID:24;
  2297. uint32_t word5Rsvd:8;
  2298. #endif
  2299. } RCV_ELS_REQ64;
  2300. /* IOCB Command template for all 64 bit FCP Initiator commands */
  2301. typedef struct {
  2302. ULP_BDL bdl;
  2303. uint32_t fcpi_parm;
  2304. uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
  2305. } FCPI_FIELDS64;
  2306. /* IOCB Command template for all 64 bit FCP Target commands */
  2307. typedef struct {
  2308. ULP_BDL bdl;
  2309. uint32_t fcpt_Offset;
  2310. uint32_t fcpt_Length; /* transfer ready for IWRITE */
  2311. } FCPT_FIELDS64;
  2312. typedef struct _IOCB { /* IOCB structure */
  2313. union {
  2314. GENERIC_RSP grsp; /* Generic response */
  2315. XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
  2316. struct ulp_bde cont[3]; /* up to 3 continuation bdes */
  2317. RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
  2318. AC_XRI acxri; /* ABORT / CLOSE_XRI template */
  2319. A_MXRI64 amxri; /* abort multiple xri command overlay */
  2320. GET_RPI getrpi; /* GET_RPI template */
  2321. FCPI_FIELDS fcpi; /* FCP Initiator template */
  2322. FCPT_FIELDS fcpt; /* FCP target template */
  2323. /* SLI-2 structures */
  2324. struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
  2325. bde_64s */
  2326. ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
  2327. GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
  2328. RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
  2329. XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
  2330. FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
  2331. FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
  2332. uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
  2333. } un;
  2334. union {
  2335. struct {
  2336. #ifdef __BIG_ENDIAN_BITFIELD
  2337. uint16_t ulpContext; /* High order bits word 6 */
  2338. uint16_t ulpIoTag; /* Low order bits word 6 */
  2339. #else /* __LITTLE_ENDIAN_BITFIELD */
  2340. uint16_t ulpIoTag; /* Low order bits word 6 */
  2341. uint16_t ulpContext; /* High order bits word 6 */
  2342. #endif
  2343. } t1;
  2344. struct {
  2345. #ifdef __BIG_ENDIAN_BITFIELD
  2346. uint16_t ulpContext; /* High order bits word 6 */
  2347. uint16_t ulpIoTag1:2; /* Low order bits word 6 */
  2348. uint16_t ulpIoTag0:14; /* Low order bits word 6 */
  2349. #else /* __LITTLE_ENDIAN_BITFIELD */
  2350. uint16_t ulpIoTag0:14; /* Low order bits word 6 */
  2351. uint16_t ulpIoTag1:2; /* Low order bits word 6 */
  2352. uint16_t ulpContext; /* High order bits word 6 */
  2353. #endif
  2354. } t2;
  2355. } un1;
  2356. #define ulpContext un1.t1.ulpContext
  2357. #define ulpIoTag un1.t1.ulpIoTag
  2358. #define ulpIoTag0 un1.t2.ulpIoTag0
  2359. #ifdef __BIG_ENDIAN_BITFIELD
  2360. uint32_t ulpTimeout:8;
  2361. uint32_t ulpXS:1;
  2362. uint32_t ulpFCP2Rcvy:1;
  2363. uint32_t ulpPU:2;
  2364. uint32_t ulpIr:1;
  2365. uint32_t ulpClass:3;
  2366. uint32_t ulpCommand:8;
  2367. uint32_t ulpStatus:4;
  2368. uint32_t ulpBdeCount:2;
  2369. uint32_t ulpLe:1;
  2370. uint32_t ulpOwner:1; /* Low order bit word 7 */
  2371. #else /* __LITTLE_ENDIAN_BITFIELD */
  2372. uint32_t ulpOwner:1; /* Low order bit word 7 */
  2373. uint32_t ulpLe:1;
  2374. uint32_t ulpBdeCount:2;
  2375. uint32_t ulpStatus:4;
  2376. uint32_t ulpCommand:8;
  2377. uint32_t ulpClass:3;
  2378. uint32_t ulpIr:1;
  2379. uint32_t ulpPU:2;
  2380. uint32_t ulpFCP2Rcvy:1;
  2381. uint32_t ulpXS:1;
  2382. uint32_t ulpTimeout:8;
  2383. #endif
  2384. #define PARM_UNUSED 0 /* PU field (Word 4) not used */
  2385. #define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
  2386. #define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
  2387. #define CLASS1 0 /* Class 1 */
  2388. #define CLASS2 1 /* Class 2 */
  2389. #define CLASS3 2 /* Class 3 */
  2390. #define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
  2391. #define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
  2392. #define IOSTAT_FCP_RSP_ERROR 0x1
  2393. #define IOSTAT_REMOTE_STOP 0x2
  2394. #define IOSTAT_LOCAL_REJECT 0x3
  2395. #define IOSTAT_NPORT_RJT 0x4
  2396. #define IOSTAT_FABRIC_RJT 0x5
  2397. #define IOSTAT_NPORT_BSY 0x6
  2398. #define IOSTAT_FABRIC_BSY 0x7
  2399. #define IOSTAT_INTERMED_RSP 0x8
  2400. #define IOSTAT_LS_RJT 0x9
  2401. #define IOSTAT_BA_RJT 0xA
  2402. #define IOSTAT_RSVD1 0xB
  2403. #define IOSTAT_RSVD2 0xC
  2404. #define IOSTAT_RSVD3 0xD
  2405. #define IOSTAT_RSVD4 0xE
  2406. #define IOSTAT_RSVD5 0xF
  2407. #define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
  2408. #define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
  2409. #define IOSTAT_CNT 0x11
  2410. } IOCB_t;
  2411. #define SLI1_SLIM_SIZE (4 * 1024)
  2412. /* Up to 498 IOCBs will fit into 16k
  2413. * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
  2414. */
  2415. #define SLI2_SLIM_SIZE (16 * 1024)
  2416. /* Maximum IOCBs that will fit in SLI2 slim */
  2417. #define MAX_SLI2_IOCB 498
  2418. struct lpfc_sli2_slim {
  2419. MAILBOX_t mbx;
  2420. PCB_t pcb;
  2421. IOCB_t IOCBs[MAX_SLI2_IOCB];
  2422. };
  2423. /*******************************************************************
  2424. This macro check PCI device to allow special handling for LC HBAs.
  2425. Parameters:
  2426. device : struct pci_dev 's device field
  2427. return 1 => TRUE
  2428. 0 => FALSE
  2429. *******************************************************************/
  2430. static inline int
  2431. lpfc_is_LC_HBA(unsigned short device)
  2432. {
  2433. if ((device == PCI_DEVICE_ID_TFLY) ||
  2434. (device == PCI_DEVICE_ID_PFLY) ||
  2435. (device == PCI_DEVICE_ID_LP101) ||
  2436. (device == PCI_DEVICE_ID_BMID) ||
  2437. (device == PCI_DEVICE_ID_BSMB) ||
  2438. (device == PCI_DEVICE_ID_ZMID) ||
  2439. (device == PCI_DEVICE_ID_ZSMB) ||
  2440. (device == PCI_DEVICE_ID_RFLY))
  2441. return 1;
  2442. else
  2443. return 0;
  2444. }