ipr.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@redhat.com> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/libata.h>
  30. #include <linux/list.h>
  31. #include <linux/kref.h>
  32. #include <scsi/scsi.h>
  33. #include <scsi/scsi_cmnd.h>
  34. /*
  35. * Literals
  36. */
  37. #define IPR_DRIVER_VERSION "2.3.0"
  38. #define IPR_DRIVER_DATE "(November 8, 2006)"
  39. /*
  40. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  41. * ops per device for devices not running tagged command queuing.
  42. * This can be adjusted at runtime through sysfs device attributes.
  43. */
  44. #define IPR_MAX_CMD_PER_LUN 6
  45. #define IPR_MAX_CMD_PER_ATA_LUN 1
  46. /*
  47. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  48. * ops the mid-layer can send to the adapter.
  49. */
  50. #define IPR_NUM_BASE_CMD_BLKS 100
  51. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  52. #define IPR_SUBS_DEV_ID_2780 0x0264
  53. #define IPR_SUBS_DEV_ID_5702 0x0266
  54. #define IPR_SUBS_DEV_ID_5703 0x0278
  55. #define IPR_SUBS_DEV_ID_572E 0x028D
  56. #define IPR_SUBS_DEV_ID_573E 0x02D3
  57. #define IPR_SUBS_DEV_ID_573D 0x02D4
  58. #define IPR_SUBS_DEV_ID_571A 0x02C0
  59. #define IPR_SUBS_DEV_ID_571B 0x02BE
  60. #define IPR_SUBS_DEV_ID_571E 0x02BF
  61. #define IPR_SUBS_DEV_ID_571F 0x02D5
  62. #define IPR_SUBS_DEV_ID_572A 0x02C1
  63. #define IPR_SUBS_DEV_ID_572B 0x02C2
  64. #define IPR_SUBS_DEV_ID_572F 0x02C3
  65. #define IPR_SUBS_DEV_ID_575B 0x030D
  66. #define IPR_SUBS_DEV_ID_575C 0x0338
  67. #define IPR_SUBS_DEV_ID_57B7 0x0360
  68. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  69. #define IPR_NAME "ipr"
  70. /*
  71. * Return codes
  72. */
  73. #define IPR_RC_JOB_CONTINUE 1
  74. #define IPR_RC_JOB_RETURN 2
  75. /*
  76. * IOASCs
  77. */
  78. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  79. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  80. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  81. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  82. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  83. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  84. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  85. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  86. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  87. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  88. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  89. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  90. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  91. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  92. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  93. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  94. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  95. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  96. #define IPR_NUM_LOG_HCAMS 2
  97. #define IPR_NUM_CFG_CHG_HCAMS 2
  98. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  99. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  100. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  101. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  102. #define IPR_VSET_BUS 0xff
  103. #define IPR_IOA_BUS 0xff
  104. #define IPR_IOA_TARGET 0xff
  105. #define IPR_IOA_LUN 0xff
  106. #define IPR_MAX_NUM_BUSES 16
  107. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  108. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  109. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  110. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  111. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 3)
  112. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  113. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  114. IPR_NUM_INTERNAL_CMD_BLKS)
  115. #define IPR_MAX_PHYSICAL_DEVS 192
  116. #define IPR_MAX_SGLIST 64
  117. #define IPR_IOA_MAX_SECTORS 32767
  118. #define IPR_VSET_MAX_SECTORS 512
  119. #define IPR_MAX_CDB_LEN 16
  120. #define IPR_DEFAULT_BUS_WIDTH 16
  121. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  122. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  123. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  124. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  125. #define IPR_IOA_RES_HANDLE 0xffffffff
  126. #define IPR_INVALID_RES_HANDLE 0
  127. #define IPR_IOA_RES_ADDR 0x00ffffff
  128. /*
  129. * Adapter Commands
  130. */
  131. #define IPR_QUERY_RSRC_STATE 0xC2
  132. #define IPR_RESET_DEVICE 0xC3
  133. #define IPR_RESET_TYPE_SELECT 0x80
  134. #define IPR_LUN_RESET 0x40
  135. #define IPR_TARGET_RESET 0x20
  136. #define IPR_BUS_RESET 0x10
  137. #define IPR_ATA_PHY_RESET 0x80
  138. #define IPR_ID_HOST_RR_Q 0xC4
  139. #define IPR_QUERY_IOA_CONFIG 0xC5
  140. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  141. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  142. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  143. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  144. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  145. #define IPR_IOA_SHUTDOWN 0xF7
  146. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  147. /*
  148. * Timeouts
  149. */
  150. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  151. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  152. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  153. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  154. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  155. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  156. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  157. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  158. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  159. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  160. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  161. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  162. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  163. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  164. #define IPR_DUMP_TIMEOUT (15 * HZ)
  165. /*
  166. * SCSI Literals
  167. */
  168. #define IPR_VENDOR_ID_LEN 8
  169. #define IPR_PROD_ID_LEN 16
  170. #define IPR_SERIAL_NUM_LEN 8
  171. /*
  172. * Hardware literals
  173. */
  174. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  175. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  176. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  177. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  178. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  179. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  180. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  181. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  182. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  183. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  184. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  185. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  186. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  187. #define IPR_DOORBELL 0x82800000
  188. #define IPR_RUNTIME_RESET 0x40000000
  189. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  190. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  191. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  192. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  193. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  194. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  195. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  196. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  197. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  198. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  199. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  200. #define IPR_PCII_ERROR_INTERRUPTS \
  201. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  202. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  203. #define IPR_PCII_OPER_INTERRUPTS \
  204. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  205. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  206. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  207. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  208. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  209. /*
  210. * Dump literals
  211. */
  212. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  213. #define IPR_NUM_SDT_ENTRIES 511
  214. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  215. /*
  216. * Misc literals
  217. */
  218. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  219. /*
  220. * Adapter interface types
  221. */
  222. struct ipr_res_addr {
  223. u8 reserved;
  224. u8 bus;
  225. u8 target;
  226. u8 lun;
  227. #define IPR_GET_PHYS_LOC(res_addr) \
  228. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  229. }__attribute__((packed, aligned (4)));
  230. struct ipr_std_inq_vpids {
  231. u8 vendor_id[IPR_VENDOR_ID_LEN];
  232. u8 product_id[IPR_PROD_ID_LEN];
  233. }__attribute__((packed));
  234. struct ipr_vpd {
  235. struct ipr_std_inq_vpids vpids;
  236. u8 sn[IPR_SERIAL_NUM_LEN];
  237. }__attribute__((packed));
  238. struct ipr_ext_vpd {
  239. struct ipr_vpd vpd;
  240. __be32 wwid[2];
  241. }__attribute__((packed));
  242. struct ipr_std_inq_data {
  243. u8 peri_qual_dev_type;
  244. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  245. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  246. u8 removeable_medium_rsvd;
  247. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  248. #define IPR_IS_DASD_DEVICE(std_inq) \
  249. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  250. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  251. #define IPR_IS_SES_DEVICE(std_inq) \
  252. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  253. u8 version;
  254. u8 aen_naca_fmt;
  255. u8 additional_len;
  256. u8 sccs_rsvd;
  257. u8 bq_enc_multi;
  258. u8 sync_cmdq_flags;
  259. struct ipr_std_inq_vpids vpids;
  260. u8 ros_rsvd_ram_rsvd[4];
  261. u8 serial_num[IPR_SERIAL_NUM_LEN];
  262. }__attribute__ ((packed));
  263. struct ipr_config_table_entry {
  264. u8 proto;
  265. #define IPR_PROTO_SATA 0x02
  266. #define IPR_PROTO_SATA_ATAPI 0x03
  267. #define IPR_PROTO_SAS_STP 0x06
  268. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  269. u8 array_id;
  270. u8 flags;
  271. #define IPR_IS_IOA_RESOURCE 0x80
  272. #define IPR_IS_ARRAY_MEMBER 0x20
  273. #define IPR_IS_HOT_SPARE 0x10
  274. u8 rsvd_subtype;
  275. #define IPR_RES_SUBTYPE(res) (((res)->cfgte.rsvd_subtype) & 0x0f)
  276. #define IPR_SUBTYPE_AF_DASD 0
  277. #define IPR_SUBTYPE_GENERIC_SCSI 1
  278. #define IPR_SUBTYPE_VOLUME_SET 2
  279. #define IPR_SUBTYPE_GENERIC_ATA 4
  280. #define IPR_QUEUEING_MODEL(res) ((((res)->cfgte.flags) & 0x70) >> 4)
  281. #define IPR_QUEUE_FROZEN_MODEL 0
  282. #define IPR_QUEUE_NACA_MODEL 1
  283. struct ipr_res_addr res_addr;
  284. __be32 res_handle;
  285. __be32 reserved4[2];
  286. struct ipr_std_inq_data std_inq_data;
  287. }__attribute__ ((packed, aligned (4)));
  288. struct ipr_config_table_hdr {
  289. u8 num_entries;
  290. u8 flags;
  291. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  292. __be16 reserved;
  293. }__attribute__((packed, aligned (4)));
  294. struct ipr_config_table {
  295. struct ipr_config_table_hdr hdr;
  296. struct ipr_config_table_entry dev[IPR_MAX_PHYSICAL_DEVS];
  297. }__attribute__((packed, aligned (4)));
  298. struct ipr_hostrcb_cfg_ch_not {
  299. struct ipr_config_table_entry cfgte;
  300. u8 reserved[936];
  301. }__attribute__((packed, aligned (4)));
  302. struct ipr_supported_device {
  303. __be16 data_length;
  304. u8 reserved;
  305. u8 num_records;
  306. struct ipr_std_inq_vpids vpids;
  307. u8 reserved2[16];
  308. }__attribute__((packed, aligned (4)));
  309. /* Command packet structure */
  310. struct ipr_cmd_pkt {
  311. __be16 reserved; /* Reserved by IOA */
  312. u8 request_type;
  313. #define IPR_RQTYPE_SCSICDB 0x00
  314. #define IPR_RQTYPE_IOACMD 0x01
  315. #define IPR_RQTYPE_HCAM 0x02
  316. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  317. u8 luntar_luntrn;
  318. u8 flags_hi;
  319. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  320. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  321. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  322. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  323. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  324. u8 flags_lo;
  325. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  326. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  327. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  328. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  329. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  330. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  331. #define IPR_FLAGS_LO_ACA_TASK 0x08
  332. u8 cdb[16];
  333. __be16 timeout;
  334. }__attribute__ ((packed, aligned(4)));
  335. struct ipr_ioarcb_ata_regs {
  336. u8 flags;
  337. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  338. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  339. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  340. u8 reserved[3];
  341. __be16 data;
  342. u8 feature;
  343. u8 nsect;
  344. u8 lbal;
  345. u8 lbam;
  346. u8 lbah;
  347. u8 device;
  348. u8 command;
  349. u8 reserved2[3];
  350. u8 hob_feature;
  351. u8 hob_nsect;
  352. u8 hob_lbal;
  353. u8 hob_lbam;
  354. u8 hob_lbah;
  355. u8 ctl;
  356. }__attribute__ ((packed, aligned(4)));
  357. struct ipr_ioarcb_add_data {
  358. union {
  359. struct ipr_ioarcb_ata_regs regs;
  360. __be32 add_cmd_parms[10];
  361. }u;
  362. }__attribute__ ((packed, aligned(4)));
  363. /* IOA Request Control Block 128 bytes */
  364. struct ipr_ioarcb {
  365. __be32 ioarcb_host_pci_addr;
  366. __be32 reserved;
  367. __be32 res_handle;
  368. __be32 host_response_handle;
  369. __be32 reserved1;
  370. __be32 reserved2;
  371. __be32 reserved3;
  372. __be32 write_data_transfer_length;
  373. __be32 read_data_transfer_length;
  374. __be32 write_ioadl_addr;
  375. __be32 write_ioadl_len;
  376. __be32 read_ioadl_addr;
  377. __be32 read_ioadl_len;
  378. __be32 ioasa_host_pci_addr;
  379. __be16 ioasa_len;
  380. __be16 reserved4;
  381. struct ipr_cmd_pkt cmd_pkt;
  382. __be32 add_cmd_parms_len;
  383. struct ipr_ioarcb_add_data add_data;
  384. }__attribute__((packed, aligned (4)));
  385. struct ipr_ioadl_desc {
  386. __be32 flags_and_data_len;
  387. #define IPR_IOADL_FLAGS_MASK 0xff000000
  388. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  389. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  390. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  391. #define IPR_IOADL_FLAGS_READ 0x48000000
  392. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  393. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  394. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  395. #define IPR_IOADL_FLAGS_LAST 0x01000000
  396. __be32 address;
  397. }__attribute__((packed, aligned (8)));
  398. struct ipr_ioasa_vset {
  399. __be32 failing_lba_hi;
  400. __be32 failing_lba_lo;
  401. __be32 reserved;
  402. }__attribute__((packed, aligned (4)));
  403. struct ipr_ioasa_af_dasd {
  404. __be32 failing_lba;
  405. __be32 reserved[2];
  406. }__attribute__((packed, aligned (4)));
  407. struct ipr_ioasa_gpdd {
  408. u8 end_state;
  409. u8 bus_phase;
  410. __be16 reserved;
  411. __be32 ioa_data[2];
  412. }__attribute__((packed, aligned (4)));
  413. struct ipr_ioasa_gata {
  414. u8 error;
  415. u8 nsect; /* Interrupt reason */
  416. u8 lbal;
  417. u8 lbam;
  418. u8 lbah;
  419. u8 device;
  420. u8 status;
  421. u8 alt_status; /* ATA CTL */
  422. u8 hob_nsect;
  423. u8 hob_lbal;
  424. u8 hob_lbam;
  425. u8 hob_lbah;
  426. }__attribute__((packed, aligned (4)));
  427. struct ipr_auto_sense {
  428. __be16 auto_sense_len;
  429. __be16 ioa_data_len;
  430. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  431. };
  432. struct ipr_ioasa {
  433. __be32 ioasc;
  434. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  435. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  436. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  437. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  438. __be16 ret_stat_len; /* Length of the returned IOASA */
  439. __be16 avail_stat_len; /* Total Length of status available. */
  440. __be32 residual_data_len; /* number of bytes in the host data */
  441. /* buffers that were not used by the IOARCB command. */
  442. __be32 ilid;
  443. #define IPR_NO_ILID 0
  444. #define IPR_DRIVER_ILID 0xffffffff
  445. __be32 fd_ioasc;
  446. __be32 fd_phys_locator;
  447. __be32 fd_res_handle;
  448. __be32 ioasc_specific; /* status code specific field */
  449. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  450. #define IPR_AUTOSENSE_VALID 0x40000000
  451. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  452. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  453. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  454. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  455. union {
  456. struct ipr_ioasa_vset vset;
  457. struct ipr_ioasa_af_dasd dasd;
  458. struct ipr_ioasa_gpdd gpdd;
  459. struct ipr_ioasa_gata gata;
  460. } u;
  461. struct ipr_auto_sense auto_sense;
  462. }__attribute__((packed, aligned (4)));
  463. struct ipr_mode_parm_hdr {
  464. u8 length;
  465. u8 medium_type;
  466. u8 device_spec_parms;
  467. u8 block_desc_len;
  468. }__attribute__((packed));
  469. struct ipr_mode_pages {
  470. struct ipr_mode_parm_hdr hdr;
  471. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  472. }__attribute__((packed));
  473. struct ipr_mode_page_hdr {
  474. u8 ps_page_code;
  475. #define IPR_MODE_PAGE_PS 0x80
  476. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  477. u8 page_length;
  478. }__attribute__ ((packed));
  479. struct ipr_dev_bus_entry {
  480. struct ipr_res_addr res_addr;
  481. u8 flags;
  482. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  483. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  484. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  485. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  486. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  487. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  488. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  489. u8 scsi_id;
  490. u8 bus_width;
  491. u8 extended_reset_delay;
  492. #define IPR_EXTENDED_RESET_DELAY 7
  493. __be32 max_xfer_rate;
  494. u8 spinup_delay;
  495. u8 reserved3;
  496. __be16 reserved4;
  497. }__attribute__((packed, aligned (4)));
  498. struct ipr_mode_page28 {
  499. struct ipr_mode_page_hdr hdr;
  500. u8 num_entries;
  501. u8 entry_length;
  502. struct ipr_dev_bus_entry bus[0];
  503. }__attribute__((packed));
  504. struct ipr_ioa_vpd {
  505. struct ipr_std_inq_data std_inq_data;
  506. u8 ascii_part_num[12];
  507. u8 reserved[40];
  508. u8 ascii_plant_code[4];
  509. }__attribute__((packed));
  510. struct ipr_inquiry_page3 {
  511. u8 peri_qual_dev_type;
  512. u8 page_code;
  513. u8 reserved1;
  514. u8 page_length;
  515. u8 ascii_len;
  516. u8 reserved2[3];
  517. u8 load_id[4];
  518. u8 major_release;
  519. u8 card_type;
  520. u8 minor_release[2];
  521. u8 ptf_number[4];
  522. u8 patch_number[4];
  523. }__attribute__((packed));
  524. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  525. struct ipr_inquiry_page0 {
  526. u8 peri_qual_dev_type;
  527. u8 page_code;
  528. u8 reserved1;
  529. u8 len;
  530. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  531. }__attribute__((packed));
  532. struct ipr_hostrcb_device_data_entry {
  533. struct ipr_vpd vpd;
  534. struct ipr_res_addr dev_res_addr;
  535. struct ipr_vpd new_vpd;
  536. struct ipr_vpd ioa_last_with_dev_vpd;
  537. struct ipr_vpd cfc_last_with_dev_vpd;
  538. __be32 ioa_data[5];
  539. }__attribute__((packed, aligned (4)));
  540. struct ipr_hostrcb_device_data_entry_enhanced {
  541. struct ipr_ext_vpd vpd;
  542. u8 ccin[4];
  543. struct ipr_res_addr dev_res_addr;
  544. struct ipr_ext_vpd new_vpd;
  545. u8 new_ccin[4];
  546. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  547. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  548. }__attribute__((packed, aligned (4)));
  549. struct ipr_hostrcb_array_data_entry {
  550. struct ipr_vpd vpd;
  551. struct ipr_res_addr expected_dev_res_addr;
  552. struct ipr_res_addr dev_res_addr;
  553. }__attribute__((packed, aligned (4)));
  554. struct ipr_hostrcb_array_data_entry_enhanced {
  555. struct ipr_ext_vpd vpd;
  556. u8 ccin[4];
  557. struct ipr_res_addr expected_dev_res_addr;
  558. struct ipr_res_addr dev_res_addr;
  559. }__attribute__((packed, aligned (4)));
  560. struct ipr_hostrcb_type_ff_error {
  561. __be32 ioa_data[502];
  562. }__attribute__((packed, aligned (4)));
  563. struct ipr_hostrcb_type_01_error {
  564. __be32 seek_counter;
  565. __be32 read_counter;
  566. u8 sense_data[32];
  567. __be32 ioa_data[236];
  568. }__attribute__((packed, aligned (4)));
  569. struct ipr_hostrcb_type_02_error {
  570. struct ipr_vpd ioa_vpd;
  571. struct ipr_vpd cfc_vpd;
  572. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  573. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  574. __be32 ioa_data[3];
  575. }__attribute__((packed, aligned (4)));
  576. struct ipr_hostrcb_type_12_error {
  577. struct ipr_ext_vpd ioa_vpd;
  578. struct ipr_ext_vpd cfc_vpd;
  579. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  580. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  581. __be32 ioa_data[3];
  582. }__attribute__((packed, aligned (4)));
  583. struct ipr_hostrcb_type_03_error {
  584. struct ipr_vpd ioa_vpd;
  585. struct ipr_vpd cfc_vpd;
  586. __be32 errors_detected;
  587. __be32 errors_logged;
  588. u8 ioa_data[12];
  589. struct ipr_hostrcb_device_data_entry dev[3];
  590. }__attribute__((packed, aligned (4)));
  591. struct ipr_hostrcb_type_13_error {
  592. struct ipr_ext_vpd ioa_vpd;
  593. struct ipr_ext_vpd cfc_vpd;
  594. __be32 errors_detected;
  595. __be32 errors_logged;
  596. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  597. }__attribute__((packed, aligned (4)));
  598. struct ipr_hostrcb_type_04_error {
  599. struct ipr_vpd ioa_vpd;
  600. struct ipr_vpd cfc_vpd;
  601. u8 ioa_data[12];
  602. struct ipr_hostrcb_array_data_entry array_member[10];
  603. __be32 exposed_mode_adn;
  604. __be32 array_id;
  605. struct ipr_vpd incomp_dev_vpd;
  606. __be32 ioa_data2;
  607. struct ipr_hostrcb_array_data_entry array_member2[8];
  608. struct ipr_res_addr last_func_vset_res_addr;
  609. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  610. u8 protection_level[8];
  611. }__attribute__((packed, aligned (4)));
  612. struct ipr_hostrcb_type_14_error {
  613. struct ipr_ext_vpd ioa_vpd;
  614. struct ipr_ext_vpd cfc_vpd;
  615. __be32 exposed_mode_adn;
  616. __be32 array_id;
  617. struct ipr_res_addr last_func_vset_res_addr;
  618. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  619. u8 protection_level[8];
  620. __be32 num_entries;
  621. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  622. }__attribute__((packed, aligned (4)));
  623. struct ipr_hostrcb_type_07_error {
  624. u8 failure_reason[64];
  625. struct ipr_vpd vpd;
  626. u32 data[222];
  627. }__attribute__((packed, aligned (4)));
  628. struct ipr_hostrcb_type_17_error {
  629. u8 failure_reason[64];
  630. struct ipr_ext_vpd vpd;
  631. u32 data[476];
  632. }__attribute__((packed, aligned (4)));
  633. struct ipr_hostrcb_config_element {
  634. u8 type_status;
  635. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  636. #define IPR_PATH_CFG_NOT_EXIST 0x00
  637. #define IPR_PATH_CFG_IOA_PORT 0x10
  638. #define IPR_PATH_CFG_EXP_PORT 0x20
  639. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  640. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  641. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  642. #define IPR_PATH_CFG_NO_PROB 0x00
  643. #define IPR_PATH_CFG_DEGRADED 0x01
  644. #define IPR_PATH_CFG_FAILED 0x02
  645. #define IPR_PATH_CFG_SUSPECT 0x03
  646. #define IPR_PATH_NOT_DETECTED 0x04
  647. #define IPR_PATH_INCORRECT_CONN 0x05
  648. u8 cascaded_expander;
  649. u8 phy;
  650. u8 link_rate;
  651. #define IPR_PHY_LINK_RATE_MASK 0x0F
  652. __be32 wwid[2];
  653. }__attribute__((packed, aligned (4)));
  654. struct ipr_hostrcb_fabric_desc {
  655. __be16 length;
  656. u8 ioa_port;
  657. u8 cascaded_expander;
  658. u8 phy;
  659. u8 path_state;
  660. #define IPR_PATH_ACTIVE_MASK 0xC0
  661. #define IPR_PATH_NO_INFO 0x00
  662. #define IPR_PATH_ACTIVE 0x40
  663. #define IPR_PATH_NOT_ACTIVE 0x80
  664. #define IPR_PATH_STATE_MASK 0x0F
  665. #define IPR_PATH_STATE_NO_INFO 0x00
  666. #define IPR_PATH_HEALTHY 0x01
  667. #define IPR_PATH_DEGRADED 0x02
  668. #define IPR_PATH_FAILED 0x03
  669. __be16 num_entries;
  670. struct ipr_hostrcb_config_element elem[1];
  671. }__attribute__((packed, aligned (4)));
  672. #define for_each_fabric_cfg(fabric, cfg) \
  673. for (cfg = (fabric)->elem; \
  674. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  675. cfg++)
  676. struct ipr_hostrcb_type_20_error {
  677. u8 failure_reason[64];
  678. u8 reserved[3];
  679. u8 num_entries;
  680. struct ipr_hostrcb_fabric_desc desc[1];
  681. }__attribute__((packed, aligned (4)));
  682. struct ipr_hostrcb_error {
  683. __be32 failing_dev_ioasc;
  684. struct ipr_res_addr failing_dev_res_addr;
  685. __be32 failing_dev_res_handle;
  686. __be32 prc;
  687. union {
  688. struct ipr_hostrcb_type_ff_error type_ff_error;
  689. struct ipr_hostrcb_type_01_error type_01_error;
  690. struct ipr_hostrcb_type_02_error type_02_error;
  691. struct ipr_hostrcb_type_03_error type_03_error;
  692. struct ipr_hostrcb_type_04_error type_04_error;
  693. struct ipr_hostrcb_type_07_error type_07_error;
  694. struct ipr_hostrcb_type_12_error type_12_error;
  695. struct ipr_hostrcb_type_13_error type_13_error;
  696. struct ipr_hostrcb_type_14_error type_14_error;
  697. struct ipr_hostrcb_type_17_error type_17_error;
  698. struct ipr_hostrcb_type_20_error type_20_error;
  699. } u;
  700. }__attribute__((packed, aligned (4)));
  701. struct ipr_hostrcb_raw {
  702. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  703. }__attribute__((packed, aligned (4)));
  704. struct ipr_hcam {
  705. u8 op_code;
  706. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  707. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  708. u8 notify_type;
  709. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  710. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  711. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  712. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  713. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  714. u8 notifications_lost;
  715. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  716. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  717. u8 flags;
  718. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  719. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  720. u8 overlay_id;
  721. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  722. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  723. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  724. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  725. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  726. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  727. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  728. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  729. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  730. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  731. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  732. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  733. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  734. u8 reserved1[3];
  735. __be32 ilid;
  736. __be32 time_since_last_ioa_reset;
  737. __be32 reserved2;
  738. __be32 length;
  739. union {
  740. struct ipr_hostrcb_error error;
  741. struct ipr_hostrcb_cfg_ch_not ccn;
  742. struct ipr_hostrcb_raw raw;
  743. } u;
  744. }__attribute__((packed, aligned (4)));
  745. struct ipr_hostrcb {
  746. struct ipr_hcam hcam;
  747. dma_addr_t hostrcb_dma;
  748. struct list_head queue;
  749. struct ipr_ioa_cfg *ioa_cfg;
  750. };
  751. /* IPR smart dump table structures */
  752. struct ipr_sdt_entry {
  753. __be32 bar_str_offset;
  754. __be32 end_offset;
  755. u8 entry_byte;
  756. u8 reserved[3];
  757. u8 flags;
  758. #define IPR_SDT_ENDIAN 0x80
  759. #define IPR_SDT_VALID_ENTRY 0x20
  760. u8 resv;
  761. __be16 priority;
  762. }__attribute__((packed, aligned (4)));
  763. struct ipr_sdt_header {
  764. __be32 state;
  765. __be32 num_entries;
  766. __be32 num_entries_used;
  767. __be32 dump_size;
  768. }__attribute__((packed, aligned (4)));
  769. struct ipr_sdt {
  770. struct ipr_sdt_header hdr;
  771. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  772. }__attribute__((packed, aligned (4)));
  773. struct ipr_uc_sdt {
  774. struct ipr_sdt_header hdr;
  775. struct ipr_sdt_entry entry[1];
  776. }__attribute__((packed, aligned (4)));
  777. /*
  778. * Driver types
  779. */
  780. struct ipr_bus_attributes {
  781. u8 bus;
  782. u8 qas_enabled;
  783. u8 bus_width;
  784. u8 reserved;
  785. u32 max_xfer_rate;
  786. };
  787. struct ipr_sata_port {
  788. struct ipr_ioa_cfg *ioa_cfg;
  789. struct ata_port *ap;
  790. struct ipr_resource_entry *res;
  791. struct ipr_ioasa_gata ioasa;
  792. };
  793. struct ipr_resource_entry {
  794. struct ipr_config_table_entry cfgte;
  795. u8 needs_sync_complete:1;
  796. u8 in_erp:1;
  797. u8 add_to_ml:1;
  798. u8 del_from_ml:1;
  799. u8 resetting_device:1;
  800. struct scsi_device *sdev;
  801. struct ipr_sata_port *sata_port;
  802. struct list_head queue;
  803. };
  804. struct ipr_resource_hdr {
  805. u16 num_entries;
  806. u16 reserved;
  807. };
  808. struct ipr_resource_table {
  809. struct ipr_resource_hdr hdr;
  810. struct ipr_resource_entry dev[IPR_MAX_PHYSICAL_DEVS];
  811. };
  812. struct ipr_misc_cbs {
  813. struct ipr_ioa_vpd ioa_vpd;
  814. struct ipr_inquiry_page0 page0_data;
  815. struct ipr_inquiry_page3 page3_data;
  816. struct ipr_mode_pages mode_pages;
  817. struct ipr_supported_device supp_dev;
  818. };
  819. struct ipr_interrupt_offsets {
  820. unsigned long set_interrupt_mask_reg;
  821. unsigned long clr_interrupt_mask_reg;
  822. unsigned long sense_interrupt_mask_reg;
  823. unsigned long clr_interrupt_reg;
  824. unsigned long sense_interrupt_reg;
  825. unsigned long ioarrin_reg;
  826. unsigned long sense_uproc_interrupt_reg;
  827. unsigned long set_uproc_interrupt_reg;
  828. unsigned long clr_uproc_interrupt_reg;
  829. };
  830. struct ipr_interrupts {
  831. void __iomem *set_interrupt_mask_reg;
  832. void __iomem *clr_interrupt_mask_reg;
  833. void __iomem *sense_interrupt_mask_reg;
  834. void __iomem *clr_interrupt_reg;
  835. void __iomem *sense_interrupt_reg;
  836. void __iomem *ioarrin_reg;
  837. void __iomem *sense_uproc_interrupt_reg;
  838. void __iomem *set_uproc_interrupt_reg;
  839. void __iomem *clr_uproc_interrupt_reg;
  840. };
  841. struct ipr_chip_cfg_t {
  842. u32 mailbox;
  843. u8 cache_line_size;
  844. struct ipr_interrupt_offsets regs;
  845. };
  846. struct ipr_chip_t {
  847. u16 vendor;
  848. u16 device;
  849. const struct ipr_chip_cfg_t *cfg;
  850. };
  851. enum ipr_shutdown_type {
  852. IPR_SHUTDOWN_NORMAL = 0x00,
  853. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  854. IPR_SHUTDOWN_ABBREV = 0x80,
  855. IPR_SHUTDOWN_NONE = 0x100
  856. };
  857. struct ipr_trace_entry {
  858. u32 time;
  859. u8 op_code;
  860. u8 ata_op_code;
  861. u8 type;
  862. #define IPR_TRACE_START 0x00
  863. #define IPR_TRACE_FINISH 0xff
  864. u8 cmd_index;
  865. __be32 res_handle;
  866. union {
  867. u32 ioasc;
  868. u32 add_data;
  869. u32 res_addr;
  870. } u;
  871. };
  872. struct ipr_sglist {
  873. u32 order;
  874. u32 num_sg;
  875. u32 num_dma_sg;
  876. u32 buffer_len;
  877. struct scatterlist scatterlist[1];
  878. };
  879. enum ipr_sdt_state {
  880. INACTIVE,
  881. WAIT_FOR_DUMP,
  882. GET_DUMP,
  883. ABORT_DUMP,
  884. DUMP_OBTAINED
  885. };
  886. enum ipr_cache_state {
  887. CACHE_NONE,
  888. CACHE_DISABLED,
  889. CACHE_ENABLED,
  890. CACHE_INVALID
  891. };
  892. /* Per-controller data */
  893. struct ipr_ioa_cfg {
  894. char eye_catcher[8];
  895. #define IPR_EYECATCHER "iprcfg"
  896. struct list_head queue;
  897. u8 allow_interrupts:1;
  898. u8 in_reset_reload:1;
  899. u8 in_ioa_bringdown:1;
  900. u8 ioa_unit_checked:1;
  901. u8 ioa_is_dead:1;
  902. u8 dump_taken:1;
  903. u8 allow_cmds:1;
  904. u8 allow_ml_add_del:1;
  905. u8 needs_hard_reset:1;
  906. enum ipr_cache_state cache_state;
  907. u16 type; /* CCIN of the card */
  908. u8 log_level;
  909. #define IPR_MAX_LOG_LEVEL 4
  910. #define IPR_DEFAULT_LOG_LEVEL 2
  911. #define IPR_NUM_TRACE_INDEX_BITS 8
  912. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  913. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  914. char trace_start[8];
  915. #define IPR_TRACE_START_LABEL "trace"
  916. struct ipr_trace_entry *trace;
  917. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  918. /*
  919. * Queue for free command blocks
  920. */
  921. char ipr_free_label[8];
  922. #define IPR_FREEQ_LABEL "free-q"
  923. struct list_head free_q;
  924. /*
  925. * Queue for command blocks outstanding to the adapter
  926. */
  927. char ipr_pending_label[8];
  928. #define IPR_PENDQ_LABEL "pend-q"
  929. struct list_head pending_q;
  930. char cfg_table_start[8];
  931. #define IPR_CFG_TBL_START "cfg"
  932. struct ipr_config_table *cfg_table;
  933. dma_addr_t cfg_table_dma;
  934. char resource_table_label[8];
  935. #define IPR_RES_TABLE_LABEL "res_tbl"
  936. struct ipr_resource_entry *res_entries;
  937. struct list_head free_res_q;
  938. struct list_head used_res_q;
  939. char ipr_hcam_label[8];
  940. #define IPR_HCAM_LABEL "hcams"
  941. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  942. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  943. struct list_head hostrcb_free_q;
  944. struct list_head hostrcb_pending_q;
  945. __be32 *host_rrq;
  946. dma_addr_t host_rrq_dma;
  947. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  948. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  949. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  950. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  951. volatile __be32 *hrrq_start;
  952. volatile __be32 *hrrq_end;
  953. volatile __be32 *hrrq_curr;
  954. volatile u32 toggle_bit;
  955. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  956. const struct ipr_chip_cfg_t *chip_cfg;
  957. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  958. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  959. void __iomem *ioa_mailbox;
  960. struct ipr_interrupts regs;
  961. u16 saved_pcix_cmd_reg;
  962. u16 reset_retries;
  963. u32 errors_logged;
  964. u32 doorbell;
  965. struct Scsi_Host *host;
  966. struct pci_dev *pdev;
  967. struct ipr_sglist *ucode_sglist;
  968. u8 saved_mode_page_len;
  969. struct work_struct work_q;
  970. wait_queue_head_t reset_wait_q;
  971. struct ipr_dump *dump;
  972. enum ipr_sdt_state sdt_state;
  973. struct ipr_misc_cbs *vpd_cbs;
  974. dma_addr_t vpd_cbs_dma;
  975. struct pci_pool *ipr_cmd_pool;
  976. struct ipr_cmnd *reset_cmd;
  977. struct ata_host ata_host;
  978. char ipr_cmd_label[8];
  979. #define IPR_CMD_LABEL "ipr_cmnd"
  980. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  981. u32 ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  982. };
  983. struct ipr_cmnd {
  984. struct ipr_ioarcb ioarcb;
  985. struct ipr_ioasa ioasa;
  986. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  987. struct list_head queue;
  988. struct scsi_cmnd *scsi_cmd;
  989. struct ata_queued_cmd *qc;
  990. struct completion completion;
  991. struct timer_list timer;
  992. void (*done) (struct ipr_cmnd *);
  993. int (*job_step) (struct ipr_cmnd *);
  994. int (*job_step_failed) (struct ipr_cmnd *);
  995. u16 cmd_index;
  996. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  997. dma_addr_t sense_buffer_dma;
  998. unsigned short dma_use_sg;
  999. dma_addr_t dma_handle;
  1000. struct ipr_cmnd *sibling;
  1001. union {
  1002. enum ipr_shutdown_type shutdown_type;
  1003. struct ipr_hostrcb *hostrcb;
  1004. unsigned long time_left;
  1005. unsigned long scratch;
  1006. struct ipr_resource_entry *res;
  1007. struct scsi_device *sdev;
  1008. } u;
  1009. struct ipr_ioa_cfg *ioa_cfg;
  1010. };
  1011. struct ipr_ses_table_entry {
  1012. char product_id[17];
  1013. char compare_product_id_byte[17];
  1014. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1015. };
  1016. struct ipr_dump_header {
  1017. u32 eye_catcher;
  1018. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1019. u32 len;
  1020. u32 num_entries;
  1021. u32 first_entry_offset;
  1022. u32 status;
  1023. #define IPR_DUMP_STATUS_SUCCESS 0
  1024. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1025. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1026. u32 os;
  1027. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1028. u32 driver_name;
  1029. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1030. }__attribute__((packed, aligned (4)));
  1031. struct ipr_dump_entry_header {
  1032. u32 eye_catcher;
  1033. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1034. u32 len;
  1035. u32 num_elems;
  1036. u32 offset;
  1037. u32 data_type;
  1038. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1039. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1040. u32 id;
  1041. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1042. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1043. #define IPR_DUMP_TRACE_ID 0x54524143
  1044. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1045. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1046. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1047. #define IPR_DUMP_PEND_OPS 0x414F5053
  1048. u32 status;
  1049. }__attribute__((packed, aligned (4)));
  1050. struct ipr_dump_location_entry {
  1051. struct ipr_dump_entry_header hdr;
  1052. u8 location[BUS_ID_SIZE];
  1053. }__attribute__((packed));
  1054. struct ipr_dump_trace_entry {
  1055. struct ipr_dump_entry_header hdr;
  1056. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1057. }__attribute__((packed, aligned (4)));
  1058. struct ipr_dump_version_entry {
  1059. struct ipr_dump_entry_header hdr;
  1060. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1061. };
  1062. struct ipr_dump_ioa_type_entry {
  1063. struct ipr_dump_entry_header hdr;
  1064. u32 type;
  1065. u32 fw_version;
  1066. };
  1067. struct ipr_driver_dump {
  1068. struct ipr_dump_header hdr;
  1069. struct ipr_dump_version_entry version_entry;
  1070. struct ipr_dump_location_entry location_entry;
  1071. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1072. struct ipr_dump_trace_entry trace_entry;
  1073. }__attribute__((packed));
  1074. struct ipr_ioa_dump {
  1075. struct ipr_dump_entry_header hdr;
  1076. struct ipr_sdt sdt;
  1077. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  1078. u32 reserved;
  1079. u32 next_page_index;
  1080. u32 page_offset;
  1081. u32 format;
  1082. #define IPR_SDT_FMT2 2
  1083. #define IPR_SDT_UNKNOWN 3
  1084. }__attribute__((packed, aligned (4)));
  1085. struct ipr_dump {
  1086. struct kref kref;
  1087. struct ipr_ioa_cfg *ioa_cfg;
  1088. struct ipr_driver_dump driver_dump;
  1089. struct ipr_ioa_dump ioa_dump;
  1090. };
  1091. struct ipr_error_table_t {
  1092. u32 ioasc;
  1093. int log_ioasa;
  1094. int log_hcam;
  1095. char *error;
  1096. };
  1097. struct ipr_software_inq_lid_info {
  1098. __be32 load_id;
  1099. __be32 timestamp[3];
  1100. }__attribute__((packed, aligned (4)));
  1101. struct ipr_ucode_image_header {
  1102. __be32 header_length;
  1103. __be32 lid_table_offset;
  1104. u8 major_release;
  1105. u8 card_type;
  1106. u8 minor_release[2];
  1107. u8 reserved[20];
  1108. char eyecatcher[16];
  1109. __be32 num_lids;
  1110. struct ipr_software_inq_lid_info lid[1];
  1111. }__attribute__((packed, aligned (4)));
  1112. /*
  1113. * Macros
  1114. */
  1115. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1116. #ifdef CONFIG_SCSI_IPR_TRACE
  1117. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1118. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1119. #else
  1120. #define ipr_create_trace_file(kobj, attr) 0
  1121. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1122. #endif
  1123. #ifdef CONFIG_SCSI_IPR_DUMP
  1124. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1125. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1126. #else
  1127. #define ipr_create_dump_file(kobj, attr) 0
  1128. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1129. #endif
  1130. /*
  1131. * Error logging macros
  1132. */
  1133. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1134. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1135. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1136. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1137. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1138. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1139. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1140. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1141. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1142. ipr_ra_err(ioa_cfg, (res)->cfgte.res_addr, fmt, ##__VA_ARGS__)
  1143. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1144. { \
  1145. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1146. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1147. } else { \
  1148. ipr_err(fmt": %d:%d:%d:%d\n", \
  1149. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1150. (res).bus, (res).target, (res).lun); \
  1151. } \
  1152. }
  1153. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1154. { \
  1155. if (ipr_is_device(&(hostrcb)->hcam.u.error.failing_dev_res_addr)) { \
  1156. ipr_ra_err((hostrcb)->ioa_cfg, \
  1157. (hostrcb)->hcam.u.error.failing_dev_res_addr, \
  1158. fmt, ##__VA_ARGS__); \
  1159. } else { \
  1160. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, ##__VA_ARGS__); \
  1161. } \
  1162. }
  1163. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1164. __FILE__, __FUNCTION__, __LINE__)
  1165. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __FUNCTION__))
  1166. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __FUNCTION__))
  1167. #define ipr_err_separator \
  1168. ipr_err("----------------------------------------------------------\n")
  1169. /*
  1170. * Inlines
  1171. */
  1172. /**
  1173. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1174. * @res: resource entry struct
  1175. *
  1176. * Return value:
  1177. * 1 if IOA / 0 if not IOA
  1178. **/
  1179. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1180. {
  1181. return (res->cfgte.flags & IPR_IS_IOA_RESOURCE) ? 1 : 0;
  1182. }
  1183. /**
  1184. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1185. * @res: resource entry struct
  1186. *
  1187. * Return value:
  1188. * 1 if AF DASD / 0 if not AF DASD
  1189. **/
  1190. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1191. {
  1192. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1193. !ipr_is_ioa_resource(res) &&
  1194. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_AF_DASD)
  1195. return 1;
  1196. else
  1197. return 0;
  1198. }
  1199. /**
  1200. * ipr_is_vset_device - Determine if a resource is a VSET
  1201. * @res: resource entry struct
  1202. *
  1203. * Return value:
  1204. * 1 if VSET / 0 if not VSET
  1205. **/
  1206. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1207. {
  1208. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1209. !ipr_is_ioa_resource(res) &&
  1210. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_VOLUME_SET)
  1211. return 1;
  1212. else
  1213. return 0;
  1214. }
  1215. /**
  1216. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1217. * @res: resource entry struct
  1218. *
  1219. * Return value:
  1220. * 1 if GSCSI / 0 if not GSCSI
  1221. **/
  1222. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1223. {
  1224. if (!ipr_is_ioa_resource(res) &&
  1225. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_SCSI)
  1226. return 1;
  1227. else
  1228. return 0;
  1229. }
  1230. /**
  1231. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1232. * @res: resource entry struct
  1233. *
  1234. * Return value:
  1235. * 1 if SCSI disk / 0 if not SCSI disk
  1236. **/
  1237. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1238. {
  1239. if (ipr_is_af_dasd_device(res) ||
  1240. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data)))
  1241. return 1;
  1242. else
  1243. return 0;
  1244. }
  1245. /**
  1246. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1247. * @res: resource entry struct
  1248. *
  1249. * Return value:
  1250. * 1 if GATA / 0 if not GATA
  1251. **/
  1252. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1253. {
  1254. if (!ipr_is_ioa_resource(res) &&
  1255. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_ATA)
  1256. return 1;
  1257. else
  1258. return 0;
  1259. }
  1260. /**
  1261. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1262. * @res: resource entry struct
  1263. *
  1264. * Return value:
  1265. * 1 if NACA queueing model / 0 if not NACA queueing model
  1266. **/
  1267. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1268. {
  1269. if (ipr_is_gscsi(res) && IPR_QUEUEING_MODEL(res) == IPR_QUEUE_NACA_MODEL)
  1270. return 1;
  1271. return 0;
  1272. }
  1273. /**
  1274. * ipr_is_device - Determine if resource address is that of a device
  1275. * @res_addr: resource address struct
  1276. *
  1277. * Return value:
  1278. * 1 if AF / 0 if not AF
  1279. **/
  1280. static inline int ipr_is_device(struct ipr_res_addr *res_addr)
  1281. {
  1282. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1283. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1284. return 1;
  1285. return 0;
  1286. }
  1287. /**
  1288. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1289. * @sdt_word: SDT address
  1290. *
  1291. * Return value:
  1292. * 1 if format 2 / 0 if not
  1293. **/
  1294. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1295. {
  1296. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1297. switch (bar_sel) {
  1298. case IPR_SDT_FMT2_BAR0_SEL:
  1299. case IPR_SDT_FMT2_BAR1_SEL:
  1300. case IPR_SDT_FMT2_BAR2_SEL:
  1301. case IPR_SDT_FMT2_BAR3_SEL:
  1302. case IPR_SDT_FMT2_BAR4_SEL:
  1303. case IPR_SDT_FMT2_BAR5_SEL:
  1304. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1305. return 1;
  1306. };
  1307. return 0;
  1308. }
  1309. #endif