mpi_cnfg.h 149 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959
  1. /*
  2. * Copyright (c) 2000-2005 LSI Logic Corporation.
  3. *
  4. *
  5. * Name: mpi_cnfg.h
  6. * Title: MPI Config message, structures, and Pages
  7. * Creation Date: July 27, 2000
  8. *
  9. * mpi_cnfg.h Version: 01.05.12
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 05-08-00 00.10.01 Original release for 0.10 spec dated 4/26/2000.
  17. * 06-06-00 01.00.01 Update version number for 1.0 release.
  18. * 06-08-00 01.00.02 Added _PAGEVERSION definitions for all pages.
  19. * Added FcPhLowestVersion, FcPhHighestVersion, Reserved2
  20. * fields to FC_DEVICE_0 page, updated the page version.
  21. * Changed _FREE_RUNNING_CLOCK to _PACING_TRANSFERS in
  22. * SCSI_PORT_0, SCSI_DEVICE_0 and SCSI_DEVICE_1 pages
  23. * and updated the page versions.
  24. * Added _RESPONSE_ID_MASK definition to SCSI_PORT_1
  25. * page and updated the page version.
  26. * Added Information field and _INFO_PARAMS_NEGOTIATED
  27. * definitionto SCSI_DEVICE_0 page.
  28. * 06-22-00 01.00.03 Removed batch controls from LAN_0 page and updated the
  29. * page version.
  30. * Added BucketsRemaining to LAN_1 page, redefined the
  31. * state values, and updated the page version.
  32. * Revised bus width definitions in SCSI_PORT_0,
  33. * SCSI_DEVICE_0 and SCSI_DEVICE_1 pages.
  34. * 06-30-00 01.00.04 Added MaxReplySize to LAN_1 page and updated the page
  35. * version.
  36. * Moved FC_DEVICE_0 PageAddress description to spec.
  37. * 07-27-00 01.00.05 Corrected the SubsystemVendorID and SubsystemID field
  38. * widths in IOC_0 page and updated the page version.
  39. * 11-02-00 01.01.01 Original release for post 1.0 work
  40. * Added Manufacturing pages, IO Unit Page 2, SCSI SPI
  41. * Port Page 2, FC Port Page 4, FC Port Page 5
  42. * 11-15-00 01.01.02 Interim changes to match proposals
  43. * 12-04-00 01.01.03 Config page changes to match MPI rev 1.00.01.
  44. * 12-05-00 01.01.04 Modified config page actions.
  45. * 01-09-01 01.01.05 Added defines for page address formats.
  46. * Data size for Manufacturing pages 2 and 3 no longer
  47. * defined here.
  48. * Io Unit Page 2 size is fixed at 4 adapters and some
  49. * flags were changed.
  50. * SCSI Port Page 2 Device Settings modified.
  51. * New fields added to FC Port Page 0 and some flags
  52. * cleaned up.
  53. * Removed impedance flash from FC Port Page 1.
  54. * Added FC Port pages 6 and 7.
  55. * 01-25-01 01.01.06 Added MaxInitiators field to FcPortPage0.
  56. * 01-29-01 01.01.07 Changed some defines to make them 32 character unique.
  57. * Added some LinkType defines for FcPortPage0.
  58. * 02-20-01 01.01.08 Started using MPI_POINTER.
  59. * 02-27-01 01.01.09 Replaced MPI_CONFIG_PAGETYPE_SCSI_LUN with
  60. * MPI_CONFIG_PAGETYPE_RAID_VOLUME.
  61. * Added definitions and structures for IOC Page 2 and
  62. * RAID Volume Page 2.
  63. * 03-27-01 01.01.10 Added CONFIG_PAGE_FC_PORT_8 and CONFIG_PAGE_FC_PORT_9.
  64. * CONFIG_PAGE_FC_PORT_3 now supports persistent by DID.
  65. * Added VendorId and ProductRevLevel fields to
  66. * RAIDVOL2_IM_PHYS_ID struct.
  67. * Modified values for MPI_FCPORTPAGE0_FLAGS_ATTACH_
  68. * defines to make them compatible to MPI version 1.0.
  69. * Added structure offset comments.
  70. * 04-09-01 01.01.11 Added some new defines for the PageAddress field and
  71. * removed some obsolete ones.
  72. * Added IO Unit Page 3.
  73. * Modified defines for Scsi Port Page 2.
  74. * Modified RAID Volume Pages.
  75. * 08-08-01 01.02.01 Original release for v1.2 work.
  76. * Added SepID and SepBus to RVP2 IMPhysicalDisk struct.
  77. * Added defines for the SEP bits in RVP2 VolumeSettings.
  78. * Modified the DeviceSettings field in RVP2 to use the
  79. * proper structure.
  80. * Added defines for SES, SAF-TE, and cross channel for
  81. * IOCPage2 CapabilitiesFlags.
  82. * Removed define for MPI_IOUNITPAGE2_FLAGS_RAID_DISABLE.
  83. * Removed define for
  84. * MPI_SCSIPORTPAGE2_PORT_FLAGS_PARITY_ENABLE.
  85. * Added define for MPI_CONFIG_PAGEATTR_RO_PERSISTENT.
  86. * 08-29-01 01.02.02 Fixed value for MPI_MANUFACTPAGE_DEVID_53C1035.
  87. * Added defines for MPI_FCPORTPAGE1_FLAGS_HARD_ALPA_ONLY
  88. * and MPI_FCPORTPAGE1_FLAGS_IMMEDIATE_ERROR_REPLY.
  89. * Removed MPI_SCSIPORTPAGE0_CAP_PACING_TRANSFERS,
  90. * MPI_SCSIDEVPAGE0_NP_PACING_TRANSFERS, and
  91. * MPI_SCSIDEVPAGE1_RP_PACING_TRANSFERS, and
  92. * MPI_SCSIDEVPAGE1_CONF_PPR_ALLOWED.
  93. * Added defines for MPI_SCSIDEVPAGE1_CONF_WDTR_DISALLOWED
  94. * and MPI_SCSIDEVPAGE1_CONF_SDTR_DISALLOWED.
  95. * Added OnBusTimerValue to CONFIG_PAGE_SCSI_PORT_1.
  96. * Added rejected bits to SCSI Device Page 0 Information.
  97. * Increased size of ALPA array in FC Port Page 2 by one
  98. * and removed a one byte reserved field.
  99. * 09-28-01 01.02.03 Swapped NegWireSpeedLow and NegWireSpeedLow in
  100. * CONFIG_PAGE_LAN_1 to match preferred 64-bit ordering.
  101. * Added structures for Manufacturing Page 4, IO Unit
  102. * Page 3, IOC Page 3, IOC Page 4, RAID Volume Page 0, and
  103. * RAID PhysDisk Page 0.
  104. * 10-04-01 01.02.04 Added define for MPI_CONFIG_PAGETYPE_RAID_PHYSDISK.
  105. * Modified some of the new defines to make them 32
  106. * character unique.
  107. * Modified how variable length pages (arrays) are defined.
  108. * Added generic defines for hot spare pools and RAID
  109. * volume types.
  110. * 11-01-01 01.02.05 Added define for MPI_IOUNITPAGE1_DISABLE_IR.
  111. * 03-14-02 01.02.06 Added PCISlotNum field to CONFIG_PAGE_IOC_1 along with
  112. * related define, and bumped the page version define.
  113. * 05-31-02 01.02.07 Added a Flags field to CONFIG_PAGE_IOC_2_RAID_VOL in a
  114. * reserved byte and added a define.
  115. * Added define for
  116. * MPI_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE.
  117. * Added new config page: CONFIG_PAGE_IOC_5.
  118. * Added MaxAliases, MaxHardAliases, and NumCurrentAliases
  119. * fields to CONFIG_PAGE_FC_PORT_0.
  120. * Added AltConnector and NumRequestedAliases fields to
  121. * CONFIG_PAGE_FC_PORT_1.
  122. * Added new config page: CONFIG_PAGE_FC_PORT_10.
  123. * 07-12-02 01.02.08 Added more MPI_MANUFACTPAGE_DEVID_ defines.
  124. * Added additional MPI_SCSIDEVPAGE0_NP_ defines.
  125. * Added more MPI_SCSIDEVPAGE1_RP_ defines.
  126. * Added define for
  127. * MPI_SCSIDEVPAGE1_CONF_EXTENDED_PARAMS_ENABLE.
  128. * Added new config page: CONFIG_PAGE_SCSI_DEVICE_3.
  129. * Modified MPI_FCPORTPAGE5_FLAGS_ defines.
  130. * 09-16-02 01.02.09 Added MPI_SCSIDEVPAGE1_CONF_FORCE_PPR_MSG define.
  131. * 11-15-02 01.02.10 Added ConnectedID defines for CONFIG_PAGE_SCSI_PORT_0.
  132. * Added more Flags defines for CONFIG_PAGE_FC_PORT_1.
  133. * Added more Flags defines for CONFIG_PAGE_FC_DEVICE_0.
  134. * 04-01-03 01.02.11 Added RR_TOV field and additional Flags defines for
  135. * CONFIG_PAGE_FC_PORT_1.
  136. * Added define MPI_FCPORTPAGE5_FLAGS_DISABLE to disable
  137. * an alias.
  138. * Added more device id defines.
  139. * 06-26-03 01.02.12 Added MPI_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID define.
  140. * Added TargetConfig and IDConfig fields to
  141. * CONFIG_PAGE_SCSI_PORT_1.
  142. * Added more PortFlags defines for CONFIG_PAGE_SCSI_PORT_2
  143. * to control DV.
  144. * Added more Flags defines for CONFIG_PAGE_FC_PORT_1.
  145. * In CONFIG_PAGE_FC_DEVICE_0, replaced Reserved1 field
  146. * with ADISCHardALPA.
  147. * Added MPI_FC_DEVICE_PAGE0_PROT_FCP_RETRY define.
  148. * 01-16-04 01.02.13 Added InitiatorDeviceTimeout and InitiatorIoPendTimeout
  149. * fields and related defines to CONFIG_PAGE_FC_PORT_1.
  150. * Added define for
  151. * MPI_FCPORTPAGE1_FLAGS_SOFT_ALPA_FALLBACK.
  152. * Added new fields to the substructures of
  153. * CONFIG_PAGE_FC_PORT_10.
  154. * 04-29-04 01.02.14 Added define for IDP bit for CONFIG_PAGE_SCSI_PORT_0,
  155. * CONFIG_PAGE_SCSI_DEVICE_0, and
  156. * CONFIG_PAGE_SCSI_DEVICE_1. Also bumped Page Version for
  157. * these pages.
  158. * 05-11-04 01.03.01 Added structure for CONFIG_PAGE_INBAND_0.
  159. * 08-19-04 01.05.01 Modified MSG_CONFIG request to support extended config
  160. * pages.
  161. * Added a new structure for extended config page header.
  162. * Added new extended config pages types and structures for
  163. * SAS IO Unit, SAS Expander, SAS Device, and SAS PHY.
  164. * Replaced a reserved byte in CONFIG_PAGE_MANUFACTURING_4
  165. * to add a Flags field.
  166. * Two new Manufacturing config pages (5 and 6).
  167. * Two new bits defined for IO Unit Page 1 Flags field.
  168. * Modified CONFIG_PAGE_IO_UNIT_2 to add three new fields
  169. * to specify the BIOS boot device.
  170. * Four new Flags bits defined for IO Unit Page 2.
  171. * Added IO Unit Page 4.
  172. * Added EEDP Flags settings to IOC Page 1.
  173. * Added new BIOS Page 1 config page.
  174. * 10-05-04 01.05.02 Added define for
  175. * MPI_IOCPAGE1_INITIATOR_CONTEXT_REPLY_DISABLE.
  176. * Added new Flags field to CONFIG_PAGE_MANUFACTURING_5 and
  177. * associated defines.
  178. * Added more defines for SAS IO Unit Page 0
  179. * DiscoveryStatus field.
  180. * Added define for MPI_SAS_IOUNIT0_DS_SUBTRACTIVE_LINK
  181. * and MPI_SAS_IOUNIT0_DS_TABLE_LINK.
  182. * Added defines for Physical Mapping Modes to SAS IO Unit
  183. * Page 2.
  184. * Added define for
  185. * MPI_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH.
  186. * 10-27-04 01.05.03 Added defines for new SAS PHY page addressing mode.
  187. * Added defines for MaxTargetSpinUp to BIOS Page 1.
  188. * Added 5 new ControlFlags defines for SAS IO Unit
  189. * Page 1.
  190. * Added MaxNumPhysicalMappedIDs field to SAS IO Unit
  191. * Page 2.
  192. * Added AccessStatus field to SAS Device Page 0 and added
  193. * new Flags bits for supported SATA features.
  194. * 12-07-04 01.05.04 Added config page structures for BIOS Page 2, RAID
  195. * Volume Page 1, and RAID Physical Disk Page 1.
  196. * Replaced IO Unit Page 1 BootTargetID,BootBus, and
  197. * BootAdapterNum with reserved field.
  198. * Added DataScrubRate and ResyncRate to RAID Volume
  199. * Page 0.
  200. * Added MPI_SAS_IOUNIT2_FLAGS_RESERVE_ID_0_FOR_BOOT
  201. * define.
  202. * 12-09-04 01.05.05 Added Target Mode Large CDB Enable to FC Port Page 1
  203. * Flags field.
  204. * Added Auto Port Config flag define for SAS IOUNIT
  205. * Page 1 ControlFlags.
  206. * Added Disabled bad Phy define to Expander Page 1
  207. * Discovery Info field.
  208. * Added SAS/SATA device support to SAS IOUnit Page 1
  209. * ControlFlags.
  210. * Added Unsupported device to SAS Dev Page 0 Flags field
  211. * Added disable use SATA Hash Address for SAS IOUNIT
  212. * page 1 in ControlFields.
  213. * 01-15-05 01.05.06 Added defaults for data scrub rate and resync rate to
  214. * Manufacturing Page 4.
  215. * Added new defines for BIOS Page 1 IOCSettings field.
  216. * Added ExtDiskIdentifier field to RAID Physical Disk
  217. * Page 0.
  218. * Added new defines for SAS IO Unit Page 1 ControlFlags
  219. * and to SAS Device Page 0 Flags to control SATA devices.
  220. * Added defines and structures for the new Log Page 0, a
  221. * new type of configuration page.
  222. * 02-09-05 01.05.07 Added InactiveStatus field to RAID Volume Page 0.
  223. * Added WWID field to RAID Volume Page 1.
  224. * Added PhysicalPort field to SAS Expander pages 0 and 1.
  225. * 03-11-05 01.05.08 Removed the EEDP flags from IOC Page 1.
  226. * Added Enclosure/Slot boot device format to BIOS Page 2.
  227. * New status value for RAID Volume Page 0 VolumeStatus
  228. * (VolumeState subfield).
  229. * New value for RAID Physical Page 0 InactiveStatus.
  230. * Added Inactive Volume Member flag RAID Physical Disk
  231. * Page 0 PhysDiskStatus field.
  232. * New physical mapping mode in SAS IO Unit Page 2.
  233. * Added CONFIG_PAGE_SAS_ENCLOSURE_0.
  234. * Added Slot and Enclosure fields to SAS Device Page 0.
  235. * 06-24-05 01.05.09 Added EEDP defines to IOC Page 1.
  236. * Added more RAID type defines to IOC Page 2.
  237. * Added Port Enable Delay settings to BIOS Page 1.
  238. * Added Bad Block Table Full define to RAID Volume Page 0.
  239. * Added Previous State defines to RAID Physical Disk
  240. * Page 0.
  241. * Added Max Sata Targets define for DiscoveryStatus field
  242. * of SAS IO Unit Page 0.
  243. * Added Device Self Test to Control Flags of SAS IO Unit
  244. * Page 1.
  245. * Added Direct Attach Starting Slot Number define for SAS
  246. * IO Unit Page 2.
  247. * Added new fields in SAS Device Page 2 for enclosure
  248. * mapping.
  249. * Added OwnerDevHandle and Flags field to SAS PHY Page 0.
  250. * Added IOC GPIO Flags define to SAS Enclosure Page 0.
  251. * Fixed the value for MPI_SAS_IOUNIT1_CONTROL_DEV_SATA_SUPPORT.
  252. * 08-03-05 01.05.10 Removed ISDataScrubRate and ISResyncRate from
  253. * Manufacturing Page 4.
  254. * Added MPI_IOUNITPAGE1_SATA_WRITE_CACHE_DISABLE bit.
  255. * Added NumDevsPerEnclosure field to SAS IO Unit page 2.
  256. * Added MPI_SAS_IOUNIT2_FLAGS_HOST_ASSIGNED_PHYS_MAP
  257. * define.
  258. * Added EnclosureHandle field to SAS Expander page 0.
  259. * Removed redundant NumTableEntriesProg field from SAS
  260. * Expander Page 1.
  261. * 08-30-05 01.05.11 Added DeviceID for FC949E and changed the DeviceID for
  262. * SAS1078.
  263. * Added more defines for Manufacturing Page 4 Flags field.
  264. * Added more defines for IOCSettings and added
  265. * ExpanderSpinup field to Bios Page 1.
  266. * Added postpone SATA Init bit to SAS IO Unit Page 1
  267. * ControlFlags.
  268. * Changed LogEntry format for Log Page 0.
  269. * 03-27-06 01.05.12 Added two new Flags defines for Manufacturing Page 4.
  270. * Added Manufacturing Page 7.
  271. * Added MPI_IOCPAGE2_CAP_FLAGS_RAID_64_BIT_ADDRESSING.
  272. * Added IOC Page 6.
  273. * Added PrevBootDeviceForm field to CONFIG_PAGE_BIOS_2.
  274. * Added MaxLBAHigh field to RAID Volume Page 0.
  275. * Added Nvdata version fields to SAS IO Unit Page 0.
  276. * Added AdditionalControlFlags, MaxTargetPortConnectTime,
  277. * ReportDeviceMissingDelay, and IODeviceMissingDelay
  278. * fields to SAS IO Unit Page 1.
  279. * --------------------------------------------------------------------------
  280. */
  281. #ifndef MPI_CNFG_H
  282. #define MPI_CNFG_H
  283. /*****************************************************************************
  284. *
  285. * C o n f i g M e s s a g e a n d S t r u c t u r e s
  286. *
  287. *****************************************************************************/
  288. typedef struct _CONFIG_PAGE_HEADER
  289. {
  290. U8 PageVersion; /* 00h */
  291. U8 PageLength; /* 01h */
  292. U8 PageNumber; /* 02h */
  293. U8 PageType; /* 03h */
  294. } CONFIG_PAGE_HEADER, MPI_POINTER PTR_CONFIG_PAGE_HEADER,
  295. ConfigPageHeader_t, MPI_POINTER pConfigPageHeader_t;
  296. typedef union _CONFIG_PAGE_HEADER_UNION
  297. {
  298. ConfigPageHeader_t Struct;
  299. U8 Bytes[4];
  300. U16 Word16[2];
  301. U32 Word32;
  302. } ConfigPageHeaderUnion, MPI_POINTER pConfigPageHeaderUnion,
  303. CONFIG_PAGE_HEADER_UNION, MPI_POINTER PTR_CONFIG_PAGE_HEADER_UNION;
  304. typedef struct _CONFIG_EXTENDED_PAGE_HEADER
  305. {
  306. U8 PageVersion; /* 00h */
  307. U8 Reserved1; /* 01h */
  308. U8 PageNumber; /* 02h */
  309. U8 PageType; /* 03h */
  310. U16 ExtPageLength; /* 04h */
  311. U8 ExtPageType; /* 06h */
  312. U8 Reserved2; /* 07h */
  313. } CONFIG_EXTENDED_PAGE_HEADER, MPI_POINTER PTR_CONFIG_EXTENDED_PAGE_HEADER,
  314. ConfigExtendedPageHeader_t, MPI_POINTER pConfigExtendedPageHeader_t;
  315. /****************************************************************************
  316. * PageType field values
  317. ****************************************************************************/
  318. #define MPI_CONFIG_PAGEATTR_READ_ONLY (0x00)
  319. #define MPI_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  320. #define MPI_CONFIG_PAGEATTR_PERSISTENT (0x20)
  321. #define MPI_CONFIG_PAGEATTR_RO_PERSISTENT (0x30)
  322. #define MPI_CONFIG_PAGEATTR_MASK (0xF0)
  323. #define MPI_CONFIG_PAGETYPE_IO_UNIT (0x00)
  324. #define MPI_CONFIG_PAGETYPE_IOC (0x01)
  325. #define MPI_CONFIG_PAGETYPE_BIOS (0x02)
  326. #define MPI_CONFIG_PAGETYPE_SCSI_PORT (0x03)
  327. #define MPI_CONFIG_PAGETYPE_SCSI_DEVICE (0x04)
  328. #define MPI_CONFIG_PAGETYPE_FC_PORT (0x05)
  329. #define MPI_CONFIG_PAGETYPE_FC_DEVICE (0x06)
  330. #define MPI_CONFIG_PAGETYPE_LAN (0x07)
  331. #define MPI_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  332. #define MPI_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  333. #define MPI_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  334. #define MPI_CONFIG_PAGETYPE_INBAND (0x0B)
  335. #define MPI_CONFIG_PAGETYPE_EXTENDED (0x0F)
  336. #define MPI_CONFIG_PAGETYPE_MASK (0x0F)
  337. #define MPI_CONFIG_TYPENUM_MASK (0x0FFF)
  338. /****************************************************************************
  339. * ExtPageType field values
  340. ****************************************************************************/
  341. #define MPI_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  342. #define MPI_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  343. #define MPI_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  344. #define MPI_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  345. #define MPI_CONFIG_EXTPAGETYPE_LOG (0x14)
  346. #define MPI_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  347. /****************************************************************************
  348. * PageAddress field values
  349. ****************************************************************************/
  350. #define MPI_SCSI_PORT_PGAD_PORT_MASK (0x000000FF)
  351. #define MPI_SCSI_DEVICE_FORM_MASK (0xF0000000)
  352. #define MPI_SCSI_DEVICE_FORM_BUS_TID (0x00000000)
  353. #define MPI_SCSI_DEVICE_TARGET_ID_MASK (0x000000FF)
  354. #define MPI_SCSI_DEVICE_TARGET_ID_SHIFT (0)
  355. #define MPI_SCSI_DEVICE_BUS_MASK (0x0000FF00)
  356. #define MPI_SCSI_DEVICE_BUS_SHIFT (8)
  357. #define MPI_SCSI_DEVICE_FORM_TARGET_MODE (0x10000000)
  358. #define MPI_SCSI_DEVICE_TM_RESPOND_ID_MASK (0x000000FF)
  359. #define MPI_SCSI_DEVICE_TM_RESPOND_ID_SHIFT (0)
  360. #define MPI_SCSI_DEVICE_TM_BUS_MASK (0x0000FF00)
  361. #define MPI_SCSI_DEVICE_TM_BUS_SHIFT (8)
  362. #define MPI_SCSI_DEVICE_TM_INIT_ID_MASK (0x00FF0000)
  363. #define MPI_SCSI_DEVICE_TM_INIT_ID_SHIFT (16)
  364. #define MPI_FC_PORT_PGAD_PORT_MASK (0xF0000000)
  365. #define MPI_FC_PORT_PGAD_PORT_SHIFT (28)
  366. #define MPI_FC_PORT_PGAD_FORM_MASK (0x0F000000)
  367. #define MPI_FC_PORT_PGAD_FORM_INDEX (0x01000000)
  368. #define MPI_FC_PORT_PGAD_INDEX_MASK (0x0000FFFF)
  369. #define MPI_FC_PORT_PGAD_INDEX_SHIFT (0)
  370. #define MPI_FC_DEVICE_PGAD_PORT_MASK (0xF0000000)
  371. #define MPI_FC_DEVICE_PGAD_PORT_SHIFT (28)
  372. #define MPI_FC_DEVICE_PGAD_FORM_MASK (0x0F000000)
  373. #define MPI_FC_DEVICE_PGAD_FORM_NEXT_DID (0x00000000)
  374. #define MPI_FC_DEVICE_PGAD_ND_PORT_MASK (0xF0000000)
  375. #define MPI_FC_DEVICE_PGAD_ND_PORT_SHIFT (28)
  376. #define MPI_FC_DEVICE_PGAD_ND_DID_MASK (0x00FFFFFF)
  377. #define MPI_FC_DEVICE_PGAD_ND_DID_SHIFT (0)
  378. #define MPI_FC_DEVICE_PGAD_FORM_BUS_TID (0x01000000)
  379. #define MPI_FC_DEVICE_PGAD_BT_BUS_MASK (0x0000FF00)
  380. #define MPI_FC_DEVICE_PGAD_BT_BUS_SHIFT (8)
  381. #define MPI_FC_DEVICE_PGAD_BT_TID_MASK (0x000000FF)
  382. #define MPI_FC_DEVICE_PGAD_BT_TID_SHIFT (0)
  383. #define MPI_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  384. #define MPI_PHYSDISK_PGAD_PHYSDISKNUM_SHIFT (0)
  385. #define MPI_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  386. #define MPI_SAS_EXPAND_PGAD_FORM_SHIFT (28)
  387. #define MPI_SAS_EXPAND_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  388. #define MPI_SAS_EXPAND_PGAD_FORM_HANDLE_PHY_NUM (0x00000001)
  389. #define MPI_SAS_EXPAND_PGAD_FORM_HANDLE (0x00000002)
  390. #define MPI_SAS_EXPAND_PGAD_GNH_MASK_HANDLE (0x0000FFFF)
  391. #define MPI_SAS_EXPAND_PGAD_GNH_SHIFT_HANDLE (0)
  392. #define MPI_SAS_EXPAND_PGAD_HPN_MASK_PHY (0x00FF0000)
  393. #define MPI_SAS_EXPAND_PGAD_HPN_SHIFT_PHY (16)
  394. #define MPI_SAS_EXPAND_PGAD_HPN_MASK_HANDLE (0x0000FFFF)
  395. #define MPI_SAS_EXPAND_PGAD_HPN_SHIFT_HANDLE (0)
  396. #define MPI_SAS_EXPAND_PGAD_H_MASK_HANDLE (0x0000FFFF)
  397. #define MPI_SAS_EXPAND_PGAD_H_SHIFT_HANDLE (0)
  398. #define MPI_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  399. #define MPI_SAS_DEVICE_PGAD_FORM_SHIFT (28)
  400. #define MPI_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  401. #define MPI_SAS_DEVICE_PGAD_FORM_BUS_TARGET_ID (0x00000001)
  402. #define MPI_SAS_DEVICE_PGAD_FORM_HANDLE (0x00000002)
  403. #define MPI_SAS_DEVICE_PGAD_GNH_HANDLE_MASK (0x0000FFFF)
  404. #define MPI_SAS_DEVICE_PGAD_GNH_HANDLE_SHIFT (0)
  405. #define MPI_SAS_DEVICE_PGAD_BT_BUS_MASK (0x0000FF00)
  406. #define MPI_SAS_DEVICE_PGAD_BT_BUS_SHIFT (8)
  407. #define MPI_SAS_DEVICE_PGAD_BT_TID_MASK (0x000000FF)
  408. #define MPI_SAS_DEVICE_PGAD_BT_TID_SHIFT (0)
  409. #define MPI_SAS_DEVICE_PGAD_H_HANDLE_MASK (0x0000FFFF)
  410. #define MPI_SAS_DEVICE_PGAD_H_HANDLE_SHIFT (0)
  411. #define MPI_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  412. #define MPI_SAS_PHY_PGAD_FORM_SHIFT (28)
  413. #define MPI_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x0)
  414. #define MPI_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x1)
  415. #define MPI_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  416. #define MPI_SAS_PHY_PGAD_PHY_NUMBER_SHIFT (0)
  417. #define MPI_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  418. #define MPI_SAS_PHY_PGAD_PHY_TBL_INDEX_SHIFT (0)
  419. #define MPI_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  420. #define MPI_SAS_ENCLOS_PGAD_FORM_SHIFT (28)
  421. #define MPI_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  422. #define MPI_SAS_ENCLOS_PGAD_FORM_HANDLE (0x00000001)
  423. #define MPI_SAS_ENCLOS_PGAD_GNH_HANDLE_MASK (0x0000FFFF)
  424. #define MPI_SAS_ENCLOS_PGAD_GNH_HANDLE_SHIFT (0)
  425. #define MPI_SAS_ENCLOS_PGAD_H_HANDLE_MASK (0x0000FFFF)
  426. #define MPI_SAS_ENCLOS_PGAD_H_HANDLE_SHIFT (0)
  427. /****************************************************************************
  428. * Config Request Message
  429. ****************************************************************************/
  430. typedef struct _MSG_CONFIG
  431. {
  432. U8 Action; /* 00h */
  433. U8 Reserved; /* 01h */
  434. U8 ChainOffset; /* 02h */
  435. U8 Function; /* 03h */
  436. U16 ExtPageLength; /* 04h */
  437. U8 ExtPageType; /* 06h */
  438. U8 MsgFlags; /* 07h */
  439. U32 MsgContext; /* 08h */
  440. U8 Reserved2[8]; /* 0Ch */
  441. CONFIG_PAGE_HEADER Header; /* 14h */
  442. U32 PageAddress; /* 18h */
  443. SGE_IO_UNION PageBufferSGE; /* 1Ch */
  444. } MSG_CONFIG, MPI_POINTER PTR_MSG_CONFIG,
  445. Config_t, MPI_POINTER pConfig_t;
  446. /****************************************************************************
  447. * Action field values
  448. ****************************************************************************/
  449. #define MPI_CONFIG_ACTION_PAGE_HEADER (0x00)
  450. #define MPI_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  451. #define MPI_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  452. #define MPI_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  453. #define MPI_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  454. #define MPI_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  455. #define MPI_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  456. /* Config Reply Message */
  457. typedef struct _MSG_CONFIG_REPLY
  458. {
  459. U8 Action; /* 00h */
  460. U8 Reserved; /* 01h */
  461. U8 MsgLength; /* 02h */
  462. U8 Function; /* 03h */
  463. U16 ExtPageLength; /* 04h */
  464. U8 ExtPageType; /* 06h */
  465. U8 MsgFlags; /* 07h */
  466. U32 MsgContext; /* 08h */
  467. U8 Reserved2[2]; /* 0Ch */
  468. U16 IOCStatus; /* 0Eh */
  469. U32 IOCLogInfo; /* 10h */
  470. CONFIG_PAGE_HEADER Header; /* 14h */
  471. } MSG_CONFIG_REPLY, MPI_POINTER PTR_MSG_CONFIG_REPLY,
  472. ConfigReply_t, MPI_POINTER pConfigReply_t;
  473. /*****************************************************************************
  474. *
  475. * C o n f i g u r a t i o n P a g e s
  476. *
  477. *****************************************************************************/
  478. /****************************************************************************
  479. * Manufacturing Config pages
  480. ****************************************************************************/
  481. #define MPI_MANUFACTPAGE_VENDORID_LSILOGIC (0x1000)
  482. /* Fibre Channel */
  483. #define MPI_MANUFACTPAGE_DEVICEID_FC909 (0x0621)
  484. #define MPI_MANUFACTPAGE_DEVICEID_FC919 (0x0624)
  485. #define MPI_MANUFACTPAGE_DEVICEID_FC929 (0x0622)
  486. #define MPI_MANUFACTPAGE_DEVICEID_FC919X (0x0628)
  487. #define MPI_MANUFACTPAGE_DEVICEID_FC929X (0x0626)
  488. #define MPI_MANUFACTPAGE_DEVICEID_FC939X (0x0642)
  489. #define MPI_MANUFACTPAGE_DEVICEID_FC949X (0x0640)
  490. #define MPI_MANUFACTPAGE_DEVICEID_FC949E (0x0646)
  491. /* SCSI */
  492. #define MPI_MANUFACTPAGE_DEVID_53C1030 (0x0030)
  493. #define MPI_MANUFACTPAGE_DEVID_53C1030ZC (0x0031)
  494. #define MPI_MANUFACTPAGE_DEVID_1030_53C1035 (0x0032)
  495. #define MPI_MANUFACTPAGE_DEVID_1030ZC_53C1035 (0x0033)
  496. #define MPI_MANUFACTPAGE_DEVID_53C1035 (0x0040)
  497. #define MPI_MANUFACTPAGE_DEVID_53C1035ZC (0x0041)
  498. /* SAS */
  499. #define MPI_MANUFACTPAGE_DEVID_SAS1064 (0x0050)
  500. #define MPI_MANUFACTPAGE_DEVID_SAS1064A (0x005C)
  501. #define MPI_MANUFACTPAGE_DEVID_SAS1064E (0x0056)
  502. #define MPI_MANUFACTPAGE_DEVID_SAS1066 (0x005E)
  503. #define MPI_MANUFACTPAGE_DEVID_SAS1066E (0x005A)
  504. #define MPI_MANUFACTPAGE_DEVID_SAS1068 (0x0054)
  505. #define MPI_MANUFACTPAGE_DEVID_SAS1068E (0x0058)
  506. #define MPI_MANUFACTPAGE_DEVID_SAS1078 (0x0062)
  507. typedef struct _CONFIG_PAGE_MANUFACTURING_0
  508. {
  509. CONFIG_PAGE_HEADER Header; /* 00h */
  510. U8 ChipName[16]; /* 04h */
  511. U8 ChipRevision[8]; /* 14h */
  512. U8 BoardName[16]; /* 1Ch */
  513. U8 BoardAssembly[16]; /* 2Ch */
  514. U8 BoardTracerNumber[16]; /* 3Ch */
  515. } CONFIG_PAGE_MANUFACTURING_0, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_0,
  516. ManufacturingPage0_t, MPI_POINTER pManufacturingPage0_t;
  517. #define MPI_MANUFACTURING0_PAGEVERSION (0x00)
  518. typedef struct _CONFIG_PAGE_MANUFACTURING_1
  519. {
  520. CONFIG_PAGE_HEADER Header; /* 00h */
  521. U8 VPD[256]; /* 04h */
  522. } CONFIG_PAGE_MANUFACTURING_1, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_1,
  523. ManufacturingPage1_t, MPI_POINTER pManufacturingPage1_t;
  524. #define MPI_MANUFACTURING1_PAGEVERSION (0x00)
  525. typedef struct _MPI_CHIP_REVISION_ID
  526. {
  527. U16 DeviceID; /* 00h */
  528. U8 PCIRevisionID; /* 02h */
  529. U8 Reserved; /* 03h */
  530. } MPI_CHIP_REVISION_ID, MPI_POINTER PTR_MPI_CHIP_REVISION_ID,
  531. MpiChipRevisionId_t, MPI_POINTER pMpiChipRevisionId_t;
  532. /*
  533. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  534. * one and check Header.PageLength at runtime.
  535. */
  536. #ifndef MPI_MAN_PAGE_2_HW_SETTINGS_WORDS
  537. #define MPI_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  538. #endif
  539. typedef struct _CONFIG_PAGE_MANUFACTURING_2
  540. {
  541. CONFIG_PAGE_HEADER Header; /* 00h */
  542. MPI_CHIP_REVISION_ID ChipId; /* 04h */
  543. U32 HwSettings[MPI_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 08h */
  544. } CONFIG_PAGE_MANUFACTURING_2, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_2,
  545. ManufacturingPage2_t, MPI_POINTER pManufacturingPage2_t;
  546. #define MPI_MANUFACTURING2_PAGEVERSION (0x00)
  547. /*
  548. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  549. * one and check Header.PageLength at runtime.
  550. */
  551. #ifndef MPI_MAN_PAGE_3_INFO_WORDS
  552. #define MPI_MAN_PAGE_3_INFO_WORDS (1)
  553. #endif
  554. typedef struct _CONFIG_PAGE_MANUFACTURING_3
  555. {
  556. CONFIG_PAGE_HEADER Header; /* 00h */
  557. MPI_CHIP_REVISION_ID ChipId; /* 04h */
  558. U32 Info[MPI_MAN_PAGE_3_INFO_WORDS];/* 08h */
  559. } CONFIG_PAGE_MANUFACTURING_3, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_3,
  560. ManufacturingPage3_t, MPI_POINTER pManufacturingPage3_t;
  561. #define MPI_MANUFACTURING3_PAGEVERSION (0x00)
  562. typedef struct _CONFIG_PAGE_MANUFACTURING_4
  563. {
  564. CONFIG_PAGE_HEADER Header; /* 00h */
  565. U32 Reserved1; /* 04h */
  566. U8 InfoOffset0; /* 08h */
  567. U8 InfoSize0; /* 09h */
  568. U8 InfoOffset1; /* 0Ah */
  569. U8 InfoSize1; /* 0Bh */
  570. U8 InquirySize; /* 0Ch */
  571. U8 Flags; /* 0Dh */
  572. U16 Reserved2; /* 0Eh */
  573. U8 InquiryData[56]; /* 10h */
  574. U32 ISVolumeSettings; /* 48h */
  575. U32 IMEVolumeSettings; /* 4Ch */
  576. U32 IMVolumeSettings; /* 50h */
  577. U32 Reserved3; /* 54h */
  578. U32 Reserved4; /* 58h */
  579. U32 Reserved5; /* 5Ch */
  580. U8 IMEDataScrubRate; /* 60h */
  581. U8 IMEResyncRate; /* 61h */
  582. U16 Reserved6; /* 62h */
  583. U8 IMDataScrubRate; /* 64h */
  584. U8 IMResyncRate; /* 65h */
  585. U16 Reserved7; /* 66h */
  586. U32 Reserved8; /* 68h */
  587. U32 Reserved9; /* 6Ch */
  588. } CONFIG_PAGE_MANUFACTURING_4, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_4,
  589. ManufacturingPage4_t, MPI_POINTER pManufacturingPage4_t;
  590. #define MPI_MANUFACTURING4_PAGEVERSION (0x04)
  591. /* defines for the Flags field */
  592. #define MPI_MANPAGE4_FORCE_BAD_BLOCK_TABLE (0x80)
  593. #define MPI_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x40)
  594. #define MPI_MANPAGE4_IME_DISABLE (0x20)
  595. #define MPI_MANPAGE4_IM_DISABLE (0x10)
  596. #define MPI_MANPAGE4_IS_DISABLE (0x08)
  597. #define MPI_MANPAGE4_IR_MODEPAGE8_DISABLE (0x04)
  598. #define MPI_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x02)
  599. #define MPI_MANPAGE4_IR_NO_MIX_SAS_SATA (0x01)
  600. typedef struct _CONFIG_PAGE_MANUFACTURING_5
  601. {
  602. CONFIG_PAGE_HEADER Header; /* 00h */
  603. U64 BaseWWID; /* 04h */
  604. U8 Flags; /* 0Ch */
  605. U8 Reserved1; /* 0Dh */
  606. U16 Reserved2; /* 0Eh */
  607. } CONFIG_PAGE_MANUFACTURING_5, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_5,
  608. ManufacturingPage5_t, MPI_POINTER pManufacturingPage5_t;
  609. #define MPI_MANUFACTURING5_PAGEVERSION (0x01)
  610. /* defines for the Flags field */
  611. #define MPI_MANPAGE5_TWO_WWID_PER_PHY (0x01)
  612. typedef struct _CONFIG_PAGE_MANUFACTURING_6
  613. {
  614. CONFIG_PAGE_HEADER Header; /* 00h */
  615. U32 ProductSpecificInfo;/* 04h */
  616. } CONFIG_PAGE_MANUFACTURING_6, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_6,
  617. ManufacturingPage6_t, MPI_POINTER pManufacturingPage6_t;
  618. #define MPI_MANUFACTURING6_PAGEVERSION (0x00)
  619. typedef struct _MPI_MANPAGE7_CONNECTOR_INFO
  620. {
  621. U32 Pinout; /* 00h */
  622. U8 Connector[16]; /* 04h */
  623. U8 Location; /* 14h */
  624. U8 Reserved1; /* 15h */
  625. U16 Slot; /* 16h */
  626. U32 Reserved2; /* 18h */
  627. } MPI_MANPAGE7_CONNECTOR_INFO, MPI_POINTER PTR_MPI_MANPAGE7_CONNECTOR_INFO,
  628. MpiManPage7ConnectorInfo_t, MPI_POINTER pMpiManPage7ConnectorInfo_t;
  629. /* defines for the Pinout field */
  630. #define MPI_MANPAGE7_PINOUT_SFF_8484_L4 (0x00080000)
  631. #define MPI_MANPAGE7_PINOUT_SFF_8484_L3 (0x00040000)
  632. #define MPI_MANPAGE7_PINOUT_SFF_8484_L2 (0x00020000)
  633. #define MPI_MANPAGE7_PINOUT_SFF_8484_L1 (0x00010000)
  634. #define MPI_MANPAGE7_PINOUT_SFF_8470_L4 (0x00000800)
  635. #define MPI_MANPAGE7_PINOUT_SFF_8470_L3 (0x00000400)
  636. #define MPI_MANPAGE7_PINOUT_SFF_8470_L2 (0x00000200)
  637. #define MPI_MANPAGE7_PINOUT_SFF_8470_L1 (0x00000100)
  638. #define MPI_MANPAGE7_PINOUT_SFF_8482 (0x00000002)
  639. #define MPI_MANPAGE7_PINOUT_CONNECTION_UNKNOWN (0x00000001)
  640. /* defines for the Location field */
  641. #define MPI_MANPAGE7_LOCATION_UNKNOWN (0x01)
  642. #define MPI_MANPAGE7_LOCATION_INTERNAL (0x02)
  643. #define MPI_MANPAGE7_LOCATION_EXTERNAL (0x04)
  644. #define MPI_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  645. #define MPI_MANPAGE7_LOCATION_AUTO (0x10)
  646. #define MPI_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  647. #define MPI_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  648. /*
  649. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  650. * one and check NumPhys at runtime.
  651. */
  652. #ifndef MPI_MANPAGE7_CONNECTOR_INFO_MAX
  653. #define MPI_MANPAGE7_CONNECTOR_INFO_MAX (1)
  654. #endif
  655. typedef struct _CONFIG_PAGE_MANUFACTURING_7
  656. {
  657. CONFIG_PAGE_HEADER Header; /* 00h */
  658. U32 Reserved1; /* 04h */
  659. U32 Reserved2; /* 08h */
  660. U32 Flags; /* 0Ch */
  661. U8 EnclosureName[16]; /* 10h */
  662. U8 NumPhys; /* 20h */
  663. U8 Reserved3; /* 21h */
  664. U16 Reserved4; /* 22h */
  665. MPI_MANPAGE7_CONNECTOR_INFO ConnectorInfo[MPI_MANPAGE7_CONNECTOR_INFO_MAX]; /* 24h */
  666. } CONFIG_PAGE_MANUFACTURING_7, MPI_POINTER PTR_CONFIG_PAGE_MANUFACTURING_7,
  667. ManufacturingPage7_t, MPI_POINTER pManufacturingPage7_t;
  668. #define MPI_MANUFACTURING7_PAGEVERSION (0x00)
  669. /* defines for the Flags field */
  670. #define MPI_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  671. /****************************************************************************
  672. * IO Unit Config Pages
  673. ****************************************************************************/
  674. typedef struct _CONFIG_PAGE_IO_UNIT_0
  675. {
  676. CONFIG_PAGE_HEADER Header; /* 00h */
  677. U64 UniqueValue; /* 04h */
  678. } CONFIG_PAGE_IO_UNIT_0, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_0,
  679. IOUnitPage0_t, MPI_POINTER pIOUnitPage0_t;
  680. #define MPI_IOUNITPAGE0_PAGEVERSION (0x00)
  681. typedef struct _CONFIG_PAGE_IO_UNIT_1
  682. {
  683. CONFIG_PAGE_HEADER Header; /* 00h */
  684. U32 Flags; /* 04h */
  685. } CONFIG_PAGE_IO_UNIT_1, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_1,
  686. IOUnitPage1_t, MPI_POINTER pIOUnitPage1_t;
  687. #define MPI_IOUNITPAGE1_PAGEVERSION (0x02)
  688. /* IO Unit Page 1 Flags defines */
  689. #define MPI_IOUNITPAGE1_MULTI_FUNCTION (0x00000000)
  690. #define MPI_IOUNITPAGE1_SINGLE_FUNCTION (0x00000001)
  691. #define MPI_IOUNITPAGE1_MULTI_PATHING (0x00000002)
  692. #define MPI_IOUNITPAGE1_SINGLE_PATHING (0x00000000)
  693. #define MPI_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  694. #define MPI_IOUNITPAGE1_DISABLE_QUEUE_FULL_HANDLING (0x00000020)
  695. #define MPI_IOUNITPAGE1_DISABLE_IR (0x00000040)
  696. #define MPI_IOUNITPAGE1_FORCE_32 (0x00000080)
  697. #define MPI_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  698. #define MPI_IOUNITPAGE1_SATA_WRITE_CACHE_DISABLE (0x00000200)
  699. typedef struct _MPI_ADAPTER_INFO
  700. {
  701. U8 PciBusNumber; /* 00h */
  702. U8 PciDeviceAndFunctionNumber; /* 01h */
  703. U16 AdapterFlags; /* 02h */
  704. } MPI_ADAPTER_INFO, MPI_POINTER PTR_MPI_ADAPTER_INFO,
  705. MpiAdapterInfo_t, MPI_POINTER pMpiAdapterInfo_t;
  706. #define MPI_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  707. #define MPI_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  708. typedef struct _CONFIG_PAGE_IO_UNIT_2
  709. {
  710. CONFIG_PAGE_HEADER Header; /* 00h */
  711. U32 Flags; /* 04h */
  712. U32 BiosVersion; /* 08h */
  713. MPI_ADAPTER_INFO AdapterOrder[4]; /* 0Ch */
  714. U32 Reserved1; /* 1Ch */
  715. } CONFIG_PAGE_IO_UNIT_2, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_2,
  716. IOUnitPage2_t, MPI_POINTER pIOUnitPage2_t;
  717. #define MPI_IOUNITPAGE2_PAGEVERSION (0x02)
  718. #define MPI_IOUNITPAGE2_FLAGS_PAUSE_ON_ERROR (0x00000002)
  719. #define MPI_IOUNITPAGE2_FLAGS_VERBOSE_ENABLE (0x00000004)
  720. #define MPI_IOUNITPAGE2_FLAGS_COLOR_VIDEO_DISABLE (0x00000008)
  721. #define MPI_IOUNITPAGE2_FLAGS_DONT_HOOK_INT_40 (0x00000010)
  722. #define MPI_IOUNITPAGE2_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  723. #define MPI_IOUNITPAGE2_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  724. #define MPI_IOUNITPAGE2_FLAGS_ADAPTER_DISPLAY (0x00000020)
  725. #define MPI_IOUNITPAGE2_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  726. /*
  727. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  728. * one and check Header.PageLength at runtime.
  729. */
  730. #ifndef MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  731. #define MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  732. #endif
  733. typedef struct _CONFIG_PAGE_IO_UNIT_3
  734. {
  735. CONFIG_PAGE_HEADER Header; /* 00h */
  736. U8 GPIOCount; /* 04h */
  737. U8 Reserved1; /* 05h */
  738. U16 Reserved2; /* 06h */
  739. U16 GPIOVal[MPI_IO_UNIT_PAGE_3_GPIO_VAL_MAX]; /* 08h */
  740. } CONFIG_PAGE_IO_UNIT_3, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_3,
  741. IOUnitPage3_t, MPI_POINTER pIOUnitPage3_t;
  742. #define MPI_IOUNITPAGE3_PAGEVERSION (0x01)
  743. #define MPI_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFC)
  744. #define MPI_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  745. #define MPI_IOUNITPAGE3_GPIO_SETTING_OFF (0x00)
  746. #define MPI_IOUNITPAGE3_GPIO_SETTING_ON (0x01)
  747. typedef struct _CONFIG_PAGE_IO_UNIT_4
  748. {
  749. CONFIG_PAGE_HEADER Header; /* 00h */
  750. U32 Reserved1; /* 04h */
  751. SGE_SIMPLE_UNION FWImageSGE; /* 08h */
  752. } CONFIG_PAGE_IO_UNIT_4, MPI_POINTER PTR_CONFIG_PAGE_IO_UNIT_4,
  753. IOUnitPage4_t, MPI_POINTER pIOUnitPage4_t;
  754. #define MPI_IOUNITPAGE4_PAGEVERSION (0x00)
  755. /****************************************************************************
  756. * IOC Config Pages
  757. ****************************************************************************/
  758. typedef struct _CONFIG_PAGE_IOC_0
  759. {
  760. CONFIG_PAGE_HEADER Header; /* 00h */
  761. U32 TotalNVStore; /* 04h */
  762. U32 FreeNVStore; /* 08h */
  763. U16 VendorID; /* 0Ch */
  764. U16 DeviceID; /* 0Eh */
  765. U8 RevisionID; /* 10h */
  766. U8 Reserved[3]; /* 11h */
  767. U32 ClassCode; /* 14h */
  768. U16 SubsystemVendorID; /* 18h */
  769. U16 SubsystemID; /* 1Ah */
  770. } CONFIG_PAGE_IOC_0, MPI_POINTER PTR_CONFIG_PAGE_IOC_0,
  771. IOCPage0_t, MPI_POINTER pIOCPage0_t;
  772. #define MPI_IOCPAGE0_PAGEVERSION (0x01)
  773. typedef struct _CONFIG_PAGE_IOC_1
  774. {
  775. CONFIG_PAGE_HEADER Header; /* 00h */
  776. U32 Flags; /* 04h */
  777. U32 CoalescingTimeout; /* 08h */
  778. U8 CoalescingDepth; /* 0Ch */
  779. U8 PCISlotNum; /* 0Dh */
  780. U8 Reserved[2]; /* 0Eh */
  781. } CONFIG_PAGE_IOC_1, MPI_POINTER PTR_CONFIG_PAGE_IOC_1,
  782. IOCPage1_t, MPI_POINTER pIOCPage1_t;
  783. #define MPI_IOCPAGE1_PAGEVERSION (0x03)
  784. /* defines for the Flags field */
  785. #define MPI_IOCPAGE1_EEDP_MODE_MASK (0x07000000)
  786. #define MPI_IOCPAGE1_EEDP_MODE_OFF (0x00000000)
  787. #define MPI_IOCPAGE1_EEDP_MODE_T10 (0x01000000)
  788. #define MPI_IOCPAGE1_EEDP_MODE_LSI_1 (0x02000000)
  789. #define MPI_IOCPAGE1_INITIATOR_CONTEXT_REPLY_DISABLE (0x00000010)
  790. #define MPI_IOCPAGE1_REPLY_COALESCING (0x00000001)
  791. #define MPI_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  792. typedef struct _CONFIG_PAGE_IOC_2_RAID_VOL
  793. {
  794. U8 VolumeID; /* 00h */
  795. U8 VolumeBus; /* 01h */
  796. U8 VolumeIOC; /* 02h */
  797. U8 VolumePageNumber; /* 03h */
  798. U8 VolumeType; /* 04h */
  799. U8 Flags; /* 05h */
  800. U16 Reserved3; /* 06h */
  801. } CONFIG_PAGE_IOC_2_RAID_VOL, MPI_POINTER PTR_CONFIG_PAGE_IOC_2_RAID_VOL,
  802. ConfigPageIoc2RaidVol_t, MPI_POINTER pConfigPageIoc2RaidVol_t;
  803. /* IOC Page 2 Volume RAID Type values, also used in RAID Volume pages */
  804. #define MPI_RAID_VOL_TYPE_IS (0x00)
  805. #define MPI_RAID_VOL_TYPE_IME (0x01)
  806. #define MPI_RAID_VOL_TYPE_IM (0x02)
  807. #define MPI_RAID_VOL_TYPE_RAID_5 (0x03)
  808. #define MPI_RAID_VOL_TYPE_RAID_6 (0x04)
  809. #define MPI_RAID_VOL_TYPE_RAID_10 (0x05)
  810. #define MPI_RAID_VOL_TYPE_RAID_50 (0x06)
  811. #define MPI_RAID_VOL_TYPE_UNKNOWN (0xFF)
  812. /* IOC Page 2 Volume Flags values */
  813. #define MPI_IOCPAGE2_FLAG_VOLUME_INACTIVE (0x08)
  814. /*
  815. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  816. * one and check Header.PageLength at runtime.
  817. */
  818. #ifndef MPI_IOC_PAGE_2_RAID_VOLUME_MAX
  819. #define MPI_IOC_PAGE_2_RAID_VOLUME_MAX (1)
  820. #endif
  821. typedef struct _CONFIG_PAGE_IOC_2
  822. {
  823. CONFIG_PAGE_HEADER Header; /* 00h */
  824. U32 CapabilitiesFlags; /* 04h */
  825. U8 NumActiveVolumes; /* 08h */
  826. U8 MaxVolumes; /* 09h */
  827. U8 NumActivePhysDisks; /* 0Ah */
  828. U8 MaxPhysDisks; /* 0Bh */
  829. CONFIG_PAGE_IOC_2_RAID_VOL RaidVolume[MPI_IOC_PAGE_2_RAID_VOLUME_MAX];/* 0Ch */
  830. } CONFIG_PAGE_IOC_2, MPI_POINTER PTR_CONFIG_PAGE_IOC_2,
  831. IOCPage2_t, MPI_POINTER pIOCPage2_t;
  832. #define MPI_IOCPAGE2_PAGEVERSION (0x04)
  833. /* IOC Page 2 Capabilities flags */
  834. #define MPI_IOCPAGE2_CAP_FLAGS_IS_SUPPORT (0x00000001)
  835. #define MPI_IOCPAGE2_CAP_FLAGS_IME_SUPPORT (0x00000002)
  836. #define MPI_IOCPAGE2_CAP_FLAGS_IM_SUPPORT (0x00000004)
  837. #define MPI_IOCPAGE2_CAP_FLAGS_RAID_5_SUPPORT (0x00000008)
  838. #define MPI_IOCPAGE2_CAP_FLAGS_RAID_6_SUPPORT (0x00000010)
  839. #define MPI_IOCPAGE2_CAP_FLAGS_RAID_10_SUPPORT (0x00000020)
  840. #define MPI_IOCPAGE2_CAP_FLAGS_RAID_50_SUPPORT (0x00000040)
  841. #define MPI_IOCPAGE2_CAP_FLAGS_RAID_64_BIT_ADDRESSING (0x10000000)
  842. #define MPI_IOCPAGE2_CAP_FLAGS_SES_SUPPORT (0x20000000)
  843. #define MPI_IOCPAGE2_CAP_FLAGS_SAFTE_SUPPORT (0x40000000)
  844. #define MPI_IOCPAGE2_CAP_FLAGS_CROSS_CHANNEL_SUPPORT (0x80000000)
  845. typedef struct _IOC_3_PHYS_DISK
  846. {
  847. U8 PhysDiskID; /* 00h */
  848. U8 PhysDiskBus; /* 01h */
  849. U8 PhysDiskIOC; /* 02h */
  850. U8 PhysDiskNum; /* 03h */
  851. } IOC_3_PHYS_DISK, MPI_POINTER PTR_IOC_3_PHYS_DISK,
  852. Ioc3PhysDisk_t, MPI_POINTER pIoc3PhysDisk_t;
  853. /*
  854. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  855. * one and check Header.PageLength at runtime.
  856. */
  857. #ifndef MPI_IOC_PAGE_3_PHYSDISK_MAX
  858. #define MPI_IOC_PAGE_3_PHYSDISK_MAX (1)
  859. #endif
  860. typedef struct _CONFIG_PAGE_IOC_3
  861. {
  862. CONFIG_PAGE_HEADER Header; /* 00h */
  863. U8 NumPhysDisks; /* 04h */
  864. U8 Reserved1; /* 05h */
  865. U16 Reserved2; /* 06h */
  866. IOC_3_PHYS_DISK PhysDisk[MPI_IOC_PAGE_3_PHYSDISK_MAX]; /* 08h */
  867. } CONFIG_PAGE_IOC_3, MPI_POINTER PTR_CONFIG_PAGE_IOC_3,
  868. IOCPage3_t, MPI_POINTER pIOCPage3_t;
  869. #define MPI_IOCPAGE3_PAGEVERSION (0x00)
  870. typedef struct _IOC_4_SEP
  871. {
  872. U8 SEPTargetID; /* 00h */
  873. U8 SEPBus; /* 01h */
  874. U16 Reserved; /* 02h */
  875. } IOC_4_SEP, MPI_POINTER PTR_IOC_4_SEP,
  876. Ioc4Sep_t, MPI_POINTER pIoc4Sep_t;
  877. /*
  878. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  879. * one and check Header.PageLength at runtime.
  880. */
  881. #ifndef MPI_IOC_PAGE_4_SEP_MAX
  882. #define MPI_IOC_PAGE_4_SEP_MAX (1)
  883. #endif
  884. typedef struct _CONFIG_PAGE_IOC_4
  885. {
  886. CONFIG_PAGE_HEADER Header; /* 00h */
  887. U8 ActiveSEP; /* 04h */
  888. U8 MaxSEP; /* 05h */
  889. U16 Reserved1; /* 06h */
  890. IOC_4_SEP SEP[MPI_IOC_PAGE_4_SEP_MAX]; /* 08h */
  891. } CONFIG_PAGE_IOC_4, MPI_POINTER PTR_CONFIG_PAGE_IOC_4,
  892. IOCPage4_t, MPI_POINTER pIOCPage4_t;
  893. #define MPI_IOCPAGE4_PAGEVERSION (0x00)
  894. typedef struct _IOC_5_HOT_SPARE
  895. {
  896. U8 PhysDiskNum; /* 00h */
  897. U8 Reserved; /* 01h */
  898. U8 HotSparePool; /* 02h */
  899. U8 Flags; /* 03h */
  900. } IOC_5_HOT_SPARE, MPI_POINTER PTR_IOC_5_HOT_SPARE,
  901. Ioc5HotSpare_t, MPI_POINTER pIoc5HotSpare_t;
  902. /* IOC Page 5 HotSpare Flags */
  903. #define MPI_IOC_PAGE_5_HOT_SPARE_ACTIVE (0x01)
  904. /*
  905. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  906. * one and check Header.PageLength at runtime.
  907. */
  908. #ifndef MPI_IOC_PAGE_5_HOT_SPARE_MAX
  909. #define MPI_IOC_PAGE_5_HOT_SPARE_MAX (1)
  910. #endif
  911. typedef struct _CONFIG_PAGE_IOC_5
  912. {
  913. CONFIG_PAGE_HEADER Header; /* 00h */
  914. U32 Reserved1; /* 04h */
  915. U8 NumHotSpares; /* 08h */
  916. U8 Reserved2; /* 09h */
  917. U16 Reserved3; /* 0Ah */
  918. IOC_5_HOT_SPARE HotSpare[MPI_IOC_PAGE_5_HOT_SPARE_MAX]; /* 0Ch */
  919. } CONFIG_PAGE_IOC_5, MPI_POINTER PTR_CONFIG_PAGE_IOC_5,
  920. IOCPage5_t, MPI_POINTER pIOCPage5_t;
  921. #define MPI_IOCPAGE5_PAGEVERSION (0x00)
  922. typedef struct _CONFIG_PAGE_IOC_6
  923. {
  924. CONFIG_PAGE_HEADER Header; /* 00h */
  925. U32 CapabilitiesFlags; /* 04h */
  926. U8 MaxDrivesIS; /* 08h */
  927. U8 MaxDrivesIM; /* 09h */
  928. U8 MaxDrivesIME; /* 0Ah */
  929. U8 Reserved1; /* 0Bh */
  930. U8 MinDrivesIS; /* 0Ch */
  931. U8 MinDrivesIM; /* 0Dh */
  932. U8 MinDrivesIME; /* 0Eh */
  933. U8 Reserved2; /* 0Fh */
  934. U8 MaxGlobalHotSpares; /* 10h */
  935. U8 Reserved3; /* 11h */
  936. U16 Reserved4; /* 12h */
  937. U32 Reserved5; /* 14h */
  938. U32 SupportedStripeSizeMapIS; /* 18h */
  939. U32 SupportedStripeSizeMapIME; /* 1Ch */
  940. U32 Reserved6; /* 20h */
  941. U8 MetadataSize; /* 24h */
  942. U8 Reserved7; /* 25h */
  943. U16 Reserved8; /* 26h */
  944. U16 MaxBadBlockTableEntries; /* 28h */
  945. U16 Reserved9; /* 2Ah */
  946. U16 IRNvsramUsage; /* 2Ch */
  947. U16 Reserved10; /* 2Eh */
  948. U32 IRNvsramVersion; /* 30h */
  949. U32 Reserved11; /* 34h */
  950. U32 Reserved12; /* 38h */
  951. } CONFIG_PAGE_IOC_6, MPI_POINTER PTR_CONFIG_PAGE_IOC_6,
  952. IOCPage6_t, MPI_POINTER pIOCPage6_t;
  953. #define MPI_IOCPAGE6_PAGEVERSION (0x00)
  954. /* IOC Page 6 Capabilities Flags */
  955. #define MPI_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  956. /****************************************************************************
  957. * BIOS Config Pages
  958. ****************************************************************************/
  959. typedef struct _CONFIG_PAGE_BIOS_1
  960. {
  961. CONFIG_PAGE_HEADER Header; /* 00h */
  962. U32 BiosOptions; /* 04h */
  963. U32 IOCSettings; /* 08h */
  964. U32 Reserved1; /* 0Ch */
  965. U32 DeviceSettings; /* 10h */
  966. U16 NumberOfDevices; /* 14h */
  967. U8 ExpanderSpinup; /* 16h */
  968. U8 Reserved2; /* 17h */
  969. U16 IOTimeoutBlockDevicesNonRM; /* 18h */
  970. U16 IOTimeoutSequential; /* 1Ah */
  971. U16 IOTimeoutOther; /* 1Ch */
  972. U16 IOTimeoutBlockDevicesRM; /* 1Eh */
  973. } CONFIG_PAGE_BIOS_1, MPI_POINTER PTR_CONFIG_PAGE_BIOS_1,
  974. BIOSPage1_t, MPI_POINTER pBIOSPage1_t;
  975. #define MPI_BIOSPAGE1_PAGEVERSION (0x03)
  976. /* values for the BiosOptions field */
  977. #define MPI_BIOSPAGE1_OPTIONS_SPI_ENABLE (0x00000400)
  978. #define MPI_BIOSPAGE1_OPTIONS_FC_ENABLE (0x00000200)
  979. #define MPI_BIOSPAGE1_OPTIONS_SAS_ENABLE (0x00000100)
  980. #define MPI_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  981. /* values for the IOCSettings field */
  982. #define MPI_BIOSPAGE1_IOCSET_MASK_INITIAL_SPINUP_DELAY (0x0F000000)
  983. #define MPI_BIOSPAGE1_IOCSET_SHIFT_INITIAL_SPINUP_DELAY (24)
  984. #define MPI_BIOSPAGE1_IOCSET_MASK_PORT_ENABLE_DELAY (0x00F00000)
  985. #define MPI_BIOSPAGE1_IOCSET_SHIFT_PORT_ENABLE_DELAY (20)
  986. #define MPI_BIOSPAGE1_IOCSET_AUTO_PORT_ENABLE (0x00080000)
  987. #define MPI_BIOSPAGE1_IOCSET_DIRECT_ATTACH_SPINUP_MODE (0x00040000)
  988. #define MPI_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  989. #define MPI_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  990. #define MPI_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  991. #define MPI_BIOSPAGE1_IOCSET_MASK_MAX_TARGET_SPIN_UP (0x0000F000)
  992. #define MPI_BIOSPAGE1_IOCSET_SHIFT_MAX_TARGET_SPIN_UP (12)
  993. #define MPI_BIOSPAGE1_IOCSET_MASK_SPINUP_DELAY (0x00000F00)
  994. #define MPI_BIOSPAGE1_IOCSET_SHIFT_SPINUP_DELAY (8)
  995. #define MPI_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  996. #define MPI_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  997. #define MPI_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  998. #define MPI_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  999. #define MPI_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  1000. #define MPI_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  1001. #define MPI_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  1002. #define MPI_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  1003. #define MPI_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  1004. #define MPI_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  1005. /* values for the DeviceSettings field */
  1006. #define MPI_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  1007. #define MPI_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  1008. #define MPI_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  1009. #define MPI_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  1010. /* defines for the ExpanderSpinup field */
  1011. #define MPI_BIOSPAGE1_EXPSPINUP_MASK_MAX_TARGET (0xF0)
  1012. #define MPI_BIOSPAGE1_EXPSPINUP_SHIFT_MAX_TARGET (4)
  1013. #define MPI_BIOSPAGE1_EXPSPINUP_MASK_DELAY (0x0F)
  1014. typedef struct _MPI_BOOT_DEVICE_ADAPTER_ORDER
  1015. {
  1016. U32 Reserved1; /* 00h */
  1017. U32 Reserved2; /* 04h */
  1018. U32 Reserved3; /* 08h */
  1019. U32 Reserved4; /* 0Ch */
  1020. U32 Reserved5; /* 10h */
  1021. U32 Reserved6; /* 14h */
  1022. U32 Reserved7; /* 18h */
  1023. U32 Reserved8; /* 1Ch */
  1024. U32 Reserved9; /* 20h */
  1025. U32 Reserved10; /* 24h */
  1026. U32 Reserved11; /* 28h */
  1027. U32 Reserved12; /* 2Ch */
  1028. U32 Reserved13; /* 30h */
  1029. U32 Reserved14; /* 34h */
  1030. U32 Reserved15; /* 38h */
  1031. U32 Reserved16; /* 3Ch */
  1032. U32 Reserved17; /* 40h */
  1033. } MPI_BOOT_DEVICE_ADAPTER_ORDER, MPI_POINTER PTR_MPI_BOOT_DEVICE_ADAPTER_ORDER;
  1034. typedef struct _MPI_BOOT_DEVICE_ADAPTER_NUMBER
  1035. {
  1036. U8 TargetID; /* 00h */
  1037. U8 Bus; /* 01h */
  1038. U8 AdapterNumber; /* 02h */
  1039. U8 Reserved1; /* 03h */
  1040. U32 Reserved2; /* 04h */
  1041. U32 Reserved3; /* 08h */
  1042. U32 Reserved4; /* 0Ch */
  1043. U8 LUN[8]; /* 10h */
  1044. U32 Reserved5; /* 18h */
  1045. U32 Reserved6; /* 1Ch */
  1046. U32 Reserved7; /* 20h */
  1047. U32 Reserved8; /* 24h */
  1048. U32 Reserved9; /* 28h */
  1049. U32 Reserved10; /* 2Ch */
  1050. U32 Reserved11; /* 30h */
  1051. U32 Reserved12; /* 34h */
  1052. U32 Reserved13; /* 38h */
  1053. U32 Reserved14; /* 3Ch */
  1054. U32 Reserved15; /* 40h */
  1055. } MPI_BOOT_DEVICE_ADAPTER_NUMBER, MPI_POINTER PTR_MPI_BOOT_DEVICE_ADAPTER_NUMBER;
  1056. typedef struct _MPI_BOOT_DEVICE_PCI_ADDRESS
  1057. {
  1058. U8 TargetID; /* 00h */
  1059. U8 Bus; /* 01h */
  1060. U16 PCIAddress; /* 02h */
  1061. U32 Reserved1; /* 04h */
  1062. U32 Reserved2; /* 08h */
  1063. U32 Reserved3; /* 0Ch */
  1064. U8 LUN[8]; /* 10h */
  1065. U32 Reserved4; /* 18h */
  1066. U32 Reserved5; /* 1Ch */
  1067. U32 Reserved6; /* 20h */
  1068. U32 Reserved7; /* 24h */
  1069. U32 Reserved8; /* 28h */
  1070. U32 Reserved9; /* 2Ch */
  1071. U32 Reserved10; /* 30h */
  1072. U32 Reserved11; /* 34h */
  1073. U32 Reserved12; /* 38h */
  1074. U32 Reserved13; /* 3Ch */
  1075. U32 Reserved14; /* 40h */
  1076. } MPI_BOOT_DEVICE_PCI_ADDRESS, MPI_POINTER PTR_MPI_BOOT_DEVICE_PCI_ADDRESS;
  1077. typedef struct _MPI_BOOT_DEVICE_SLOT_NUMBER
  1078. {
  1079. U8 TargetID; /* 00h */
  1080. U8 Bus; /* 01h */
  1081. U8 PCISlotNumber; /* 02h */
  1082. U8 Reserved1; /* 03h */
  1083. U32 Reserved2; /* 04h */
  1084. U32 Reserved3; /* 08h */
  1085. U32 Reserved4; /* 0Ch */
  1086. U8 LUN[8]; /* 10h */
  1087. U32 Reserved5; /* 18h */
  1088. U32 Reserved6; /* 1Ch */
  1089. U32 Reserved7; /* 20h */
  1090. U32 Reserved8; /* 24h */
  1091. U32 Reserved9; /* 28h */
  1092. U32 Reserved10; /* 2Ch */
  1093. U32 Reserved11; /* 30h */
  1094. U32 Reserved12; /* 34h */
  1095. U32 Reserved13; /* 38h */
  1096. U32 Reserved14; /* 3Ch */
  1097. U32 Reserved15; /* 40h */
  1098. } MPI_BOOT_DEVICE_PCI_SLOT_NUMBER, MPI_POINTER PTR_MPI_BOOT_DEVICE_PCI_SLOT_NUMBER;
  1099. typedef struct _MPI_BOOT_DEVICE_FC_WWN
  1100. {
  1101. U64 WWPN; /* 00h */
  1102. U32 Reserved1; /* 08h */
  1103. U32 Reserved2; /* 0Ch */
  1104. U8 LUN[8]; /* 10h */
  1105. U32 Reserved3; /* 18h */
  1106. U32 Reserved4; /* 1Ch */
  1107. U32 Reserved5; /* 20h */
  1108. U32 Reserved6; /* 24h */
  1109. U32 Reserved7; /* 28h */
  1110. U32 Reserved8; /* 2Ch */
  1111. U32 Reserved9; /* 30h */
  1112. U32 Reserved10; /* 34h */
  1113. U32 Reserved11; /* 38h */
  1114. U32 Reserved12; /* 3Ch */
  1115. U32 Reserved13; /* 40h */
  1116. } MPI_BOOT_DEVICE_FC_WWN, MPI_POINTER PTR_MPI_BOOT_DEVICE_FC_WWN;
  1117. typedef struct _MPI_BOOT_DEVICE_SAS_WWN
  1118. {
  1119. U64 SASAddress; /* 00h */
  1120. U32 Reserved1; /* 08h */
  1121. U32 Reserved2; /* 0Ch */
  1122. U8 LUN[8]; /* 10h */
  1123. U32 Reserved3; /* 18h */
  1124. U32 Reserved4; /* 1Ch */
  1125. U32 Reserved5; /* 20h */
  1126. U32 Reserved6; /* 24h */
  1127. U32 Reserved7; /* 28h */
  1128. U32 Reserved8; /* 2Ch */
  1129. U32 Reserved9; /* 30h */
  1130. U32 Reserved10; /* 34h */
  1131. U32 Reserved11; /* 38h */
  1132. U32 Reserved12; /* 3Ch */
  1133. U32 Reserved13; /* 40h */
  1134. } MPI_BOOT_DEVICE_SAS_WWN, MPI_POINTER PTR_MPI_BOOT_DEVICE_SAS_WWN;
  1135. typedef struct _MPI_BOOT_DEVICE_ENCLOSURE_SLOT
  1136. {
  1137. U64 EnclosureLogicalID; /* 00h */
  1138. U32 Reserved1; /* 08h */
  1139. U32 Reserved2; /* 0Ch */
  1140. U8 LUN[8]; /* 10h */
  1141. U16 SlotNumber; /* 18h */
  1142. U16 Reserved3; /* 1Ah */
  1143. U32 Reserved4; /* 1Ch */
  1144. U32 Reserved5; /* 20h */
  1145. U32 Reserved6; /* 24h */
  1146. U32 Reserved7; /* 28h */
  1147. U32 Reserved8; /* 2Ch */
  1148. U32 Reserved9; /* 30h */
  1149. U32 Reserved10; /* 34h */
  1150. U32 Reserved11; /* 38h */
  1151. U32 Reserved12; /* 3Ch */
  1152. U32 Reserved13; /* 40h */
  1153. } MPI_BOOT_DEVICE_ENCLOSURE_SLOT,
  1154. MPI_POINTER PTR_MPI_BOOT_DEVICE_ENCLOSURE_SLOT;
  1155. typedef union _MPI_BIOSPAGE2_BOOT_DEVICE
  1156. {
  1157. MPI_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  1158. MPI_BOOT_DEVICE_ADAPTER_NUMBER AdapterNumber;
  1159. MPI_BOOT_DEVICE_PCI_ADDRESS PCIAddress;
  1160. MPI_BOOT_DEVICE_PCI_SLOT_NUMBER PCISlotNumber;
  1161. MPI_BOOT_DEVICE_FC_WWN FcWwn;
  1162. MPI_BOOT_DEVICE_SAS_WWN SasWwn;
  1163. MPI_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  1164. } MPI_BIOSPAGE2_BOOT_DEVICE, MPI_POINTER PTR_MPI_BIOSPAGE2_BOOT_DEVICE;
  1165. typedef struct _CONFIG_PAGE_BIOS_2
  1166. {
  1167. CONFIG_PAGE_HEADER Header; /* 00h */
  1168. U32 Reserved1; /* 04h */
  1169. U32 Reserved2; /* 08h */
  1170. U32 Reserved3; /* 0Ch */
  1171. U32 Reserved4; /* 10h */
  1172. U32 Reserved5; /* 14h */
  1173. U32 Reserved6; /* 18h */
  1174. U8 BootDeviceForm; /* 1Ch */
  1175. U8 PrevBootDeviceForm; /* 1Ch */
  1176. U16 Reserved8; /* 1Eh */
  1177. MPI_BIOSPAGE2_BOOT_DEVICE BootDevice; /* 20h */
  1178. } CONFIG_PAGE_BIOS_2, MPI_POINTER PTR_CONFIG_PAGE_BIOS_2,
  1179. BIOSPage2_t, MPI_POINTER pBIOSPage2_t;
  1180. #define MPI_BIOSPAGE2_PAGEVERSION (0x02)
  1181. #define MPI_BIOSPAGE2_FORM_MASK (0x0F)
  1182. #define MPI_BIOSPAGE2_FORM_ADAPTER_ORDER (0x00)
  1183. #define MPI_BIOSPAGE2_FORM_ADAPTER_NUMBER (0x01)
  1184. #define MPI_BIOSPAGE2_FORM_PCI_ADDRESS (0x02)
  1185. #define MPI_BIOSPAGE2_FORM_PCI_SLOT_NUMBER (0x03)
  1186. #define MPI_BIOSPAGE2_FORM_FC_WWN (0x04)
  1187. #define MPI_BIOSPAGE2_FORM_SAS_WWN (0x05)
  1188. #define MPI_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  1189. /****************************************************************************
  1190. * SCSI Port Config Pages
  1191. ****************************************************************************/
  1192. typedef struct _CONFIG_PAGE_SCSI_PORT_0
  1193. {
  1194. CONFIG_PAGE_HEADER Header; /* 00h */
  1195. U32 Capabilities; /* 04h */
  1196. U32 PhysicalInterface; /* 08h */
  1197. } CONFIG_PAGE_SCSI_PORT_0, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_0,
  1198. SCSIPortPage0_t, MPI_POINTER pSCSIPortPage0_t;
  1199. #define MPI_SCSIPORTPAGE0_PAGEVERSION (0x02)
  1200. #define MPI_SCSIPORTPAGE0_CAP_IU (0x00000001)
  1201. #define MPI_SCSIPORTPAGE0_CAP_DT (0x00000002)
  1202. #define MPI_SCSIPORTPAGE0_CAP_QAS (0x00000004)
  1203. #define MPI_SCSIPORTPAGE0_CAP_MIN_SYNC_PERIOD_MASK (0x0000FF00)
  1204. #define MPI_SCSIPORTPAGE0_SYNC_ASYNC (0x00)
  1205. #define MPI_SCSIPORTPAGE0_SYNC_5 (0x32)
  1206. #define MPI_SCSIPORTPAGE0_SYNC_10 (0x19)
  1207. #define MPI_SCSIPORTPAGE0_SYNC_20 (0x0C)
  1208. #define MPI_SCSIPORTPAGE0_SYNC_33_33 (0x0B)
  1209. #define MPI_SCSIPORTPAGE0_SYNC_40 (0x0A)
  1210. #define MPI_SCSIPORTPAGE0_SYNC_80 (0x09)
  1211. #define MPI_SCSIPORTPAGE0_SYNC_160 (0x08)
  1212. #define MPI_SCSIPORTPAGE0_SYNC_UNKNOWN (0xFF)
  1213. #define MPI_SCSIPORTPAGE0_CAP_SHIFT_MIN_SYNC_PERIOD (8)
  1214. #define MPI_SCSIPORTPAGE0_CAP_GET_MIN_SYNC_PERIOD(Cap) \
  1215. ( ((Cap) & MPI_SCSIPORTPAGE0_CAP_MIN_SYNC_PERIOD_MASK) \
  1216. >> MPI_SCSIPORTPAGE0_CAP_SHIFT_MIN_SYNC_PERIOD \
  1217. )
  1218. #define MPI_SCSIPORTPAGE0_CAP_MAX_SYNC_OFFSET_MASK (0x00FF0000)
  1219. #define MPI_SCSIPORTPAGE0_CAP_SHIFT_MAX_SYNC_OFFSET (16)
  1220. #define MPI_SCSIPORTPAGE0_CAP_GET_MAX_SYNC_OFFSET(Cap) \
  1221. ( ((Cap) & MPI_SCSIPORTPAGE0_CAP_MAX_SYNC_OFFSET_MASK) \
  1222. >> MPI_SCSIPORTPAGE0_CAP_SHIFT_MAX_SYNC_OFFSET \
  1223. )
  1224. #define MPI_SCSIPORTPAGE0_CAP_IDP (0x08000000)
  1225. #define MPI_SCSIPORTPAGE0_CAP_WIDE (0x20000000)
  1226. #define MPI_SCSIPORTPAGE0_CAP_AIP (0x80000000)
  1227. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_TYPE_MASK (0x00000003)
  1228. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_HVD (0x01)
  1229. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_SE (0x02)
  1230. #define MPI_SCSIPORTPAGE0_PHY_SIGNAL_LVD (0x03)
  1231. #define MPI_SCSIPORTPAGE0_PHY_MASK_CONNECTED_ID (0xFF000000)
  1232. #define MPI_SCSIPORTPAGE0_PHY_SHIFT_CONNECTED_ID (24)
  1233. #define MPI_SCSIPORTPAGE0_PHY_BUS_FREE_CONNECTED_ID (0xFE)
  1234. #define MPI_SCSIPORTPAGE0_PHY_UNKNOWN_CONNECTED_ID (0xFF)
  1235. typedef struct _CONFIG_PAGE_SCSI_PORT_1
  1236. {
  1237. CONFIG_PAGE_HEADER Header; /* 00h */
  1238. U32 Configuration; /* 04h */
  1239. U32 OnBusTimerValue; /* 08h */
  1240. U8 TargetConfig; /* 0Ch */
  1241. U8 Reserved1; /* 0Dh */
  1242. U16 IDConfig; /* 0Eh */
  1243. } CONFIG_PAGE_SCSI_PORT_1, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_1,
  1244. SCSIPortPage1_t, MPI_POINTER pSCSIPortPage1_t;
  1245. #define MPI_SCSIPORTPAGE1_PAGEVERSION (0x03)
  1246. /* Configuration values */
  1247. #define MPI_SCSIPORTPAGE1_CFG_PORT_SCSI_ID_MASK (0x000000FF)
  1248. #define MPI_SCSIPORTPAGE1_CFG_PORT_RESPONSE_ID_MASK (0xFFFF0000)
  1249. #define MPI_SCSIPORTPAGE1_CFG_SHIFT_PORT_RESPONSE_ID (16)
  1250. /* TargetConfig values */
  1251. #define MPI_SCSIPORTPAGE1_TARGCONFIG_TARG_ONLY (0x01)
  1252. #define MPI_SCSIPORTPAGE1_TARGCONFIG_INIT_TARG (0x02)
  1253. typedef struct _MPI_DEVICE_INFO
  1254. {
  1255. U8 Timeout; /* 00h */
  1256. U8 SyncFactor; /* 01h */
  1257. U16 DeviceFlags; /* 02h */
  1258. } MPI_DEVICE_INFO, MPI_POINTER PTR_MPI_DEVICE_INFO,
  1259. MpiDeviceInfo_t, MPI_POINTER pMpiDeviceInfo_t;
  1260. typedef struct _CONFIG_PAGE_SCSI_PORT_2
  1261. {
  1262. CONFIG_PAGE_HEADER Header; /* 00h */
  1263. U32 PortFlags; /* 04h */
  1264. U32 PortSettings; /* 08h */
  1265. MPI_DEVICE_INFO DeviceSettings[16]; /* 0Ch */
  1266. } CONFIG_PAGE_SCSI_PORT_2, MPI_POINTER PTR_CONFIG_PAGE_SCSI_PORT_2,
  1267. SCSIPortPage2_t, MPI_POINTER pSCSIPortPage2_t;
  1268. #define MPI_SCSIPORTPAGE2_PAGEVERSION (0x02)
  1269. /* PortFlags values */
  1270. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_SCAN_HIGH_TO_LOW (0x00000001)
  1271. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_AVOID_SCSI_RESET (0x00000004)
  1272. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_ALTERNATE_CHS (0x00000008)
  1273. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_TERMINATION_DISABLE (0x00000010)
  1274. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_DV_MASK (0x00000060)
  1275. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_FULL_DV (0x00000000)
  1276. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_BASIC_DV_ONLY (0x00000020)
  1277. #define MPI_SCSIPORTPAGE2_PORT_FLAGS_OFF_DV (0x00000060)
  1278. /* PortSettings values */
  1279. #define MPI_SCSIPORTPAGE2_PORT_HOST_ID_MASK (0x0000000F)
  1280. #define MPI_SCSIPORTPAGE2_PORT_MASK_INIT_HBA (0x00000030)
  1281. #define MPI_SCSIPORTPAGE2_PORT_DISABLE_INIT_HBA (0x00000000)
  1282. #define MPI_SCSIPORTPAGE2_PORT_BIOS_INIT_HBA (0x00000010)
  1283. #define MPI_SCSIPORTPAGE2_PORT_OS_INIT_HBA (0x00000020)
  1284. #define MPI_SCSIPORTPAGE2_PORT_BIOS_OS_INIT_HBA (0x00000030)
  1285. #define MPI_SCSIPORTPAGE2_PORT_REMOVABLE_MEDIA (0x000000C0)
  1286. #define MPI_SCSIPORTPAGE2_PORT_RM_NONE (0x00000000)
  1287. #define MPI_SCSIPORTPAGE2_PORT_RM_BOOT_ONLY (0x00000040)
  1288. #define MPI_SCSIPORTPAGE2_PORT_RM_WITH_MEDIA (0x00000080)
  1289. #define MPI_SCSIPORTPAGE2_PORT_SPINUP_DELAY_MASK (0x00000F00)
  1290. #define MPI_SCSIPORTPAGE2_PORT_SHIFT_SPINUP_DELAY (8)
  1291. #define MPI_SCSIPORTPAGE2_PORT_MASK_NEGO_MASTER_SETTINGS (0x00003000)
  1292. #define MPI_SCSIPORTPAGE2_PORT_NEGO_MASTER_SETTINGS (0x00000000)
  1293. #define MPI_SCSIPORTPAGE2_PORT_NONE_MASTER_SETTINGS (0x00001000)
  1294. #define MPI_SCSIPORTPAGE2_PORT_ALL_MASTER_SETTINGS (0x00003000)
  1295. #define MPI_SCSIPORTPAGE2_DEVICE_DISCONNECT_ENABLE (0x0001)
  1296. #define MPI_SCSIPORTPAGE2_DEVICE_ID_SCAN_ENABLE (0x0002)
  1297. #define MPI_SCSIPORTPAGE2_DEVICE_LUN_SCAN_ENABLE (0x0004)
  1298. #define MPI_SCSIPORTPAGE2_DEVICE_TAG_QUEUE_ENABLE (0x0008)
  1299. #define MPI_SCSIPORTPAGE2_DEVICE_WIDE_DISABLE (0x0010)
  1300. #define MPI_SCSIPORTPAGE2_DEVICE_BOOT_CHOICE (0x0020)
  1301. /****************************************************************************
  1302. * SCSI Target Device Config Pages
  1303. ****************************************************************************/
  1304. typedef struct _CONFIG_PAGE_SCSI_DEVICE_0
  1305. {
  1306. CONFIG_PAGE_HEADER Header; /* 00h */
  1307. U32 NegotiatedParameters; /* 04h */
  1308. U32 Information; /* 08h */
  1309. } CONFIG_PAGE_SCSI_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_0,
  1310. SCSIDevicePage0_t, MPI_POINTER pSCSIDevicePage0_t;
  1311. #define MPI_SCSIDEVPAGE0_PAGEVERSION (0x04)
  1312. #define MPI_SCSIDEVPAGE0_NP_IU (0x00000001)
  1313. #define MPI_SCSIDEVPAGE0_NP_DT (0x00000002)
  1314. #define MPI_SCSIDEVPAGE0_NP_QAS (0x00000004)
  1315. #define MPI_SCSIDEVPAGE0_NP_HOLD_MCS (0x00000008)
  1316. #define MPI_SCSIDEVPAGE0_NP_WR_FLOW (0x00000010)
  1317. #define MPI_SCSIDEVPAGE0_NP_RD_STRM (0x00000020)
  1318. #define MPI_SCSIDEVPAGE0_NP_RTI (0x00000040)
  1319. #define MPI_SCSIDEVPAGE0_NP_PCOMP_EN (0x00000080)
  1320. #define MPI_SCSIDEVPAGE0_NP_NEG_SYNC_PERIOD_MASK (0x0000FF00)
  1321. #define MPI_SCSIDEVPAGE0_NP_SHIFT_SYNC_PERIOD (8)
  1322. #define MPI_SCSIDEVPAGE0_NP_NEG_SYNC_OFFSET_MASK (0x00FF0000)
  1323. #define MPI_SCSIDEVPAGE0_NP_SHIFT_SYNC_OFFSET (16)
  1324. #define MPI_SCSIDEVPAGE0_NP_IDP (0x08000000)
  1325. #define MPI_SCSIDEVPAGE0_NP_WIDE (0x20000000)
  1326. #define MPI_SCSIDEVPAGE0_NP_AIP (0x80000000)
  1327. #define MPI_SCSIDEVPAGE0_INFO_PARAMS_NEGOTIATED (0x00000001)
  1328. #define MPI_SCSIDEVPAGE0_INFO_SDTR_REJECTED (0x00000002)
  1329. #define MPI_SCSIDEVPAGE0_INFO_WDTR_REJECTED (0x00000004)
  1330. #define MPI_SCSIDEVPAGE0_INFO_PPR_REJECTED (0x00000008)
  1331. typedef struct _CONFIG_PAGE_SCSI_DEVICE_1
  1332. {
  1333. CONFIG_PAGE_HEADER Header; /* 00h */
  1334. U32 RequestedParameters; /* 04h */
  1335. U32 Reserved; /* 08h */
  1336. U32 Configuration; /* 0Ch */
  1337. } CONFIG_PAGE_SCSI_DEVICE_1, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_1,
  1338. SCSIDevicePage1_t, MPI_POINTER pSCSIDevicePage1_t;
  1339. #define MPI_SCSIDEVPAGE1_PAGEVERSION (0x05)
  1340. #define MPI_SCSIDEVPAGE1_RP_IU (0x00000001)
  1341. #define MPI_SCSIDEVPAGE1_RP_DT (0x00000002)
  1342. #define MPI_SCSIDEVPAGE1_RP_QAS (0x00000004)
  1343. #define MPI_SCSIDEVPAGE1_RP_HOLD_MCS (0x00000008)
  1344. #define MPI_SCSIDEVPAGE1_RP_WR_FLOW (0x00000010)
  1345. #define MPI_SCSIDEVPAGE1_RP_RD_STRM (0x00000020)
  1346. #define MPI_SCSIDEVPAGE1_RP_RTI (0x00000040)
  1347. #define MPI_SCSIDEVPAGE1_RP_PCOMP_EN (0x00000080)
  1348. #define MPI_SCSIDEVPAGE1_RP_MIN_SYNC_PERIOD_MASK (0x0000FF00)
  1349. #define MPI_SCSIDEVPAGE1_RP_SHIFT_MIN_SYNC_PERIOD (8)
  1350. #define MPI_SCSIDEVPAGE1_RP_MAX_SYNC_OFFSET_MASK (0x00FF0000)
  1351. #define MPI_SCSIDEVPAGE1_RP_SHIFT_MAX_SYNC_OFFSET (16)
  1352. #define MPI_SCSIDEVPAGE1_RP_IDP (0x08000000)
  1353. #define MPI_SCSIDEVPAGE1_RP_WIDE (0x20000000)
  1354. #define MPI_SCSIDEVPAGE1_RP_AIP (0x80000000)
  1355. #define MPI_SCSIDEVPAGE1_CONF_WDTR_DISALLOWED (0x00000002)
  1356. #define MPI_SCSIDEVPAGE1_CONF_SDTR_DISALLOWED (0x00000004)
  1357. #define MPI_SCSIDEVPAGE1_CONF_EXTENDED_PARAMS_ENABLE (0x00000008)
  1358. #define MPI_SCSIDEVPAGE1_CONF_FORCE_PPR_MSG (0x00000010)
  1359. typedef struct _CONFIG_PAGE_SCSI_DEVICE_2
  1360. {
  1361. CONFIG_PAGE_HEADER Header; /* 00h */
  1362. U32 DomainValidation; /* 04h */
  1363. U32 ParityPipeSelect; /* 08h */
  1364. U32 DataPipeSelect; /* 0Ch */
  1365. } CONFIG_PAGE_SCSI_DEVICE_2, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_2,
  1366. SCSIDevicePage2_t, MPI_POINTER pSCSIDevicePage2_t;
  1367. #define MPI_SCSIDEVPAGE2_PAGEVERSION (0x01)
  1368. #define MPI_SCSIDEVPAGE2_DV_ISI_ENABLE (0x00000010)
  1369. #define MPI_SCSIDEVPAGE2_DV_SECONDARY_DRIVER_ENABLE (0x00000020)
  1370. #define MPI_SCSIDEVPAGE2_DV_SLEW_RATE_CTRL (0x00000380)
  1371. #define MPI_SCSIDEVPAGE2_DV_PRIM_DRIVE_STR_CTRL (0x00001C00)
  1372. #define MPI_SCSIDEVPAGE2_DV_SECOND_DRIVE_STR_CTRL (0x0000E000)
  1373. #define MPI_SCSIDEVPAGE2_DV_XCLKH_ST (0x10000000)
  1374. #define MPI_SCSIDEVPAGE2_DV_XCLKS_ST (0x20000000)
  1375. #define MPI_SCSIDEVPAGE2_DV_XCLKH_DT (0x40000000)
  1376. #define MPI_SCSIDEVPAGE2_DV_XCLKS_DT (0x80000000)
  1377. #define MPI_SCSIDEVPAGE2_PPS_PPS_MASK (0x00000003)
  1378. #define MPI_SCSIDEVPAGE2_DPS_BIT_0_PL_SELECT_MASK (0x00000003)
  1379. #define MPI_SCSIDEVPAGE2_DPS_BIT_1_PL_SELECT_MASK (0x0000000C)
  1380. #define MPI_SCSIDEVPAGE2_DPS_BIT_2_PL_SELECT_MASK (0x00000030)
  1381. #define MPI_SCSIDEVPAGE2_DPS_BIT_3_PL_SELECT_MASK (0x000000C0)
  1382. #define MPI_SCSIDEVPAGE2_DPS_BIT_4_PL_SELECT_MASK (0x00000300)
  1383. #define MPI_SCSIDEVPAGE2_DPS_BIT_5_PL_SELECT_MASK (0x00000C00)
  1384. #define MPI_SCSIDEVPAGE2_DPS_BIT_6_PL_SELECT_MASK (0x00003000)
  1385. #define MPI_SCSIDEVPAGE2_DPS_BIT_7_PL_SELECT_MASK (0x0000C000)
  1386. #define MPI_SCSIDEVPAGE2_DPS_BIT_8_PL_SELECT_MASK (0x00030000)
  1387. #define MPI_SCSIDEVPAGE2_DPS_BIT_9_PL_SELECT_MASK (0x000C0000)
  1388. #define MPI_SCSIDEVPAGE2_DPS_BIT_10_PL_SELECT_MASK (0x00300000)
  1389. #define MPI_SCSIDEVPAGE2_DPS_BIT_11_PL_SELECT_MASK (0x00C00000)
  1390. #define MPI_SCSIDEVPAGE2_DPS_BIT_12_PL_SELECT_MASK (0x03000000)
  1391. #define MPI_SCSIDEVPAGE2_DPS_BIT_13_PL_SELECT_MASK (0x0C000000)
  1392. #define MPI_SCSIDEVPAGE2_DPS_BIT_14_PL_SELECT_MASK (0x30000000)
  1393. #define MPI_SCSIDEVPAGE2_DPS_BIT_15_PL_SELECT_MASK (0xC0000000)
  1394. typedef struct _CONFIG_PAGE_SCSI_DEVICE_3
  1395. {
  1396. CONFIG_PAGE_HEADER Header; /* 00h */
  1397. U16 MsgRejectCount; /* 04h */
  1398. U16 PhaseErrorCount; /* 06h */
  1399. U16 ParityErrorCount; /* 08h */
  1400. U16 Reserved; /* 0Ah */
  1401. } CONFIG_PAGE_SCSI_DEVICE_3, MPI_POINTER PTR_CONFIG_PAGE_SCSI_DEVICE_3,
  1402. SCSIDevicePage3_t, MPI_POINTER pSCSIDevicePage3_t;
  1403. #define MPI_SCSIDEVPAGE3_PAGEVERSION (0x00)
  1404. #define MPI_SCSIDEVPAGE3_MAX_COUNTER (0xFFFE)
  1405. #define MPI_SCSIDEVPAGE3_UNSUPPORTED_COUNTER (0xFFFF)
  1406. /****************************************************************************
  1407. * FC Port Config Pages
  1408. ****************************************************************************/
  1409. typedef struct _CONFIG_PAGE_FC_PORT_0
  1410. {
  1411. CONFIG_PAGE_HEADER Header; /* 00h */
  1412. U32 Flags; /* 04h */
  1413. U8 MPIPortNumber; /* 08h */
  1414. U8 LinkType; /* 09h */
  1415. U8 PortState; /* 0Ah */
  1416. U8 Reserved; /* 0Bh */
  1417. U32 PortIdentifier; /* 0Ch */
  1418. U64 WWNN; /* 10h */
  1419. U64 WWPN; /* 18h */
  1420. U32 SupportedServiceClass; /* 20h */
  1421. U32 SupportedSpeeds; /* 24h */
  1422. U32 CurrentSpeed; /* 28h */
  1423. U32 MaxFrameSize; /* 2Ch */
  1424. U64 FabricWWNN; /* 30h */
  1425. U64 FabricWWPN; /* 38h */
  1426. U32 DiscoveredPortsCount; /* 40h */
  1427. U32 MaxInitiators; /* 44h */
  1428. U8 MaxAliasesSupported; /* 48h */
  1429. U8 MaxHardAliasesSupported; /* 49h */
  1430. U8 NumCurrentAliases; /* 4Ah */
  1431. U8 Reserved1; /* 4Bh */
  1432. } CONFIG_PAGE_FC_PORT_0, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_0,
  1433. FCPortPage0_t, MPI_POINTER pFCPortPage0_t;
  1434. #define MPI_FCPORTPAGE0_PAGEVERSION (0x02)
  1435. #define MPI_FCPORTPAGE0_FLAGS_PROT_MASK (0x0000000F)
  1436. #define MPI_FCPORTPAGE0_FLAGS_PROT_FCP_INIT (MPI_PORTFACTS_PROTOCOL_INITIATOR)
  1437. #define MPI_FCPORTPAGE0_FLAGS_PROT_FCP_TARG (MPI_PORTFACTS_PROTOCOL_TARGET)
  1438. #define MPI_FCPORTPAGE0_FLAGS_PROT_LAN (MPI_PORTFACTS_PROTOCOL_LAN)
  1439. #define MPI_FCPORTPAGE0_FLAGS_PROT_LOGBUSADDR (MPI_PORTFACTS_PROTOCOL_LOGBUSADDR)
  1440. #define MPI_FCPORTPAGE0_FLAGS_ALIAS_ALPA_SUPPORTED (0x00000010)
  1441. #define MPI_FCPORTPAGE0_FLAGS_ALIAS_WWN_SUPPORTED (0x00000020)
  1442. #define MPI_FCPORTPAGE0_FLAGS_FABRIC_WWN_VALID (0x00000040)
  1443. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_TYPE_MASK (0x00000F00)
  1444. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_NO_INIT (0x00000000)
  1445. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_POINT_TO_POINT (0x00000100)
  1446. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_PRIVATE_LOOP (0x00000200)
  1447. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_FABRIC_DIRECT (0x00000400)
  1448. #define MPI_FCPORTPAGE0_FLAGS_ATTACH_PUBLIC_LOOP (0x00000800)
  1449. #define MPI_FCPORTPAGE0_LTYPE_RESERVED (0x00)
  1450. #define MPI_FCPORTPAGE0_LTYPE_OTHER (0x01)
  1451. #define MPI_FCPORTPAGE0_LTYPE_UNKNOWN (0x02)
  1452. #define MPI_FCPORTPAGE0_LTYPE_COPPER (0x03)
  1453. #define MPI_FCPORTPAGE0_LTYPE_SINGLE_1300 (0x04)
  1454. #define MPI_FCPORTPAGE0_LTYPE_SINGLE_1500 (0x05)
  1455. #define MPI_FCPORTPAGE0_LTYPE_50_LASER_MULTI (0x06)
  1456. #define MPI_FCPORTPAGE0_LTYPE_50_LED_MULTI (0x07)
  1457. #define MPI_FCPORTPAGE0_LTYPE_62_LASER_MULTI (0x08)
  1458. #define MPI_FCPORTPAGE0_LTYPE_62_LED_MULTI (0x09)
  1459. #define MPI_FCPORTPAGE0_LTYPE_MULTI_LONG_WAVE (0x0A)
  1460. #define MPI_FCPORTPAGE0_LTYPE_MULTI_SHORT_WAVE (0x0B)
  1461. #define MPI_FCPORTPAGE0_LTYPE_LASER_SHORT_WAVE (0x0C)
  1462. #define MPI_FCPORTPAGE0_LTYPE_LED_SHORT_WAVE (0x0D)
  1463. #define MPI_FCPORTPAGE0_LTYPE_1300_LONG_WAVE (0x0E)
  1464. #define MPI_FCPORTPAGE0_LTYPE_1500_LONG_WAVE (0x0F)
  1465. #define MPI_FCPORTPAGE0_PORTSTATE_UNKNOWN (0x01) /*(SNIA)HBA_PORTSTATE_UNKNOWN 1 Unknown */
  1466. #define MPI_FCPORTPAGE0_PORTSTATE_ONLINE (0x02) /*(SNIA)HBA_PORTSTATE_ONLINE 2 Operational */
  1467. #define MPI_FCPORTPAGE0_PORTSTATE_OFFLINE (0x03) /*(SNIA)HBA_PORTSTATE_OFFLINE 3 User Offline */
  1468. #define MPI_FCPORTPAGE0_PORTSTATE_BYPASSED (0x04) /*(SNIA)HBA_PORTSTATE_BYPASSED 4 Bypassed */
  1469. #define MPI_FCPORTPAGE0_PORTSTATE_DIAGNOST (0x05) /*(SNIA)HBA_PORTSTATE_DIAGNOSTICS 5 In diagnostics mode */
  1470. #define MPI_FCPORTPAGE0_PORTSTATE_LINKDOWN (0x06) /*(SNIA)HBA_PORTSTATE_LINKDOWN 6 Link Down */
  1471. #define MPI_FCPORTPAGE0_PORTSTATE_ERROR (0x07) /*(SNIA)HBA_PORTSTATE_ERROR 7 Port Error */
  1472. #define MPI_FCPORTPAGE0_PORTSTATE_LOOPBACK (0x08) /*(SNIA)HBA_PORTSTATE_LOOPBACK 8 Loopback */
  1473. #define MPI_FCPORTPAGE0_SUPPORT_CLASS_1 (0x00000001)
  1474. #define MPI_FCPORTPAGE0_SUPPORT_CLASS_2 (0x00000002)
  1475. #define MPI_FCPORTPAGE0_SUPPORT_CLASS_3 (0x00000004)
  1476. #define MPI_FCPORTPAGE0_SUPPORT_SPEED_UKNOWN (0x00000000) /* (SNIA)HBA_PORTSPEED_UNKNOWN 0 Unknown - transceiver incapable of reporting */
  1477. #define MPI_FCPORTPAGE0_SUPPORT_1GBIT_SPEED (0x00000001) /* (SNIA)HBA_PORTSPEED_1GBIT 1 1 GBit/sec */
  1478. #define MPI_FCPORTPAGE0_SUPPORT_2GBIT_SPEED (0x00000002) /* (SNIA)HBA_PORTSPEED_2GBIT 2 2 GBit/sec */
  1479. #define MPI_FCPORTPAGE0_SUPPORT_10GBIT_SPEED (0x00000004) /* (SNIA)HBA_PORTSPEED_10GBIT 4 10 GBit/sec */
  1480. #define MPI_FCPORTPAGE0_SUPPORT_4GBIT_SPEED (0x00000008) /* (SNIA)HBA_PORTSPEED_4GBIT 8 4 GBit/sec */
  1481. #define MPI_FCPORTPAGE0_CURRENT_SPEED_UKNOWN MPI_FCPORTPAGE0_SUPPORT_SPEED_UKNOWN
  1482. #define MPI_FCPORTPAGE0_CURRENT_SPEED_1GBIT MPI_FCPORTPAGE0_SUPPORT_1GBIT_SPEED
  1483. #define MPI_FCPORTPAGE0_CURRENT_SPEED_2GBIT MPI_FCPORTPAGE0_SUPPORT_2GBIT_SPEED
  1484. #define MPI_FCPORTPAGE0_CURRENT_SPEED_10GBIT MPI_FCPORTPAGE0_SUPPORT_10GBIT_SPEED
  1485. #define MPI_FCPORTPAGE0_CURRENT_SPEED_4GBIT MPI_FCPORTPAGE0_SUPPORT_4GBIT_SPEED
  1486. #define MPI_FCPORTPAGE0_CURRENT_SPEED_NOT_NEGOTIATED (0x00008000) /* (SNIA)HBA_PORTSPEED_NOT_NEGOTIATED (1<<15) Speed not established */
  1487. typedef struct _CONFIG_PAGE_FC_PORT_1
  1488. {
  1489. CONFIG_PAGE_HEADER Header; /* 00h */
  1490. U32 Flags; /* 04h */
  1491. U64 NoSEEPROMWWNN; /* 08h */
  1492. U64 NoSEEPROMWWPN; /* 10h */
  1493. U8 HardALPA; /* 18h */
  1494. U8 LinkConfig; /* 19h */
  1495. U8 TopologyConfig; /* 1Ah */
  1496. U8 AltConnector; /* 1Bh */
  1497. U8 NumRequestedAliases; /* 1Ch */
  1498. U8 RR_TOV; /* 1Dh */
  1499. U8 InitiatorDeviceTimeout; /* 1Eh */
  1500. U8 InitiatorIoPendTimeout; /* 1Fh */
  1501. } CONFIG_PAGE_FC_PORT_1, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_1,
  1502. FCPortPage1_t, MPI_POINTER pFCPortPage1_t;
  1503. #define MPI_FCPORTPAGE1_PAGEVERSION (0x06)
  1504. #define MPI_FCPORTPAGE1_FLAGS_EXT_FCP_STATUS_EN (0x08000000)
  1505. #define MPI_FCPORTPAGE1_FLAGS_IMMEDIATE_ERROR_REPLY (0x04000000)
  1506. #define MPI_FCPORTPAGE1_FLAGS_FORCE_USE_NOSEEPROM_WWNS (0x02000000)
  1507. #define MPI_FCPORTPAGE1_FLAGS_VERBOSE_RESCAN_EVENTS (0x01000000)
  1508. #define MPI_FCPORTPAGE1_FLAGS_TARGET_MODE_OXID (0x00800000)
  1509. #define MPI_FCPORTPAGE1_FLAGS_PORT_OFFLINE (0x00400000)
  1510. #define MPI_FCPORTPAGE1_FLAGS_SOFT_ALPA_FALLBACK (0x00200000)
  1511. #define MPI_FCPORTPAGE1_FLAGS_TARGET_LARGE_CDB_ENABLE (0x00000080)
  1512. #define MPI_FCPORTPAGE1_FLAGS_MASK_RR_TOV_UNITS (0x00000070)
  1513. #define MPI_FCPORTPAGE1_FLAGS_SUPPRESS_PROT_REG (0x00000008)
  1514. #define MPI_FCPORTPAGE1_FLAGS_PLOGI_ON_LOGO (0x00000004)
  1515. #define MPI_FCPORTPAGE1_FLAGS_MAINTAIN_LOGINS (0x00000002)
  1516. #define MPI_FCPORTPAGE1_FLAGS_SORT_BY_DID (0x00000001)
  1517. #define MPI_FCPORTPAGE1_FLAGS_SORT_BY_WWN (0x00000000)
  1518. #define MPI_FCPORTPAGE1_FLAGS_PROT_MASK (0xF0000000)
  1519. #define MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT (28)
  1520. #define MPI_FCPORTPAGE1_FLAGS_PROT_FCP_INIT ((U32)MPI_PORTFACTS_PROTOCOL_INITIATOR << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1521. #define MPI_FCPORTPAGE1_FLAGS_PROT_FCP_TARG ((U32)MPI_PORTFACTS_PROTOCOL_TARGET << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1522. #define MPI_FCPORTPAGE1_FLAGS_PROT_LAN ((U32)MPI_PORTFACTS_PROTOCOL_LAN << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1523. #define MPI_FCPORTPAGE1_FLAGS_PROT_LOGBUSADDR ((U32)MPI_PORTFACTS_PROTOCOL_LOGBUSADDR << MPI_FCPORTPAGE1_FLAGS_PROT_SHIFT)
  1524. #define MPI_FCPORTPAGE1_FLAGS_NONE_RR_TOV_UNITS (0x00000000)
  1525. #define MPI_FCPORTPAGE1_FLAGS_THOUSANDTH_RR_TOV_UNITS (0x00000010)
  1526. #define MPI_FCPORTPAGE1_FLAGS_TENTH_RR_TOV_UNITS (0x00000030)
  1527. #define MPI_FCPORTPAGE1_FLAGS_TEN_RR_TOV_UNITS (0x00000050)
  1528. #define MPI_FCPORTPAGE1_HARD_ALPA_NOT_USED (0xFF)
  1529. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_MASK (0x0F)
  1530. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_1GIG (0x00)
  1531. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_2GIG (0x01)
  1532. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_4GIG (0x02)
  1533. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_10GIG (0x03)
  1534. #define MPI_FCPORTPAGE1_LCONFIG_SPEED_AUTO (0x0F)
  1535. #define MPI_FCPORTPAGE1_TOPOLOGY_MASK (0x0F)
  1536. #define MPI_FCPORTPAGE1_TOPOLOGY_NLPORT (0x01)
  1537. #define MPI_FCPORTPAGE1_TOPOLOGY_NPORT (0x02)
  1538. #define MPI_FCPORTPAGE1_TOPOLOGY_AUTO (0x0F)
  1539. #define MPI_FCPORTPAGE1_ALT_CONN_UNKNOWN (0x00)
  1540. #define MPI_FCPORTPAGE1_INITIATOR_DEV_TIMEOUT_MASK (0x7F)
  1541. #define MPI_FCPORTPAGE1_INITIATOR_DEV_UNIT_16 (0x80)
  1542. typedef struct _CONFIG_PAGE_FC_PORT_2
  1543. {
  1544. CONFIG_PAGE_HEADER Header; /* 00h */
  1545. U8 NumberActive; /* 04h */
  1546. U8 ALPA[127]; /* 05h */
  1547. } CONFIG_PAGE_FC_PORT_2, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_2,
  1548. FCPortPage2_t, MPI_POINTER pFCPortPage2_t;
  1549. #define MPI_FCPORTPAGE2_PAGEVERSION (0x01)
  1550. typedef struct _WWN_FORMAT
  1551. {
  1552. U64 WWNN; /* 00h */
  1553. U64 WWPN; /* 08h */
  1554. } WWN_FORMAT, MPI_POINTER PTR_WWN_FORMAT,
  1555. WWNFormat, MPI_POINTER pWWNFormat;
  1556. typedef union _FC_PORT_PERSISTENT_PHYSICAL_ID
  1557. {
  1558. WWN_FORMAT WWN;
  1559. U32 Did;
  1560. } FC_PORT_PERSISTENT_PHYSICAL_ID, MPI_POINTER PTR_FC_PORT_PERSISTENT_PHYSICAL_ID,
  1561. PersistentPhysicalId_t, MPI_POINTER pPersistentPhysicalId_t;
  1562. typedef struct _FC_PORT_PERSISTENT
  1563. {
  1564. FC_PORT_PERSISTENT_PHYSICAL_ID PhysicalIdentifier; /* 00h */
  1565. U8 TargetID; /* 10h */
  1566. U8 Bus; /* 11h */
  1567. U16 Flags; /* 12h */
  1568. } FC_PORT_PERSISTENT, MPI_POINTER PTR_FC_PORT_PERSISTENT,
  1569. PersistentData_t, MPI_POINTER pPersistentData_t;
  1570. #define MPI_PERSISTENT_FLAGS_SHIFT (16)
  1571. #define MPI_PERSISTENT_FLAGS_ENTRY_VALID (0x0001)
  1572. #define MPI_PERSISTENT_FLAGS_SCAN_ID (0x0002)
  1573. #define MPI_PERSISTENT_FLAGS_SCAN_LUNS (0x0004)
  1574. #define MPI_PERSISTENT_FLAGS_BOOT_DEVICE (0x0008)
  1575. #define MPI_PERSISTENT_FLAGS_BY_DID (0x0080)
  1576. /*
  1577. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1578. * one and check Header.PageLength at runtime.
  1579. */
  1580. #ifndef MPI_FC_PORT_PAGE_3_ENTRY_MAX
  1581. #define MPI_FC_PORT_PAGE_3_ENTRY_MAX (1)
  1582. #endif
  1583. typedef struct _CONFIG_PAGE_FC_PORT_3
  1584. {
  1585. CONFIG_PAGE_HEADER Header; /* 00h */
  1586. FC_PORT_PERSISTENT Entry[MPI_FC_PORT_PAGE_3_ENTRY_MAX]; /* 04h */
  1587. } CONFIG_PAGE_FC_PORT_3, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_3,
  1588. FCPortPage3_t, MPI_POINTER pFCPortPage3_t;
  1589. #define MPI_FCPORTPAGE3_PAGEVERSION (0x01)
  1590. typedef struct _CONFIG_PAGE_FC_PORT_4
  1591. {
  1592. CONFIG_PAGE_HEADER Header; /* 00h */
  1593. U32 PortFlags; /* 04h */
  1594. U32 PortSettings; /* 08h */
  1595. } CONFIG_PAGE_FC_PORT_4, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_4,
  1596. FCPortPage4_t, MPI_POINTER pFCPortPage4_t;
  1597. #define MPI_FCPORTPAGE4_PAGEVERSION (0x00)
  1598. #define MPI_FCPORTPAGE4_PORT_FLAGS_ALTERNATE_CHS (0x00000008)
  1599. #define MPI_FCPORTPAGE4_PORT_MASK_INIT_HBA (0x00000030)
  1600. #define MPI_FCPORTPAGE4_PORT_DISABLE_INIT_HBA (0x00000000)
  1601. #define MPI_FCPORTPAGE4_PORT_BIOS_INIT_HBA (0x00000010)
  1602. #define MPI_FCPORTPAGE4_PORT_OS_INIT_HBA (0x00000020)
  1603. #define MPI_FCPORTPAGE4_PORT_BIOS_OS_INIT_HBA (0x00000030)
  1604. #define MPI_FCPORTPAGE4_PORT_REMOVABLE_MEDIA (0x000000C0)
  1605. #define MPI_FCPORTPAGE4_PORT_SPINUP_DELAY_MASK (0x00000F00)
  1606. typedef struct _CONFIG_PAGE_FC_PORT_5_ALIAS_INFO
  1607. {
  1608. U8 Flags; /* 00h */
  1609. U8 AliasAlpa; /* 01h */
  1610. U16 Reserved; /* 02h */
  1611. U64 AliasWWNN; /* 04h */
  1612. U64 AliasWWPN; /* 0Ch */
  1613. } CONFIG_PAGE_FC_PORT_5_ALIAS_INFO,
  1614. MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_5_ALIAS_INFO,
  1615. FcPortPage5AliasInfo_t, MPI_POINTER pFcPortPage5AliasInfo_t;
  1616. typedef struct _CONFIG_PAGE_FC_PORT_5
  1617. {
  1618. CONFIG_PAGE_HEADER Header; /* 00h */
  1619. CONFIG_PAGE_FC_PORT_5_ALIAS_INFO AliasInfo; /* 04h */
  1620. } CONFIG_PAGE_FC_PORT_5, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_5,
  1621. FCPortPage5_t, MPI_POINTER pFCPortPage5_t;
  1622. #define MPI_FCPORTPAGE5_PAGEVERSION (0x02)
  1623. #define MPI_FCPORTPAGE5_FLAGS_ALPA_ACQUIRED (0x01)
  1624. #define MPI_FCPORTPAGE5_FLAGS_HARD_ALPA (0x02)
  1625. #define MPI_FCPORTPAGE5_FLAGS_HARD_WWNN (0x04)
  1626. #define MPI_FCPORTPAGE5_FLAGS_HARD_WWPN (0x08)
  1627. #define MPI_FCPORTPAGE5_FLAGS_DISABLE (0x10)
  1628. typedef struct _CONFIG_PAGE_FC_PORT_6
  1629. {
  1630. CONFIG_PAGE_HEADER Header; /* 00h */
  1631. U32 Reserved; /* 04h */
  1632. U64 TimeSinceReset; /* 08h */
  1633. U64 TxFrames; /* 10h */
  1634. U64 RxFrames; /* 18h */
  1635. U64 TxWords; /* 20h */
  1636. U64 RxWords; /* 28h */
  1637. U64 LipCount; /* 30h */
  1638. U64 NosCount; /* 38h */
  1639. U64 ErrorFrames; /* 40h */
  1640. U64 DumpedFrames; /* 48h */
  1641. U64 LinkFailureCount; /* 50h */
  1642. U64 LossOfSyncCount; /* 58h */
  1643. U64 LossOfSignalCount; /* 60h */
  1644. U64 PrimativeSeqErrCount; /* 68h */
  1645. U64 InvalidTxWordCount; /* 70h */
  1646. U64 InvalidCrcCount; /* 78h */
  1647. U64 FcpInitiatorIoCount; /* 80h */
  1648. } CONFIG_PAGE_FC_PORT_6, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_6,
  1649. FCPortPage6_t, MPI_POINTER pFCPortPage6_t;
  1650. #define MPI_FCPORTPAGE6_PAGEVERSION (0x00)
  1651. typedef struct _CONFIG_PAGE_FC_PORT_7
  1652. {
  1653. CONFIG_PAGE_HEADER Header; /* 00h */
  1654. U32 Reserved; /* 04h */
  1655. U8 PortSymbolicName[256]; /* 08h */
  1656. } CONFIG_PAGE_FC_PORT_7, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_7,
  1657. FCPortPage7_t, MPI_POINTER pFCPortPage7_t;
  1658. #define MPI_FCPORTPAGE7_PAGEVERSION (0x00)
  1659. typedef struct _CONFIG_PAGE_FC_PORT_8
  1660. {
  1661. CONFIG_PAGE_HEADER Header; /* 00h */
  1662. U32 BitVector[8]; /* 04h */
  1663. } CONFIG_PAGE_FC_PORT_8, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_8,
  1664. FCPortPage8_t, MPI_POINTER pFCPortPage8_t;
  1665. #define MPI_FCPORTPAGE8_PAGEVERSION (0x00)
  1666. typedef struct _CONFIG_PAGE_FC_PORT_9
  1667. {
  1668. CONFIG_PAGE_HEADER Header; /* 00h */
  1669. U32 Reserved; /* 04h */
  1670. U64 GlobalWWPN; /* 08h */
  1671. U64 GlobalWWNN; /* 10h */
  1672. U32 UnitType; /* 18h */
  1673. U32 PhysicalPortNumber; /* 1Ch */
  1674. U32 NumAttachedNodes; /* 20h */
  1675. U16 IPVersion; /* 24h */
  1676. U16 UDPPortNumber; /* 26h */
  1677. U8 IPAddress[16]; /* 28h */
  1678. U16 Reserved1; /* 38h */
  1679. U16 TopologyDiscoveryFlags; /* 3Ah */
  1680. } CONFIG_PAGE_FC_PORT_9, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_9,
  1681. FCPortPage9_t, MPI_POINTER pFCPortPage9_t;
  1682. #define MPI_FCPORTPAGE9_PAGEVERSION (0x00)
  1683. typedef struct _CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA
  1684. {
  1685. U8 Id; /* 10h */
  1686. U8 ExtId; /* 11h */
  1687. U8 Connector; /* 12h */
  1688. U8 Transceiver[8]; /* 13h */
  1689. U8 Encoding; /* 1Bh */
  1690. U8 BitRate_100mbs; /* 1Ch */
  1691. U8 Reserved1; /* 1Dh */
  1692. U8 Length9u_km; /* 1Eh */
  1693. U8 Length9u_100m; /* 1Fh */
  1694. U8 Length50u_10m; /* 20h */
  1695. U8 Length62p5u_10m; /* 21h */
  1696. U8 LengthCopper_m; /* 22h */
  1697. U8 Reseverved2; /* 22h */
  1698. U8 VendorName[16]; /* 24h */
  1699. U8 Reserved3; /* 34h */
  1700. U8 VendorOUI[3]; /* 35h */
  1701. U8 VendorPN[16]; /* 38h */
  1702. U8 VendorRev[4]; /* 48h */
  1703. U16 Wavelength; /* 4Ch */
  1704. U8 Reserved4; /* 4Eh */
  1705. U8 CC_BASE; /* 4Fh */
  1706. } CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA,
  1707. MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA,
  1708. FCPortPage10BaseSfpData_t, MPI_POINTER pFCPortPage10BaseSfpData_t;
  1709. #define MPI_FCPORT10_BASE_ID_UNKNOWN (0x00)
  1710. #define MPI_FCPORT10_BASE_ID_GBIC (0x01)
  1711. #define MPI_FCPORT10_BASE_ID_FIXED (0x02)
  1712. #define MPI_FCPORT10_BASE_ID_SFP (0x03)
  1713. #define MPI_FCPORT10_BASE_ID_SFP_MIN (0x04)
  1714. #define MPI_FCPORT10_BASE_ID_SFP_MAX (0x7F)
  1715. #define MPI_FCPORT10_BASE_ID_VEND_SPEC_MASK (0x80)
  1716. #define MPI_FCPORT10_BASE_EXTID_UNKNOWN (0x00)
  1717. #define MPI_FCPORT10_BASE_EXTID_MODDEF1 (0x01)
  1718. #define MPI_FCPORT10_BASE_EXTID_MODDEF2 (0x02)
  1719. #define MPI_FCPORT10_BASE_EXTID_MODDEF3 (0x03)
  1720. #define MPI_FCPORT10_BASE_EXTID_SEEPROM (0x04)
  1721. #define MPI_FCPORT10_BASE_EXTID_MODDEF5 (0x05)
  1722. #define MPI_FCPORT10_BASE_EXTID_MODDEF6 (0x06)
  1723. #define MPI_FCPORT10_BASE_EXTID_MODDEF7 (0x07)
  1724. #define MPI_FCPORT10_BASE_EXTID_VNDSPC_MASK (0x80)
  1725. #define MPI_FCPORT10_BASE_CONN_UNKNOWN (0x00)
  1726. #define MPI_FCPORT10_BASE_CONN_SC (0x01)
  1727. #define MPI_FCPORT10_BASE_CONN_COPPER1 (0x02)
  1728. #define MPI_FCPORT10_BASE_CONN_COPPER2 (0x03)
  1729. #define MPI_FCPORT10_BASE_CONN_BNC_TNC (0x04)
  1730. #define MPI_FCPORT10_BASE_CONN_COAXIAL (0x05)
  1731. #define MPI_FCPORT10_BASE_CONN_FIBERJACK (0x06)
  1732. #define MPI_FCPORT10_BASE_CONN_LC (0x07)
  1733. #define MPI_FCPORT10_BASE_CONN_MT_RJ (0x08)
  1734. #define MPI_FCPORT10_BASE_CONN_MU (0x09)
  1735. #define MPI_FCPORT10_BASE_CONN_SG (0x0A)
  1736. #define MPI_FCPORT10_BASE_CONN_OPT_PIGT (0x0B)
  1737. #define MPI_FCPORT10_BASE_CONN_RSV1_MIN (0x0C)
  1738. #define MPI_FCPORT10_BASE_CONN_RSV1_MAX (0x1F)
  1739. #define MPI_FCPORT10_BASE_CONN_HSSDC_II (0x20)
  1740. #define MPI_FCPORT10_BASE_CONN_CPR_PIGT (0x21)
  1741. #define MPI_FCPORT10_BASE_CONN_RSV2_MIN (0x22)
  1742. #define MPI_FCPORT10_BASE_CONN_RSV2_MAX (0x7F)
  1743. #define MPI_FCPORT10_BASE_CONN_VNDSPC_MASK (0x80)
  1744. #define MPI_FCPORT10_BASE_ENCODE_UNSPEC (0x00)
  1745. #define MPI_FCPORT10_BASE_ENCODE_8B10B (0x01)
  1746. #define MPI_FCPORT10_BASE_ENCODE_4B5B (0x02)
  1747. #define MPI_FCPORT10_BASE_ENCODE_NRZ (0x03)
  1748. #define MPI_FCPORT10_BASE_ENCODE_MANCHESTER (0x04)
  1749. typedef struct _CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA
  1750. {
  1751. U8 Options[2]; /* 50h */
  1752. U8 BitRateMax; /* 52h */
  1753. U8 BitRateMin; /* 53h */
  1754. U8 VendorSN[16]; /* 54h */
  1755. U8 DateCode[8]; /* 64h */
  1756. U8 DiagMonitoringType; /* 6Ch */
  1757. U8 EnhancedOptions; /* 6Dh */
  1758. U8 SFF8472Compliance; /* 6Eh */
  1759. U8 CC_EXT; /* 6Fh */
  1760. } CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA,
  1761. MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA,
  1762. FCPortPage10ExtendedSfpData_t, MPI_POINTER pFCPortPage10ExtendedSfpData_t;
  1763. #define MPI_FCPORT10_EXT_OPTION1_RATESEL (0x20)
  1764. #define MPI_FCPORT10_EXT_OPTION1_TX_DISABLE (0x10)
  1765. #define MPI_FCPORT10_EXT_OPTION1_TX_FAULT (0x08)
  1766. #define MPI_FCPORT10_EXT_OPTION1_LOS_INVERT (0x04)
  1767. #define MPI_FCPORT10_EXT_OPTION1_LOS (0x02)
  1768. typedef struct _CONFIG_PAGE_FC_PORT_10
  1769. {
  1770. CONFIG_PAGE_HEADER Header; /* 00h */
  1771. U8 Flags; /* 04h */
  1772. U8 Reserved1; /* 05h */
  1773. U16 Reserved2; /* 06h */
  1774. U32 HwConfig1; /* 08h */
  1775. U32 HwConfig2; /* 0Ch */
  1776. CONFIG_PAGE_FC_PORT_10_BASE_SFP_DATA Base; /* 10h */
  1777. CONFIG_PAGE_FC_PORT_10_EXTENDED_SFP_DATA Extended; /* 50h */
  1778. U8 VendorSpecific[32]; /* 70h */
  1779. } CONFIG_PAGE_FC_PORT_10, MPI_POINTER PTR_CONFIG_PAGE_FC_PORT_10,
  1780. FCPortPage10_t, MPI_POINTER pFCPortPage10_t;
  1781. #define MPI_FCPORTPAGE10_PAGEVERSION (0x01)
  1782. /* standard MODDEF pin definitions (from GBIC spec.) */
  1783. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_MASK (0x00000007)
  1784. #define MPI_FCPORTPAGE10_FLAGS_MODDEF2 (0x00000001)
  1785. #define MPI_FCPORTPAGE10_FLAGS_MODDEF1 (0x00000002)
  1786. #define MPI_FCPORTPAGE10_FLAGS_MODDEF0 (0x00000004)
  1787. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_NOGBIC (0x00000007)
  1788. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_CPR_IEEE_CX (0x00000006)
  1789. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_COPPER (0x00000005)
  1790. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_OPTICAL_LW (0x00000004)
  1791. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SEEPROM (0x00000003)
  1792. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SW_OPTICAL (0x00000002)
  1793. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_LX_IEEE_OPT_LW (0x00000001)
  1794. #define MPI_FCPORTPAGE10_FLAGS_MODDEF_SX_IEEE_OPT_SW (0x00000000)
  1795. #define MPI_FCPORTPAGE10_FLAGS_CC_BASE_OK (0x00000010)
  1796. #define MPI_FCPORTPAGE10_FLAGS_CC_EXT_OK (0x00000020)
  1797. /****************************************************************************
  1798. * FC Device Config Pages
  1799. ****************************************************************************/
  1800. typedef struct _CONFIG_PAGE_FC_DEVICE_0
  1801. {
  1802. CONFIG_PAGE_HEADER Header; /* 00h */
  1803. U64 WWNN; /* 04h */
  1804. U64 WWPN; /* 0Ch */
  1805. U32 PortIdentifier; /* 14h */
  1806. U8 Protocol; /* 18h */
  1807. U8 Flags; /* 19h */
  1808. U16 BBCredit; /* 1Ah */
  1809. U16 MaxRxFrameSize; /* 1Ch */
  1810. U8 ADISCHardALPA; /* 1Eh */
  1811. U8 PortNumber; /* 1Fh */
  1812. U8 FcPhLowestVersion; /* 20h */
  1813. U8 FcPhHighestVersion; /* 21h */
  1814. U8 CurrentTargetID; /* 22h */
  1815. U8 CurrentBus; /* 23h */
  1816. } CONFIG_PAGE_FC_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_FC_DEVICE_0,
  1817. FCDevicePage0_t, MPI_POINTER pFCDevicePage0_t;
  1818. #define MPI_FC_DEVICE_PAGE0_PAGEVERSION (0x03)
  1819. #define MPI_FC_DEVICE_PAGE0_FLAGS_TARGETID_BUS_VALID (0x01)
  1820. #define MPI_FC_DEVICE_PAGE0_FLAGS_PLOGI_INVALID (0x02)
  1821. #define MPI_FC_DEVICE_PAGE0_FLAGS_PRLI_INVALID (0x04)
  1822. #define MPI_FC_DEVICE_PAGE0_PROT_IP (0x01)
  1823. #define MPI_FC_DEVICE_PAGE0_PROT_FCP_TARGET (0x02)
  1824. #define MPI_FC_DEVICE_PAGE0_PROT_FCP_INITIATOR (0x04)
  1825. #define MPI_FC_DEVICE_PAGE0_PROT_FCP_RETRY (0x08)
  1826. #define MPI_FC_DEVICE_PAGE0_PGAD_PORT_MASK (MPI_FC_DEVICE_PGAD_PORT_MASK)
  1827. #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_MASK (MPI_FC_DEVICE_PGAD_FORM_MASK)
  1828. #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_NEXT_DID (MPI_FC_DEVICE_PGAD_FORM_NEXT_DID)
  1829. #define MPI_FC_DEVICE_PAGE0_PGAD_FORM_BUS_TID (MPI_FC_DEVICE_PGAD_FORM_BUS_TID)
  1830. #define MPI_FC_DEVICE_PAGE0_PGAD_DID_MASK (MPI_FC_DEVICE_PGAD_ND_DID_MASK)
  1831. #define MPI_FC_DEVICE_PAGE0_PGAD_BUS_MASK (MPI_FC_DEVICE_PGAD_BT_BUS_MASK)
  1832. #define MPI_FC_DEVICE_PAGE0_PGAD_BUS_SHIFT (MPI_FC_DEVICE_PGAD_BT_BUS_SHIFT)
  1833. #define MPI_FC_DEVICE_PAGE0_PGAD_TID_MASK (MPI_FC_DEVICE_PGAD_BT_TID_MASK)
  1834. #define MPI_FC_DEVICE_PAGE0_HARD_ALPA_UNKNOWN (0xFF)
  1835. /****************************************************************************
  1836. * RAID Volume Config Pages
  1837. ****************************************************************************/
  1838. typedef struct _RAID_VOL0_PHYS_DISK
  1839. {
  1840. U16 Reserved; /* 00h */
  1841. U8 PhysDiskMap; /* 02h */
  1842. U8 PhysDiskNum; /* 03h */
  1843. } RAID_VOL0_PHYS_DISK, MPI_POINTER PTR_RAID_VOL0_PHYS_DISK,
  1844. RaidVol0PhysDisk_t, MPI_POINTER pRaidVol0PhysDisk_t;
  1845. #define MPI_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1846. #define MPI_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1847. typedef struct _RAID_VOL0_STATUS
  1848. {
  1849. U8 Flags; /* 00h */
  1850. U8 State; /* 01h */
  1851. U16 Reserved; /* 02h */
  1852. } RAID_VOL0_STATUS, MPI_POINTER PTR_RAID_VOL0_STATUS,
  1853. RaidVol0Status_t, MPI_POINTER pRaidVol0Status_t;
  1854. /* RAID Volume Page 0 VolumeStatus defines */
  1855. #define MPI_RAIDVOL0_STATUS_FLAG_ENABLED (0x01)
  1856. #define MPI_RAIDVOL0_STATUS_FLAG_QUIESCED (0x02)
  1857. #define MPI_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x04)
  1858. #define MPI_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x08)
  1859. #define MPI_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x10)
  1860. #define MPI_RAIDVOL0_STATUS_STATE_OPTIMAL (0x00)
  1861. #define MPI_RAIDVOL0_STATUS_STATE_DEGRADED (0x01)
  1862. #define MPI_RAIDVOL0_STATUS_STATE_FAILED (0x02)
  1863. #define MPI_RAIDVOL0_STATUS_STATE_MISSING (0x03)
  1864. typedef struct _RAID_VOL0_SETTINGS
  1865. {
  1866. U16 Settings; /* 00h */
  1867. U8 HotSparePool; /* 01h */ /* MPI_RAID_HOT_SPARE_POOL_ */
  1868. U8 Reserved; /* 02h */
  1869. } RAID_VOL0_SETTINGS, MPI_POINTER PTR_RAID_VOL0_SETTINGS,
  1870. RaidVol0Settings, MPI_POINTER pRaidVol0Settings;
  1871. /* RAID Volume Page 0 VolumeSettings defines */
  1872. #define MPI_RAIDVOL0_SETTING_WRITE_CACHING_ENABLE (0x0001)
  1873. #define MPI_RAIDVOL0_SETTING_OFFLINE_ON_SMART (0x0002)
  1874. #define MPI_RAIDVOL0_SETTING_AUTO_CONFIGURE (0x0004)
  1875. #define MPI_RAIDVOL0_SETTING_PRIORITY_RESYNC (0x0008)
  1876. #define MPI_RAIDVOL0_SETTING_FAST_DATA_SCRUBBING_0102 (0x0020) /* obsolete */
  1877. #define MPI_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0010)
  1878. #define MPI_RAIDVOL0_SETTING_USE_DEFAULTS (0x8000)
  1879. /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1880. #define MPI_RAID_HOT_SPARE_POOL_0 (0x01)
  1881. #define MPI_RAID_HOT_SPARE_POOL_1 (0x02)
  1882. #define MPI_RAID_HOT_SPARE_POOL_2 (0x04)
  1883. #define MPI_RAID_HOT_SPARE_POOL_3 (0x08)
  1884. #define MPI_RAID_HOT_SPARE_POOL_4 (0x10)
  1885. #define MPI_RAID_HOT_SPARE_POOL_5 (0x20)
  1886. #define MPI_RAID_HOT_SPARE_POOL_6 (0x40)
  1887. #define MPI_RAID_HOT_SPARE_POOL_7 (0x80)
  1888. /*
  1889. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1890. * one and check Header.PageLength at runtime.
  1891. */
  1892. #ifndef MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1893. #define MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1894. #endif
  1895. typedef struct _CONFIG_PAGE_RAID_VOL_0
  1896. {
  1897. CONFIG_PAGE_HEADER Header; /* 00h */
  1898. U8 VolumeID; /* 04h */
  1899. U8 VolumeBus; /* 05h */
  1900. U8 VolumeIOC; /* 06h */
  1901. U8 VolumeType; /* 07h */ /* MPI_RAID_VOL_TYPE_ */
  1902. RAID_VOL0_STATUS VolumeStatus; /* 08h */
  1903. RAID_VOL0_SETTINGS VolumeSettings; /* 0Ch */
  1904. U32 MaxLBA; /* 10h */
  1905. U32 MaxLBAHigh; /* 14h */
  1906. U32 StripeSize; /* 18h */
  1907. U32 Reserved2; /* 1Ch */
  1908. U32 Reserved3; /* 20h */
  1909. U8 NumPhysDisks; /* 24h */
  1910. U8 DataScrubRate; /* 25h */
  1911. U8 ResyncRate; /* 26h */
  1912. U8 InactiveStatus; /* 27h */
  1913. RAID_VOL0_PHYS_DISK PhysDisk[MPI_RAID_VOL_PAGE_0_PHYSDISK_MAX];/* 28h */
  1914. } CONFIG_PAGE_RAID_VOL_0, MPI_POINTER PTR_CONFIG_PAGE_RAID_VOL_0,
  1915. RaidVolumePage0_t, MPI_POINTER pRaidVolumePage0_t;
  1916. #define MPI_RAIDVOLPAGE0_PAGEVERSION (0x06)
  1917. /* values for RAID Volume Page 0 InactiveStatus field */
  1918. #define MPI_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1919. #define MPI_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1920. #define MPI_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1921. #define MPI_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1922. #define MPI_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1923. #define MPI_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1924. #define MPI_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1925. typedef struct _CONFIG_PAGE_RAID_VOL_1
  1926. {
  1927. CONFIG_PAGE_HEADER Header; /* 00h */
  1928. U8 VolumeID; /* 01h */
  1929. U8 VolumeBus; /* 02h */
  1930. U8 VolumeIOC; /* 03h */
  1931. U8 Reserved0; /* 04h */
  1932. U8 GUID[24]; /* 05h */
  1933. U8 Name[32]; /* 20h */
  1934. U64 WWID; /* 40h */
  1935. U32 Reserved1; /* 48h */
  1936. U32 Reserved2; /* 4Ch */
  1937. } CONFIG_PAGE_RAID_VOL_1, MPI_POINTER PTR_CONFIG_PAGE_RAID_VOL_1,
  1938. RaidVolumePage1_t, MPI_POINTER pRaidVolumePage1_t;
  1939. #define MPI_RAIDVOLPAGE1_PAGEVERSION (0x01)
  1940. /****************************************************************************
  1941. * RAID Physical Disk Config Pages
  1942. ****************************************************************************/
  1943. typedef struct _RAID_PHYS_DISK0_ERROR_DATA
  1944. {
  1945. U8 ErrorCdbByte; /* 00h */
  1946. U8 ErrorSenseKey; /* 01h */
  1947. U16 Reserved; /* 02h */
  1948. U16 ErrorCount; /* 04h */
  1949. U8 ErrorASC; /* 06h */
  1950. U8 ErrorASCQ; /* 07h */
  1951. U16 SmartCount; /* 08h */
  1952. U8 SmartASC; /* 0Ah */
  1953. U8 SmartASCQ; /* 0Bh */
  1954. } RAID_PHYS_DISK0_ERROR_DATA, MPI_POINTER PTR_RAID_PHYS_DISK0_ERROR_DATA,
  1955. RaidPhysDisk0ErrorData_t, MPI_POINTER pRaidPhysDisk0ErrorData_t;
  1956. typedef struct _RAID_PHYS_DISK_INQUIRY_DATA
  1957. {
  1958. U8 VendorID[8]; /* 00h */
  1959. U8 ProductID[16]; /* 08h */
  1960. U8 ProductRevLevel[4]; /* 18h */
  1961. U8 Info[32]; /* 1Ch */
  1962. } RAID_PHYS_DISK0_INQUIRY_DATA, MPI_POINTER PTR_RAID_PHYS_DISK0_INQUIRY_DATA,
  1963. RaidPhysDisk0InquiryData, MPI_POINTER pRaidPhysDisk0InquiryData;
  1964. typedef struct _RAID_PHYS_DISK0_SETTINGS
  1965. {
  1966. U8 SepID; /* 00h */
  1967. U8 SepBus; /* 01h */
  1968. U8 HotSparePool; /* 02h */ /* MPI_RAID_HOT_SPARE_POOL_ */
  1969. U8 PhysDiskSettings; /* 03h */
  1970. } RAID_PHYS_DISK0_SETTINGS, MPI_POINTER PTR_RAID_PHYS_DISK0_SETTINGS,
  1971. RaidPhysDiskSettings_t, MPI_POINTER pRaidPhysDiskSettings_t;
  1972. typedef struct _RAID_PHYS_DISK0_STATUS
  1973. {
  1974. U8 Flags; /* 00h */
  1975. U8 State; /* 01h */
  1976. U16 Reserved; /* 02h */
  1977. } RAID_PHYS_DISK0_STATUS, MPI_POINTER PTR_RAID_PHYS_DISK0_STATUS,
  1978. RaidPhysDiskStatus_t, MPI_POINTER pRaidPhysDiskStatus_t;
  1979. /* RAID Volume 2 IM Physical Disk DiskStatus flags */
  1980. #define MPI_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x01)
  1981. #define MPI_PHYSDISK0_STATUS_FLAG_QUIESCED (0x02)
  1982. #define MPI_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x04)
  1983. #define MPI_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00)
  1984. #define MPI_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x08)
  1985. #define MPI_PHYSDISK0_STATUS_ONLINE (0x00)
  1986. #define MPI_PHYSDISK0_STATUS_MISSING (0x01)
  1987. #define MPI_PHYSDISK0_STATUS_NOT_COMPATIBLE (0x02)
  1988. #define MPI_PHYSDISK0_STATUS_FAILED (0x03)
  1989. #define MPI_PHYSDISK0_STATUS_INITIALIZING (0x04)
  1990. #define MPI_PHYSDISK0_STATUS_OFFLINE_REQUESTED (0x05)
  1991. #define MPI_PHYSDISK0_STATUS_FAILED_REQUESTED (0x06)
  1992. #define MPI_PHYSDISK0_STATUS_OTHER_OFFLINE (0xFF)
  1993. typedef struct _CONFIG_PAGE_RAID_PHYS_DISK_0
  1994. {
  1995. CONFIG_PAGE_HEADER Header; /* 00h */
  1996. U8 PhysDiskID; /* 04h */
  1997. U8 PhysDiskBus; /* 05h */
  1998. U8 PhysDiskIOC; /* 06h */
  1999. U8 PhysDiskNum; /* 07h */
  2000. RAID_PHYS_DISK0_SETTINGS PhysDiskSettings; /* 08h */
  2001. U32 Reserved1; /* 0Ch */
  2002. U8 ExtDiskIdentifier[8]; /* 10h */
  2003. U8 DiskIdentifier[16]; /* 18h */
  2004. RAID_PHYS_DISK0_INQUIRY_DATA InquiryData; /* 28h */
  2005. RAID_PHYS_DISK0_STATUS PhysDiskStatus; /* 64h */
  2006. U32 MaxLBA; /* 68h */
  2007. RAID_PHYS_DISK0_ERROR_DATA ErrorData; /* 6Ch */
  2008. } CONFIG_PAGE_RAID_PHYS_DISK_0, MPI_POINTER PTR_CONFIG_PAGE_RAID_PHYS_DISK_0,
  2009. RaidPhysDiskPage0_t, MPI_POINTER pRaidPhysDiskPage0_t;
  2010. #define MPI_RAIDPHYSDISKPAGE0_PAGEVERSION (0x02)
  2011. typedef struct _RAID_PHYS_DISK1_PATH
  2012. {
  2013. U8 PhysDiskID; /* 00h */
  2014. U8 PhysDiskBus; /* 01h */
  2015. U16 Reserved1; /* 02h */
  2016. U64 WWID; /* 04h */
  2017. U64 OwnerWWID; /* 0Ch */
  2018. U8 OwnerIdentifier; /* 14h */
  2019. U8 Reserved2; /* 15h */
  2020. U16 Flags; /* 16h */
  2021. } RAID_PHYS_DISK1_PATH, MPI_POINTER PTR_RAID_PHYS_DISK1_PATH,
  2022. RaidPhysDisk1Path_t, MPI_POINTER pRaidPhysDisk1Path_t;
  2023. /* RAID Physical Disk Page 1 Flags field defines */
  2024. #define MPI_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  2025. #define MPI_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  2026. typedef struct _CONFIG_PAGE_RAID_PHYS_DISK_1
  2027. {
  2028. CONFIG_PAGE_HEADER Header; /* 00h */
  2029. U8 NumPhysDiskPaths; /* 04h */
  2030. U8 PhysDiskNum; /* 05h */
  2031. U16 Reserved2; /* 06h */
  2032. U32 Reserved1; /* 08h */
  2033. RAID_PHYS_DISK1_PATH Path[1]; /* 0Ch */
  2034. } CONFIG_PAGE_RAID_PHYS_DISK_1, MPI_POINTER PTR_CONFIG_PAGE_RAID_PHYS_DISK_1,
  2035. RaidPhysDiskPage1_t, MPI_POINTER pRaidPhysDiskPage1_t;
  2036. #define MPI_RAIDPHYSDISKPAGE1_PAGEVERSION (0x00)
  2037. /****************************************************************************
  2038. * LAN Config Pages
  2039. ****************************************************************************/
  2040. typedef struct _CONFIG_PAGE_LAN_0
  2041. {
  2042. ConfigPageHeader_t Header; /* 00h */
  2043. U16 TxRxModes; /* 04h */
  2044. U16 Reserved; /* 06h */
  2045. U32 PacketPrePad; /* 08h */
  2046. } CONFIG_PAGE_LAN_0, MPI_POINTER PTR_CONFIG_PAGE_LAN_0,
  2047. LANPage0_t, MPI_POINTER pLANPage0_t;
  2048. #define MPI_LAN_PAGE0_PAGEVERSION (0x01)
  2049. #define MPI_LAN_PAGE0_RETURN_LOOPBACK (0x0000)
  2050. #define MPI_LAN_PAGE0_SUPPRESS_LOOPBACK (0x0001)
  2051. #define MPI_LAN_PAGE0_LOOPBACK_MASK (0x0001)
  2052. typedef struct _CONFIG_PAGE_LAN_1
  2053. {
  2054. ConfigPageHeader_t Header; /* 00h */
  2055. U16 Reserved; /* 04h */
  2056. U8 CurrentDeviceState; /* 06h */
  2057. U8 Reserved1; /* 07h */
  2058. U32 MinPacketSize; /* 08h */
  2059. U32 MaxPacketSize; /* 0Ch */
  2060. U32 HardwareAddressLow; /* 10h */
  2061. U32 HardwareAddressHigh; /* 14h */
  2062. U32 MaxWireSpeedLow; /* 18h */
  2063. U32 MaxWireSpeedHigh; /* 1Ch */
  2064. U32 BucketsRemaining; /* 20h */
  2065. U32 MaxReplySize; /* 24h */
  2066. U32 NegWireSpeedLow; /* 28h */
  2067. U32 NegWireSpeedHigh; /* 2Ch */
  2068. } CONFIG_PAGE_LAN_1, MPI_POINTER PTR_CONFIG_PAGE_LAN_1,
  2069. LANPage1_t, MPI_POINTER pLANPage1_t;
  2070. #define MPI_LAN_PAGE1_PAGEVERSION (0x03)
  2071. #define MPI_LAN_PAGE1_DEV_STATE_RESET (0x00)
  2072. #define MPI_LAN_PAGE1_DEV_STATE_OPERATIONAL (0x01)
  2073. /****************************************************************************
  2074. * Inband Config Pages
  2075. ****************************************************************************/
  2076. typedef struct _CONFIG_PAGE_INBAND_0
  2077. {
  2078. CONFIG_PAGE_HEADER Header; /* 00h */
  2079. MPI_VERSION_FORMAT InbandVersion; /* 04h */
  2080. U16 MaximumBuffers; /* 08h */
  2081. U16 Reserved1; /* 0Ah */
  2082. } CONFIG_PAGE_INBAND_0, MPI_POINTER PTR_CONFIG_PAGE_INBAND_0,
  2083. InbandPage0_t, MPI_POINTER pInbandPage0_t;
  2084. #define MPI_INBAND_PAGEVERSION (0x00)
  2085. /****************************************************************************
  2086. * SAS IO Unit Config Pages
  2087. ****************************************************************************/
  2088. typedef struct _MPI_SAS_IO_UNIT0_PHY_DATA
  2089. {
  2090. U8 Port; /* 00h */
  2091. U8 PortFlags; /* 01h */
  2092. U8 PhyFlags; /* 02h */
  2093. U8 NegotiatedLinkRate; /* 03h */
  2094. U32 ControllerPhyDeviceInfo;/* 04h */
  2095. U16 AttachedDeviceHandle; /* 08h */
  2096. U16 ControllerDevHandle; /* 0Ah */
  2097. U32 DiscoveryStatus; /* 0Ch */
  2098. } MPI_SAS_IO_UNIT0_PHY_DATA, MPI_POINTER PTR_MPI_SAS_IO_UNIT0_PHY_DATA,
  2099. SasIOUnit0PhyData, MPI_POINTER pSasIOUnit0PhyData;
  2100. /*
  2101. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2102. * one and check Header.PageLength at runtime.
  2103. */
  2104. #ifndef MPI_SAS_IOUNIT0_PHY_MAX
  2105. #define MPI_SAS_IOUNIT0_PHY_MAX (1)
  2106. #endif
  2107. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_0
  2108. {
  2109. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2110. U16 NvdataVersionDefault; /* 08h */
  2111. U16 NvdataVersionPersistent; /* 0Ah */
  2112. U8 NumPhys; /* 0Ch */
  2113. U8 Reserved2; /* 0Dh */
  2114. U16 Reserved3; /* 0Eh */
  2115. MPI_SAS_IO_UNIT0_PHY_DATA PhyData[MPI_SAS_IOUNIT0_PHY_MAX]; /* 10h */
  2116. } CONFIG_PAGE_SAS_IO_UNIT_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_0,
  2117. SasIOUnitPage0_t, MPI_POINTER pSasIOUnitPage0_t;
  2118. #define MPI_SASIOUNITPAGE0_PAGEVERSION (0x04)
  2119. /* values for SAS IO Unit Page 0 PortFlags */
  2120. #define MPI_SAS_IOUNIT0_PORT_FLAGS_DISCOVERY_IN_PROGRESS (0x08)
  2121. #define MPI_SAS_IOUNIT0_PORT_FLAGS_0_TARGET_IOC_NUM (0x00)
  2122. #define MPI_SAS_IOUNIT0_PORT_FLAGS_1_TARGET_IOC_NUM (0x04)
  2123. #define MPI_SAS_IOUNIT0_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  2124. /* values for SAS IO Unit Page 0 PhyFlags */
  2125. #define MPI_SAS_IOUNIT0_PHY_FLAGS_PHY_DISABLED (0x04)
  2126. #define MPI_SAS_IOUNIT0_PHY_FLAGS_TX_INVERT (0x02)
  2127. #define MPI_SAS_IOUNIT0_PHY_FLAGS_RX_INVERT (0x01)
  2128. /* values for SAS IO Unit Page 0 NegotiatedLinkRate */
  2129. #define MPI_SAS_IOUNIT0_RATE_UNKNOWN (0x00)
  2130. #define MPI_SAS_IOUNIT0_RATE_PHY_DISABLED (0x01)
  2131. #define MPI_SAS_IOUNIT0_RATE_FAILED_SPEED_NEGOTIATION (0x02)
  2132. #define MPI_SAS_IOUNIT0_RATE_SATA_OOB_COMPLETE (0x03)
  2133. #define MPI_SAS_IOUNIT0_RATE_1_5 (0x08)
  2134. #define MPI_SAS_IOUNIT0_RATE_3_0 (0x09)
  2135. /* see mpi_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  2136. /* values for SAS IO Unit Page 0 DiscoveryStatus */
  2137. #define MPI_SAS_IOUNIT0_DS_LOOP_DETECTED (0x00000001)
  2138. #define MPI_SAS_IOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  2139. #define MPI_SAS_IOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  2140. #define MPI_SAS_IOUNIT0_DS_EXPANDER_ERR (0x00000008)
  2141. #define MPI_SAS_IOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  2142. #define MPI_SAS_IOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  2143. #define MPI_SAS_IOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  2144. #define MPI_SAS_IOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  2145. #define MPI_SAS_IOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  2146. #define MPI_SAS_IOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  2147. #define MPI_SAS_IOUNIT0_DS_TABLE_LINK (0x00000400)
  2148. #define MPI_SAS_IOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  2149. #define MPI_SAS_IOUNIT0_DS_MAX_SATA_TARGETS (0x00001000)
  2150. typedef struct _MPI_SAS_IO_UNIT1_PHY_DATA
  2151. {
  2152. U8 Port; /* 00h */
  2153. U8 PortFlags; /* 01h */
  2154. U8 PhyFlags; /* 02h */
  2155. U8 MaxMinLinkRate; /* 03h */
  2156. U32 ControllerPhyDeviceInfo; /* 04h */
  2157. U16 MaxTargetPortConnectTime; /* 08h */
  2158. U16 Reserved1; /* 0Ah */
  2159. } MPI_SAS_IO_UNIT1_PHY_DATA, MPI_POINTER PTR_MPI_SAS_IO_UNIT1_PHY_DATA,
  2160. SasIOUnit1PhyData, MPI_POINTER pSasIOUnit1PhyData;
  2161. /*
  2162. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2163. * one and check Header.PageLength at runtime.
  2164. */
  2165. #ifndef MPI_SAS_IOUNIT1_PHY_MAX
  2166. #define MPI_SAS_IOUNIT1_PHY_MAX (1)
  2167. #endif
  2168. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_1
  2169. {
  2170. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2171. U16 ControlFlags; /* 08h */
  2172. U16 MaxNumSATATargets; /* 0Ah */
  2173. U16 AdditionalControlFlags; /* 0Ch */
  2174. U16 Reserved1; /* 0Eh */
  2175. U8 NumPhys; /* 10h */
  2176. U8 SATAMaxQDepth; /* 11h */
  2177. U8 ReportDeviceMissingDelay; /* 12h */
  2178. U8 IODeviceMissingDelay; /* 13h */
  2179. MPI_SAS_IO_UNIT1_PHY_DATA PhyData[MPI_SAS_IOUNIT1_PHY_MAX]; /* 14h */
  2180. } CONFIG_PAGE_SAS_IO_UNIT_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_1,
  2181. SasIOUnitPage1_t, MPI_POINTER pSasIOUnitPage1_t;
  2182. #define MPI_SASIOUNITPAGE1_PAGEVERSION (0x06)
  2183. /* values for SAS IO Unit Page 1 ControlFlags */
  2184. #define MPI_SAS_IOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  2185. #define MPI_SAS_IOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  2186. #define MPI_SAS_IOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  2187. #define MPI_SAS_IOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  2188. #define MPI_SAS_IOUNIT1_CONTROL_DISABLE_SAS_HASH (0x0800)
  2189. #define MPI_SAS_IOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  2190. #define MPI_SAS_IOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  2191. #define MPI_SAS_IOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x00)
  2192. #define MPI_SAS_IOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x01)
  2193. #define MPI_SAS_IOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x02)
  2194. #define MPI_SAS_IOUNIT1_CONTROL_POSTPONE_SATA_INIT (0x0100)
  2195. #define MPI_SAS_IOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  2196. #define MPI_SAS_IOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  2197. #define MPI_SAS_IOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  2198. #define MPI_SAS_IOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  2199. #define MPI_SAS_IOUNIT1_CONTROL_PHY_ENABLE_ORDER_HIGH (0x0008)
  2200. #define MPI_SAS_IOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  2201. #define MPI_SAS_IOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  2202. #define MPI_SAS_IOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  2203. /* values for SAS IO Unit Page 1 AdditionalControlFlags */
  2204. #define MPI_SAS_IOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  2205. /* defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  2206. #define MPI_SAS_IOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  2207. #define MPI_SAS_IOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  2208. /* values for SAS IO Unit Page 1 PortFlags */
  2209. #define MPI_SAS_IOUNIT1_PORT_FLAGS_0_TARGET_IOC_NUM (0x00)
  2210. #define MPI_SAS_IOUNIT1_PORT_FLAGS_1_TARGET_IOC_NUM (0x04)
  2211. #define MPI_SAS_IOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  2212. /* values for SAS IO Unit Page 0 PhyFlags */
  2213. #define MPI_SAS_IOUNIT1_PHY_FLAGS_PHY_DISABLE (0x04)
  2214. #define MPI_SAS_IOUNIT1_PHY_FLAGS_TX_INVERT (0x02)
  2215. #define MPI_SAS_IOUNIT1_PHY_FLAGS_RX_INVERT (0x01)
  2216. /* values for SAS IO Unit Page 0 MaxMinLinkRate */
  2217. #define MPI_SAS_IOUNIT1_MAX_RATE_MASK (0xF0)
  2218. #define MPI_SAS_IOUNIT1_MAX_RATE_1_5 (0x80)
  2219. #define MPI_SAS_IOUNIT1_MAX_RATE_3_0 (0x90)
  2220. #define MPI_SAS_IOUNIT1_MIN_RATE_MASK (0x0F)
  2221. #define MPI_SAS_IOUNIT1_MIN_RATE_1_5 (0x08)
  2222. #define MPI_SAS_IOUNIT1_MIN_RATE_3_0 (0x09)
  2223. /* see mpi_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  2224. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_2
  2225. {
  2226. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2227. U8 NumDevsPerEnclosure; /* 08h */
  2228. U8 Reserved1; /* 09h */
  2229. U16 Reserved2; /* 0Ah */
  2230. U16 MaxPersistentIDs; /* 0Ch */
  2231. U16 NumPersistentIDsUsed; /* 0Eh */
  2232. U8 Status; /* 10h */
  2233. U8 Flags; /* 11h */
  2234. U16 MaxNumPhysicalMappedIDs;/* 12h */
  2235. } CONFIG_PAGE_SAS_IO_UNIT_2, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_2,
  2236. SasIOUnitPage2_t, MPI_POINTER pSasIOUnitPage2_t;
  2237. #define MPI_SASIOUNITPAGE2_PAGEVERSION (0x05)
  2238. /* values for SAS IO Unit Page 2 Status field */
  2239. #define MPI_SAS_IOUNIT2_STATUS_DISABLED_PERSISTENT_MAPPINGS (0x02)
  2240. #define MPI_SAS_IOUNIT2_STATUS_FULL_PERSISTENT_MAPPINGS (0x01)
  2241. /* values for SAS IO Unit Page 2 Flags field */
  2242. #define MPI_SAS_IOUNIT2_FLAGS_DISABLE_PERSISTENT_MAPPINGS (0x01)
  2243. /* Physical Mapping Modes */
  2244. #define MPI_SAS_IOUNIT2_FLAGS_MASK_PHYS_MAP_MODE (0x0E)
  2245. #define MPI_SAS_IOUNIT2_FLAGS_SHIFT_PHYS_MAP_MODE (1)
  2246. #define MPI_SAS_IOUNIT2_FLAGS_NO_PHYS_MAP (0x00)
  2247. #define MPI_SAS_IOUNIT2_FLAGS_DIRECT_ATTACH_PHYS_MAP (0x01)
  2248. #define MPI_SAS_IOUNIT2_FLAGS_ENCLOSURE_SLOT_PHYS_MAP (0x02)
  2249. #define MPI_SAS_IOUNIT2_FLAGS_HOST_ASSIGNED_PHYS_MAP (0x07)
  2250. #define MPI_SAS_IOUNIT2_FLAGS_RESERVE_ID_0_FOR_BOOT (0x10)
  2251. #define MPI_SAS_IOUNIT2_FLAGS_DA_STARTING_SLOT (0x20)
  2252. typedef struct _CONFIG_PAGE_SAS_IO_UNIT_3
  2253. {
  2254. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2255. U32 Reserved1; /* 08h */
  2256. U32 MaxInvalidDwordCount; /* 0Ch */
  2257. U32 InvalidDwordCountTime; /* 10h */
  2258. U32 MaxRunningDisparityErrorCount; /* 14h */
  2259. U32 RunningDisparityErrorTime; /* 18h */
  2260. U32 MaxLossDwordSynchCount; /* 1Ch */
  2261. U32 LossDwordSynchCountTime; /* 20h */
  2262. U32 MaxPhyResetProblemCount; /* 24h */
  2263. U32 PhyResetProblemTime; /* 28h */
  2264. } CONFIG_PAGE_SAS_IO_UNIT_3, MPI_POINTER PTR_CONFIG_PAGE_SAS_IO_UNIT_3,
  2265. SasIOUnitPage3_t, MPI_POINTER pSasIOUnitPage3_t;
  2266. #define MPI_SASIOUNITPAGE3_PAGEVERSION (0x00)
  2267. /****************************************************************************
  2268. * SAS Expander Config Pages
  2269. ****************************************************************************/
  2270. typedef struct _CONFIG_PAGE_SAS_EXPANDER_0
  2271. {
  2272. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2273. U8 PhysicalPort; /* 08h */
  2274. U8 Reserved1; /* 09h */
  2275. U16 EnclosureHandle; /* 0Ah */
  2276. U64 SASAddress; /* 0Ch */
  2277. U32 DiscoveryStatus; /* 14h */
  2278. U16 DevHandle; /* 18h */
  2279. U16 ParentDevHandle; /* 1Ah */
  2280. U16 ExpanderChangeCount; /* 1Ch */
  2281. U16 ExpanderRouteIndexes; /* 1Eh */
  2282. U8 NumPhys; /* 20h */
  2283. U8 SASLevel; /* 21h */
  2284. U8 Flags; /* 22h */
  2285. U8 Reserved3; /* 23h */
  2286. } CONFIG_PAGE_SAS_EXPANDER_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_EXPANDER_0,
  2287. SasExpanderPage0_t, MPI_POINTER pSasExpanderPage0_t;
  2288. #define MPI_SASEXPANDER0_PAGEVERSION (0x03)
  2289. /* values for SAS Expander Page 0 DiscoveryStatus field */
  2290. #define MPI_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  2291. #define MPI_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  2292. #define MPI_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  2293. #define MPI_SAS_EXPANDER0_DS_EXPANDER_ERR (0x00000008)
  2294. #define MPI_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  2295. #define MPI_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  2296. #define MPI_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  2297. #define MPI_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  2298. #define MPI_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  2299. #define MPI_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  2300. #define MPI_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  2301. #define MPI_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  2302. /* values for SAS Expander Page 0 Flags field */
  2303. #define MPI_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x02)
  2304. #define MPI_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x01)
  2305. typedef struct _CONFIG_PAGE_SAS_EXPANDER_1
  2306. {
  2307. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2308. U8 PhysicalPort; /* 08h */
  2309. U8 Reserved1; /* 09h */
  2310. U16 Reserved2; /* 0Ah */
  2311. U8 NumPhys; /* 0Ch */
  2312. U8 Phy; /* 0Dh */
  2313. U16 NumTableEntriesProgrammed; /* 0Eh */
  2314. U8 ProgrammedLinkRate; /* 10h */
  2315. U8 HwLinkRate; /* 11h */
  2316. U16 AttachedDevHandle; /* 12h */
  2317. U32 PhyInfo; /* 14h */
  2318. U32 AttachedDeviceInfo; /* 18h */
  2319. U16 OwnerDevHandle; /* 1Ch */
  2320. U8 ChangeCount; /* 1Eh */
  2321. U8 NegotiatedLinkRate; /* 1Fh */
  2322. U8 PhyIdentifier; /* 20h */
  2323. U8 AttachedPhyIdentifier; /* 21h */
  2324. U8 Reserved3; /* 22h */
  2325. U8 DiscoveryInfo; /* 23h */
  2326. U32 Reserved4; /* 24h */
  2327. } CONFIG_PAGE_SAS_EXPANDER_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_EXPANDER_1,
  2328. SasExpanderPage1_t, MPI_POINTER pSasExpanderPage1_t;
  2329. #define MPI_SASEXPANDER1_PAGEVERSION (0x01)
  2330. /* use MPI_SAS_PHY0_PRATE_ defines for ProgrammedLinkRate */
  2331. /* use MPI_SAS_PHY0_HWRATE_ defines for HwLinkRate */
  2332. /* use MPI_SAS_PHY0_PHYINFO_ defines for PhyInfo */
  2333. /* see mpi_sas.h for values for SAS Expander Page 1 AttachedDeviceInfo values */
  2334. /* values for SAS Expander Page 1 DiscoveryInfo field */
  2335. #define MPI_SAS_EXPANDER1_DISCINFO_BAD_PHY DISABLED (0x04)
  2336. #define MPI_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  2337. #define MPI_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  2338. /* values for SAS Expander Page 1 NegotiatedLinkRate field */
  2339. #define MPI_SAS_EXPANDER1_NEG_RATE_UNKNOWN (0x00)
  2340. #define MPI_SAS_EXPANDER1_NEG_RATE_PHY_DISABLED (0x01)
  2341. #define MPI_SAS_EXPANDER1_NEG_RATE_FAILED_NEGOTIATION (0x02)
  2342. #define MPI_SAS_EXPANDER1_NEG_RATE_SATA_OOB_COMPLETE (0x03)
  2343. #define MPI_SAS_EXPANDER1_NEG_RATE_1_5 (0x08)
  2344. #define MPI_SAS_EXPANDER1_NEG_RATE_3_0 (0x09)
  2345. /****************************************************************************
  2346. * SAS Device Config Pages
  2347. ****************************************************************************/
  2348. typedef struct _CONFIG_PAGE_SAS_DEVICE_0
  2349. {
  2350. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2351. U16 Slot; /* 08h */
  2352. U16 EnclosureHandle; /* 0Ah */
  2353. U64 SASAddress; /* 0Ch */
  2354. U16 ParentDevHandle; /* 14h */
  2355. U8 PhyNum; /* 16h */
  2356. U8 AccessStatus; /* 17h */
  2357. U16 DevHandle; /* 18h */
  2358. U8 TargetID; /* 1Ah */
  2359. U8 Bus; /* 1Bh */
  2360. U32 DeviceInfo; /* 1Ch */
  2361. U16 Flags; /* 20h */
  2362. U8 PhysicalPort; /* 22h */
  2363. U8 Reserved2; /* 23h */
  2364. } CONFIG_PAGE_SAS_DEVICE_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_0,
  2365. SasDevicePage0_t, MPI_POINTER pSasDevicePage0_t;
  2366. #define MPI_SASDEVICE0_PAGEVERSION (0x04)
  2367. /* values for SAS Device Page 0 AccessStatus field */
  2368. #define MPI_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2369. #define MPI_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  2370. #define MPI_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  2371. /* values for SAS Device Page 0 Flags field */
  2372. #define MPI_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  2373. #define MPI_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  2374. #define MPI_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  2375. #define MPI_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  2376. #define MPI_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  2377. #define MPI_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  2378. #define MPI_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  2379. #define MPI_SAS_DEVICE0_FLAGS_MAPPING_PERSISTENT (0x0004)
  2380. #define MPI_SAS_DEVICE0_FLAGS_DEVICE_MAPPED (0x0002)
  2381. #define MPI_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2382. /* see mpi_sas.h for values for SAS Device Page 0 DeviceInfo values */
  2383. typedef struct _CONFIG_PAGE_SAS_DEVICE_1
  2384. {
  2385. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2386. U32 Reserved1; /* 08h */
  2387. U64 SASAddress; /* 0Ch */
  2388. U32 Reserved2; /* 14h */
  2389. U16 DevHandle; /* 18h */
  2390. U8 TargetID; /* 1Ah */
  2391. U8 Bus; /* 1Bh */
  2392. U8 InitialRegDeviceFIS[20];/* 1Ch */
  2393. } CONFIG_PAGE_SAS_DEVICE_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_1,
  2394. SasDevicePage1_t, MPI_POINTER pSasDevicePage1_t;
  2395. #define MPI_SASDEVICE1_PAGEVERSION (0x00)
  2396. typedef struct _CONFIG_PAGE_SAS_DEVICE_2
  2397. {
  2398. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2399. U64 PhysicalIdentifier; /* 08h */
  2400. U32 EnclosureMapping; /* 10h */
  2401. } CONFIG_PAGE_SAS_DEVICE_2, MPI_POINTER PTR_CONFIG_PAGE_SAS_DEVICE_2,
  2402. SasDevicePage2_t, MPI_POINTER pSasDevicePage2_t;
  2403. #define MPI_SASDEVICE2_PAGEVERSION (0x01)
  2404. /* defines for SAS Device Page 2 EnclosureMapping field */
  2405. #define MPI_SASDEVICE2_ENC_MAP_MASK_MISSING_COUNT (0x0000000F)
  2406. #define MPI_SASDEVICE2_ENC_MAP_SHIFT_MISSING_COUNT (0)
  2407. #define MPI_SASDEVICE2_ENC_MAP_MASK_NUM_SLOTS (0x000007F0)
  2408. #define MPI_SASDEVICE2_ENC_MAP_SHIFT_NUM_SLOTS (4)
  2409. #define MPI_SASDEVICE2_ENC_MAP_MASK_START_INDEX (0x001FF800)
  2410. #define MPI_SASDEVICE2_ENC_MAP_SHIFT_START_INDEX (11)
  2411. /****************************************************************************
  2412. * SAS PHY Config Pages
  2413. ****************************************************************************/
  2414. typedef struct _CONFIG_PAGE_SAS_PHY_0
  2415. {
  2416. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2417. U16 OwnerDevHandle; /* 08h */
  2418. U16 Reserved1; /* 0Ah */
  2419. U64 SASAddress; /* 0Ch */
  2420. U16 AttachedDevHandle; /* 14h */
  2421. U8 AttachedPhyIdentifier; /* 16h */
  2422. U8 Reserved2; /* 17h */
  2423. U32 AttachedDeviceInfo; /* 18h */
  2424. U8 ProgrammedLinkRate; /* 20h */
  2425. U8 HwLinkRate; /* 21h */
  2426. U8 ChangeCount; /* 22h */
  2427. U8 Flags; /* 23h */
  2428. U32 PhyInfo; /* 24h */
  2429. } CONFIG_PAGE_SAS_PHY_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_PHY_0,
  2430. SasPhyPage0_t, MPI_POINTER pSasPhyPage0_t;
  2431. #define MPI_SASPHY0_PAGEVERSION (0x01)
  2432. /* values for SAS PHY Page 0 ProgrammedLinkRate field */
  2433. #define MPI_SAS_PHY0_PRATE_MAX_RATE_MASK (0xF0)
  2434. #define MPI_SAS_PHY0_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  2435. #define MPI_SAS_PHY0_PRATE_MAX_RATE_1_5 (0x80)
  2436. #define MPI_SAS_PHY0_PRATE_MAX_RATE_3_0 (0x90)
  2437. #define MPI_SAS_PHY0_PRATE_MIN_RATE_MASK (0x0F)
  2438. #define MPI_SAS_PHY0_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  2439. #define MPI_SAS_PHY0_PRATE_MIN_RATE_1_5 (0x08)
  2440. #define MPI_SAS_PHY0_PRATE_MIN_RATE_3_0 (0x09)
  2441. /* values for SAS PHY Page 0 HwLinkRate field */
  2442. #define MPI_SAS_PHY0_HWRATE_MAX_RATE_MASK (0xF0)
  2443. #define MPI_SAS_PHY0_HWRATE_MAX_RATE_1_5 (0x80)
  2444. #define MPI_SAS_PHY0_HWRATE_MAX_RATE_3_0 (0x90)
  2445. #define MPI_SAS_PHY0_HWRATE_MIN_RATE_MASK (0x0F)
  2446. #define MPI_SAS_PHY0_HWRATE_MIN_RATE_1_5 (0x08)
  2447. #define MPI_SAS_PHY0_HWRATE_MIN_RATE_3_0 (0x09)
  2448. /* values for SAS PHY Page 0 Flags field */
  2449. #define MPI_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  2450. /* values for SAS PHY Page 0 PhyInfo field */
  2451. #define MPI_SAS_PHY0_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  2452. #define MPI_SAS_PHY0_PHYINFO_SATA_PORT_SELECTOR (0x00002000)
  2453. #define MPI_SAS_PHY0_PHYINFO_VIRTUAL_PHY (0x00001000)
  2454. #define MPI_SAS_PHY0_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  2455. #define MPI_SAS_PHY0_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  2456. #define MPI_SAS_PHY0_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  2457. #define MPI_SAS_PHY0_PHYINFO_DIRECT_ROUTING (0x00000000)
  2458. #define MPI_SAS_PHY0_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  2459. #define MPI_SAS_PHY0_PHYINFO_TABLE_ROUTING (0x00000020)
  2460. #define MPI_SAS_PHY0_PHYINFO_MASK_LINK_RATE (0x0000000F)
  2461. #define MPI_SAS_PHY0_PHYINFO_UNKNOWN_LINK_RATE (0x00000000)
  2462. #define MPI_SAS_PHY0_PHYINFO_PHY_DISABLED (0x00000001)
  2463. #define MPI_SAS_PHY0_PHYINFO_NEGOTIATION_FAILED (0x00000002)
  2464. #define MPI_SAS_PHY0_PHYINFO_SATA_OOB_COMPLETE (0x00000003)
  2465. #define MPI_SAS_PHY0_PHYINFO_RATE_1_5 (0x00000008)
  2466. #define MPI_SAS_PHY0_PHYINFO_RATE_3_0 (0x00000009)
  2467. typedef struct _CONFIG_PAGE_SAS_PHY_1
  2468. {
  2469. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2470. U32 Reserved1; /* 08h */
  2471. U32 InvalidDwordCount; /* 0Ch */
  2472. U32 RunningDisparityErrorCount; /* 10h */
  2473. U32 LossDwordSynchCount; /* 14h */
  2474. U32 PhyResetProblemCount; /* 18h */
  2475. } CONFIG_PAGE_SAS_PHY_1, MPI_POINTER PTR_CONFIG_PAGE_SAS_PHY_1,
  2476. SasPhyPage1_t, MPI_POINTER pSasPhyPage1_t;
  2477. #define MPI_SASPHY1_PAGEVERSION (0x00)
  2478. /****************************************************************************
  2479. * SAS Enclosure Config Pages
  2480. ****************************************************************************/
  2481. typedef struct _CONFIG_PAGE_SAS_ENCLOSURE_0
  2482. {
  2483. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2484. U32 Reserved1; /* 08h */
  2485. U64 EnclosureLogicalID; /* 0Ch */
  2486. U16 Flags; /* 14h */
  2487. U16 EnclosureHandle; /* 16h */
  2488. U16 NumSlots; /* 18h */
  2489. U16 StartSlot; /* 1Ah */
  2490. U8 StartTargetID; /* 1Ch */
  2491. U8 StartBus; /* 1Dh */
  2492. U8 SEPTargetID; /* 1Eh */
  2493. U8 SEPBus; /* 1Fh */
  2494. U32 Reserved2; /* 20h */
  2495. U32 Reserved3; /* 24h */
  2496. } CONFIG_PAGE_SAS_ENCLOSURE_0, MPI_POINTER PTR_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2497. SasEnclosurePage0_t, MPI_POINTER pSasEnclosurePage0_t;
  2498. #define MPI_SASENCLOSURE0_PAGEVERSION (0x01)
  2499. /* values for SAS Enclosure Page 0 Flags field */
  2500. #define MPI_SAS_ENCLS0_FLAGS_SEP_BUS_ID_VALID (0x0020)
  2501. #define MPI_SAS_ENCLS0_FLAGS_START_BUS_ID_VALID (0x0010)
  2502. #define MPI_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2503. #define MPI_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2504. #define MPI_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2505. #define MPI_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2506. #define MPI_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2507. #define MPI_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2508. #define MPI_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2509. /****************************************************************************
  2510. * Log Config Pages
  2511. ****************************************************************************/
  2512. /*
  2513. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2514. * one and check NumLogEntries at runtime.
  2515. */
  2516. #ifndef MPI_LOG_0_NUM_LOG_ENTRIES
  2517. #define MPI_LOG_0_NUM_LOG_ENTRIES (1)
  2518. #endif
  2519. #define MPI_LOG_0_LOG_DATA_LENGTH (0x1C)
  2520. typedef struct _MPI_LOG_0_ENTRY
  2521. {
  2522. U32 TimeStamp; /* 00h */
  2523. U32 Reserved1; /* 04h */
  2524. U16 LogSequence; /* 08h */
  2525. U16 LogEntryQualifier; /* 0Ah */
  2526. U8 LogData[MPI_LOG_0_LOG_DATA_LENGTH]; /* 0Ch */
  2527. } MPI_LOG_0_ENTRY, MPI_POINTER PTR_MPI_LOG_0_ENTRY,
  2528. MpiLog0Entry_t, MPI_POINTER pMpiLog0Entry_t;
  2529. /* values for Log Page 0 LogEntry LogEntryQualifier field */
  2530. #define MPI_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2531. #define MPI_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2532. typedef struct _CONFIG_PAGE_LOG_0
  2533. {
  2534. CONFIG_EXTENDED_PAGE_HEADER Header; /* 00h */
  2535. U32 Reserved1; /* 08h */
  2536. U32 Reserved2; /* 0Ch */
  2537. U16 NumLogEntries; /* 10h */
  2538. U16 Reserved3; /* 12h */
  2539. MPI_LOG_0_ENTRY LogEntry[MPI_LOG_0_NUM_LOG_ENTRIES]; /* 14h */
  2540. } CONFIG_PAGE_LOG_0, MPI_POINTER PTR_CONFIG_PAGE_LOG_0,
  2541. LogPage0_t, MPI_POINTER pLogPage0_t;
  2542. #define MPI_LOG_0_PAGEVERSION (0x01)
  2543. #endif