ipath_init_chip.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978
  1. /*
  2. * Copyright (c) 2006 QLogic, Inc. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/pci.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/vmalloc.h>
  36. #include "ipath_kernel.h"
  37. #include "ipath_common.h"
  38. /*
  39. * min buffers we want to have per port, after driver
  40. */
  41. #define IPATH_MIN_USER_PORT_BUFCNT 8
  42. /*
  43. * Number of ports we are configured to use (to allow for more pio
  44. * buffers per port, etc.) Zero means use chip value.
  45. */
  46. static ushort ipath_cfgports;
  47. module_param_named(cfgports, ipath_cfgports, ushort, S_IRUGO);
  48. MODULE_PARM_DESC(cfgports, "Set max number of ports to use");
  49. /*
  50. * Number of buffers reserved for driver (verbs and layered drivers.)
  51. * Reserved at end of buffer list. Initialized based on
  52. * number of PIO buffers if not set via module interface.
  53. * The problem with this is that it's global, but we'll use different
  54. * numbers for different chip types. So the default value is not
  55. * very useful. I've redefined it for the 1.3 release so that it's
  56. * zero unless set by the user to something else, in which case we
  57. * try to respect it.
  58. */
  59. static ushort ipath_kpiobufs;
  60. static int ipath_set_kpiobufs(const char *val, struct kernel_param *kp);
  61. module_param_call(kpiobufs, ipath_set_kpiobufs, param_get_ushort,
  62. &ipath_kpiobufs, S_IWUSR | S_IRUGO);
  63. MODULE_PARM_DESC(kpiobufs, "Set number of PIO buffers for driver");
  64. /**
  65. * create_port0_egr - allocate the eager TID buffers
  66. * @dd: the infinipath device
  67. *
  68. * This code is now quite different for user and kernel, because
  69. * the kernel uses skb's, for the accelerated network performance.
  70. * This is the kernel (port0) version.
  71. *
  72. * Allocate the eager TID buffers and program them into infinipath.
  73. * We use the network layer alloc_skb() allocator to allocate the
  74. * memory, and either use the buffers as is for things like verbs
  75. * packets, or pass the buffers up to the ipath layered driver and
  76. * thence the network layer, replacing them as we do so (see
  77. * ipath_rcv_layer()).
  78. */
  79. static int create_port0_egr(struct ipath_devdata *dd)
  80. {
  81. unsigned e, egrcnt;
  82. struct ipath_skbinfo *skbinfo;
  83. int ret;
  84. egrcnt = dd->ipath_rcvegrcnt;
  85. skbinfo = vmalloc(sizeof(*dd->ipath_port0_skbinfo) * egrcnt);
  86. if (skbinfo == NULL) {
  87. ipath_dev_err(dd, "allocation error for eager TID "
  88. "skb array\n");
  89. ret = -ENOMEM;
  90. goto bail;
  91. }
  92. for (e = 0; e < egrcnt; e++) {
  93. /*
  94. * This is a bit tricky in that we allocate extra
  95. * space for 2 bytes of the 14 byte ethernet header.
  96. * These two bytes are passed in the ipath header so
  97. * the rest of the data is word aligned. We allocate
  98. * 4 bytes so that the data buffer stays word aligned.
  99. * See ipath_kreceive() for more details.
  100. */
  101. skbinfo[e].skb = ipath_alloc_skb(dd, GFP_KERNEL);
  102. if (!skbinfo[e].skb) {
  103. ipath_dev_err(dd, "SKB allocation error for "
  104. "eager TID %u\n", e);
  105. while (e != 0)
  106. dev_kfree_skb(skbinfo[--e].skb);
  107. vfree(skbinfo);
  108. ret = -ENOMEM;
  109. goto bail;
  110. }
  111. }
  112. /*
  113. * After loop above, so we can test non-NULL to see if ready
  114. * to use at receive, etc.
  115. */
  116. dd->ipath_port0_skbinfo = skbinfo;
  117. for (e = 0; e < egrcnt; e++) {
  118. dd->ipath_port0_skbinfo[e].phys =
  119. ipath_map_single(dd->pcidev,
  120. dd->ipath_port0_skbinfo[e].skb->data,
  121. dd->ipath_ibmaxlen, PCI_DMA_FROMDEVICE);
  122. dd->ipath_f_put_tid(dd, e + (u64 __iomem *)
  123. ((char __iomem *) dd->ipath_kregbase +
  124. dd->ipath_rcvegrbase), 0,
  125. dd->ipath_port0_skbinfo[e].phys);
  126. }
  127. ret = 0;
  128. bail:
  129. return ret;
  130. }
  131. static int bringup_link(struct ipath_devdata *dd)
  132. {
  133. u64 val, ibc;
  134. int ret = 0;
  135. /* hold IBC in reset */
  136. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  137. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  138. dd->ipath_control);
  139. /*
  140. * Note that prior to try 14 or 15 of IB, the credit scaling
  141. * wasn't working, because it was swapped for writes with the
  142. * 1 bit default linkstate field
  143. */
  144. /* ignore pbc and align word */
  145. val = dd->ipath_piosize2k - 2 * sizeof(u32);
  146. /*
  147. * for ICRC, which we only send in diag test pkt mode, and we
  148. * don't need to worry about that for mtu
  149. */
  150. val += 1;
  151. /*
  152. * Set the IBC maxpktlength to the size of our pio buffers the
  153. * maxpktlength is in words. This is *not* the IB data MTU.
  154. */
  155. ibc = (val / sizeof(u32)) << INFINIPATH_IBCC_MAXPKTLEN_SHIFT;
  156. /* in KB */
  157. ibc |= 0x5ULL << INFINIPATH_IBCC_FLOWCTRLWATERMARK_SHIFT;
  158. /*
  159. * How often flowctrl sent. More or less in usecs; balance against
  160. * watermark value, so that in theory senders always get a flow
  161. * control update in time to not let the IB link go idle.
  162. */
  163. ibc |= 0x3ULL << INFINIPATH_IBCC_FLOWCTRLPERIOD_SHIFT;
  164. /* max error tolerance */
  165. ibc |= 0xfULL << INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT;
  166. /* use "real" buffer space for */
  167. ibc |= 4ULL << INFINIPATH_IBCC_CREDITSCALE_SHIFT;
  168. /* IB credit flow control. */
  169. ibc |= 0xfULL << INFINIPATH_IBCC_OVERRUNTHRESHOLD_SHIFT;
  170. /* initially come up waiting for TS1, without sending anything. */
  171. dd->ipath_ibcctrl = ibc;
  172. /*
  173. * Want to start out with both LINKCMD and LINKINITCMD in NOP
  174. * (0 and 0). Don't put linkinitcmd in ipath_ibcctrl, want that
  175. * to stay a NOP
  176. */
  177. ibc |= INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  178. INFINIPATH_IBCC_LINKINITCMD_SHIFT;
  179. ipath_cdbg(VERBOSE, "Writing 0x%llx to ibcctrl\n",
  180. (unsigned long long) ibc);
  181. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl, ibc);
  182. // be sure chip saw it
  183. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  184. ret = dd->ipath_f_bringup_serdes(dd);
  185. if (ret)
  186. dev_info(&dd->pcidev->dev, "Could not initialize SerDes, "
  187. "not usable\n");
  188. else {
  189. /* enable IBC */
  190. dd->ipath_control |= INFINIPATH_C_LINKENABLE;
  191. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  192. dd->ipath_control);
  193. }
  194. return ret;
  195. }
  196. static int init_chip_first(struct ipath_devdata *dd,
  197. struct ipath_portdata **pdp)
  198. {
  199. struct ipath_portdata *pd = NULL;
  200. int ret = 0;
  201. u64 val;
  202. /*
  203. * skip cfgports stuff because we are not allocating memory,
  204. * and we don't want problems if the portcnt changed due to
  205. * cfgports. We do still check and report a difference, if
  206. * not same (should be impossible).
  207. */
  208. dd->ipath_portcnt =
  209. ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
  210. if (!ipath_cfgports)
  211. dd->ipath_cfgports = dd->ipath_portcnt;
  212. else if (ipath_cfgports <= dd->ipath_portcnt) {
  213. dd->ipath_cfgports = ipath_cfgports;
  214. ipath_dbg("Configured to use %u ports out of %u in chip\n",
  215. dd->ipath_cfgports, dd->ipath_portcnt);
  216. } else {
  217. dd->ipath_cfgports = dd->ipath_portcnt;
  218. ipath_dbg("Tried to configured to use %u ports; chip "
  219. "only supports %u\n", ipath_cfgports,
  220. dd->ipath_portcnt);
  221. }
  222. /*
  223. * Allocate full portcnt array, rather than just cfgports, because
  224. * cleanup iterates across all possible ports.
  225. */
  226. dd->ipath_pd = kzalloc(sizeof(*dd->ipath_pd) * dd->ipath_portcnt,
  227. GFP_KERNEL);
  228. if (!dd->ipath_pd) {
  229. ipath_dev_err(dd, "Unable to allocate portdata array, "
  230. "failing\n");
  231. ret = -ENOMEM;
  232. goto done;
  233. }
  234. dd->ipath_lastegrheads = kzalloc(sizeof(*dd->ipath_lastegrheads)
  235. * dd->ipath_cfgports,
  236. GFP_KERNEL);
  237. dd->ipath_lastrcvhdrqtails =
  238. kzalloc(sizeof(*dd->ipath_lastrcvhdrqtails)
  239. * dd->ipath_cfgports, GFP_KERNEL);
  240. if (!dd->ipath_lastegrheads || !dd->ipath_lastrcvhdrqtails) {
  241. ipath_dev_err(dd, "Unable to allocate head arrays, "
  242. "failing\n");
  243. ret = -ENOMEM;
  244. goto done;
  245. }
  246. dd->ipath_pd[0] = kzalloc(sizeof(*pd), GFP_KERNEL);
  247. if (!dd->ipath_pd[0]) {
  248. ipath_dev_err(dd, "Unable to allocate portdata for port "
  249. "0, failing\n");
  250. ret = -ENOMEM;
  251. goto done;
  252. }
  253. pd = dd->ipath_pd[0];
  254. pd->port_dd = dd;
  255. pd->port_port = 0;
  256. pd->port_cnt = 1;
  257. /* The port 0 pkey table is used by the layer interface. */
  258. pd->port_pkeys[0] = IPATH_DEFAULT_P_KEY;
  259. dd->ipath_rcvtidcnt =
  260. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  261. dd->ipath_rcvtidbase =
  262. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  263. dd->ipath_rcvegrcnt =
  264. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  265. dd->ipath_rcvegrbase =
  266. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  267. dd->ipath_palign =
  268. ipath_read_kreg32(dd, dd->ipath_kregs->kr_pagealign);
  269. dd->ipath_piobufbase =
  270. ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufbase);
  271. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiosize);
  272. dd->ipath_piosize2k = val & ~0U;
  273. dd->ipath_piosize4k = val >> 32;
  274. dd->ipath_ibmtu = 4096; /* default to largest legal MTU */
  275. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufcnt);
  276. dd->ipath_piobcnt2k = val & ~0U;
  277. dd->ipath_piobcnt4k = val >> 32;
  278. dd->ipath_pio2kbase =
  279. (u32 __iomem *) (((char __iomem *) dd->ipath_kregbase) +
  280. (dd->ipath_piobufbase & 0xffffffff));
  281. if (dd->ipath_piobcnt4k) {
  282. dd->ipath_pio4kbase = (u32 __iomem *)
  283. (((char __iomem *) dd->ipath_kregbase) +
  284. (dd->ipath_piobufbase >> 32));
  285. /*
  286. * 4K buffers take 2 pages; we use roundup just to be
  287. * paranoid; we calculate it once here, rather than on
  288. * ever buf allocate
  289. */
  290. dd->ipath_4kalign = ALIGN(dd->ipath_piosize4k,
  291. dd->ipath_palign);
  292. ipath_dbg("%u 2k(%x) piobufs @ %p, %u 4k(%x) @ %p "
  293. "(%x aligned)\n",
  294. dd->ipath_piobcnt2k, dd->ipath_piosize2k,
  295. dd->ipath_pio2kbase, dd->ipath_piobcnt4k,
  296. dd->ipath_piosize4k, dd->ipath_pio4kbase,
  297. dd->ipath_4kalign);
  298. }
  299. else ipath_dbg("%u 2k piobufs @ %p\n",
  300. dd->ipath_piobcnt2k, dd->ipath_pio2kbase);
  301. spin_lock_init(&dd->ipath_tid_lock);
  302. done:
  303. *pdp = pd;
  304. return ret;
  305. }
  306. /**
  307. * init_chip_reset - re-initialize after a reset, or enable
  308. * @dd: the infinipath device
  309. * @pdp: output for port data
  310. *
  311. * sanity check at least some of the values after reset, and
  312. * ensure no receive or transmit (explictly, in case reset
  313. * failed
  314. */
  315. static int init_chip_reset(struct ipath_devdata *dd,
  316. struct ipath_portdata **pdp)
  317. {
  318. u32 rtmp;
  319. *pdp = dd->ipath_pd[0];
  320. /* ensure chip does no sends or receives while we re-initialize */
  321. dd->ipath_control = dd->ipath_sendctrl = dd->ipath_rcvctrl = 0U;
  322. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl, 0);
  323. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, 0);
  324. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0);
  325. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
  326. if (dd->ipath_portcnt != rtmp)
  327. dev_info(&dd->pcidev->dev, "portcnt was %u before "
  328. "reset, now %u, using original\n",
  329. dd->ipath_portcnt, rtmp);
  330. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  331. if (rtmp != dd->ipath_rcvtidcnt)
  332. dev_info(&dd->pcidev->dev, "tidcnt was %u before "
  333. "reset, now %u, using original\n",
  334. dd->ipath_rcvtidcnt, rtmp);
  335. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  336. if (rtmp != dd->ipath_rcvtidbase)
  337. dev_info(&dd->pcidev->dev, "tidbase was %u before "
  338. "reset, now %u, using original\n",
  339. dd->ipath_rcvtidbase, rtmp);
  340. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  341. if (rtmp != dd->ipath_rcvegrcnt)
  342. dev_info(&dd->pcidev->dev, "egrcnt was %u before "
  343. "reset, now %u, using original\n",
  344. dd->ipath_rcvegrcnt, rtmp);
  345. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  346. if (rtmp != dd->ipath_rcvegrbase)
  347. dev_info(&dd->pcidev->dev, "egrbase was %u before "
  348. "reset, now %u, using original\n",
  349. dd->ipath_rcvegrbase, rtmp);
  350. return 0;
  351. }
  352. static int init_pioavailregs(struct ipath_devdata *dd)
  353. {
  354. int ret;
  355. dd->ipath_pioavailregs_dma = dma_alloc_coherent(
  356. &dd->pcidev->dev, PAGE_SIZE, &dd->ipath_pioavailregs_phys,
  357. GFP_KERNEL);
  358. if (!dd->ipath_pioavailregs_dma) {
  359. ipath_dev_err(dd, "failed to allocate PIOavail reg area "
  360. "in memory\n");
  361. ret = -ENOMEM;
  362. goto done;
  363. }
  364. /*
  365. * we really want L2 cache aligned, but for current CPUs of
  366. * interest, they are the same.
  367. */
  368. dd->ipath_statusp = (u64 *)
  369. ((char *)dd->ipath_pioavailregs_dma +
  370. ((2 * L1_CACHE_BYTES +
  371. dd->ipath_pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  372. /* copy the current value now that it's really allocated */
  373. *dd->ipath_statusp = dd->_ipath_status;
  374. /*
  375. * setup buffer to hold freeze msg, accessible to apps,
  376. * following statusp
  377. */
  378. dd->ipath_freezemsg = (char *)&dd->ipath_statusp[1];
  379. /* and its length */
  380. dd->ipath_freezelen = L1_CACHE_BYTES - sizeof(dd->ipath_statusp[0]);
  381. ret = 0;
  382. done:
  383. return ret;
  384. }
  385. /**
  386. * init_shadow_tids - allocate the shadow TID array
  387. * @dd: the infinipath device
  388. *
  389. * allocate the shadow TID array, so we can ipath_munlock previous
  390. * entries. It may make more sense to move the pageshadow to the
  391. * port data structure, so we only allocate memory for ports actually
  392. * in use, since we at 8k per port, now.
  393. */
  394. static void init_shadow_tids(struct ipath_devdata *dd)
  395. {
  396. struct page **pages;
  397. dma_addr_t *addrs;
  398. pages = vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  399. sizeof(struct page *));
  400. if (!pages) {
  401. ipath_dev_err(dd, "failed to allocate shadow page * "
  402. "array, no expected sends!\n");
  403. dd->ipath_pageshadow = NULL;
  404. return;
  405. }
  406. addrs = vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  407. sizeof(dma_addr_t));
  408. if (!addrs) {
  409. ipath_dev_err(dd, "failed to allocate shadow dma handle "
  410. "array, no expected sends!\n");
  411. vfree(dd->ipath_pageshadow);
  412. dd->ipath_pageshadow = NULL;
  413. return;
  414. }
  415. memset(pages, 0, dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  416. sizeof(struct page *));
  417. dd->ipath_pageshadow = pages;
  418. dd->ipath_physshadow = addrs;
  419. }
  420. static void enable_chip(struct ipath_devdata *dd,
  421. struct ipath_portdata *pd, int reinit)
  422. {
  423. u32 val;
  424. int i;
  425. if (!reinit)
  426. init_waitqueue_head(&ipath_state_wait);
  427. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  428. dd->ipath_rcvctrl);
  429. /* Enable PIO send, and update of PIOavail regs to memory. */
  430. dd->ipath_sendctrl = INFINIPATH_S_PIOENABLE |
  431. INFINIPATH_S_PIOBUFAVAILUPD;
  432. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  433. dd->ipath_sendctrl);
  434. /*
  435. * enable port 0 receive, and receive interrupt. other ports
  436. * done as user opens and inits them.
  437. */
  438. dd->ipath_rcvctrl = INFINIPATH_R_TAILUPD |
  439. (1ULL << INFINIPATH_R_PORTENABLE_SHIFT) |
  440. (1ULL << INFINIPATH_R_INTRAVAIL_SHIFT);
  441. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  442. dd->ipath_rcvctrl);
  443. /*
  444. * now ready for use. this should be cleared whenever we
  445. * detect a reset, or initiate one.
  446. */
  447. dd->ipath_flags |= IPATH_INITTED;
  448. /*
  449. * init our shadow copies of head from tail values, and write
  450. * head values to match.
  451. */
  452. val = ipath_read_ureg32(dd, ur_rcvegrindextail, 0);
  453. (void)ipath_write_ureg(dd, ur_rcvegrindexhead, val, 0);
  454. dd->ipath_port0head = ipath_read_ureg32(dd, ur_rcvhdrtail, 0);
  455. /* Initialize so we interrupt on next packet received */
  456. (void)ipath_write_ureg(dd, ur_rcvhdrhead,
  457. dd->ipath_rhdrhead_intr_off |
  458. dd->ipath_port0head, 0);
  459. /*
  460. * by now pioavail updates to memory should have occurred, so
  461. * copy them into our working/shadow registers; this is in
  462. * case something went wrong with abort, but mostly to get the
  463. * initial values of the generation bit correct.
  464. */
  465. for (i = 0; i < dd->ipath_pioavregs; i++) {
  466. __le64 val;
  467. /*
  468. * Chip Errata bug 6641; even and odd qwords>3 are swapped.
  469. */
  470. if (i > 3) {
  471. if (i & 1)
  472. val = dd->ipath_pioavailregs_dma[i - 1];
  473. else
  474. val = dd->ipath_pioavailregs_dma[i + 1];
  475. }
  476. else
  477. val = dd->ipath_pioavailregs_dma[i];
  478. dd->ipath_pioavailshadow[i] = le64_to_cpu(val);
  479. }
  480. /* can get counters, stats, etc. */
  481. dd->ipath_flags |= IPATH_PRESENT;
  482. }
  483. static int init_housekeeping(struct ipath_devdata *dd,
  484. struct ipath_portdata **pdp, int reinit)
  485. {
  486. char boardn[32];
  487. int ret = 0;
  488. /*
  489. * have to clear shadow copies of registers at init that are
  490. * not otherwise set here, or all kinds of bizarre things
  491. * happen with driver on chip reset
  492. */
  493. dd->ipath_rcvhdrsize = 0;
  494. /*
  495. * Don't clear ipath_flags as 8bit mode was set before
  496. * entering this func. However, we do set the linkstate to
  497. * unknown, so we can watch for a transition.
  498. * PRESENT is set because we want register reads to work,
  499. * and the kernel infrastructure saw it in config space;
  500. * We clear it if we have failures.
  501. */
  502. dd->ipath_flags |= IPATH_LINKUNK | IPATH_PRESENT;
  503. dd->ipath_flags &= ~(IPATH_LINKACTIVE | IPATH_LINKARMED |
  504. IPATH_LINKDOWN | IPATH_LINKINIT);
  505. ipath_cdbg(VERBOSE, "Try to read spc chip revision\n");
  506. dd->ipath_revision =
  507. ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
  508. /*
  509. * set up fundamental info we need to use the chip; we assume
  510. * if the revision reg and these regs are OK, we don't need to
  511. * special case the rest
  512. */
  513. dd->ipath_sregbase =
  514. ipath_read_kreg32(dd, dd->ipath_kregs->kr_sendregbase);
  515. dd->ipath_cregbase =
  516. ipath_read_kreg32(dd, dd->ipath_kregs->kr_counterregbase);
  517. dd->ipath_uregbase =
  518. ipath_read_kreg32(dd, dd->ipath_kregs->kr_userregbase);
  519. ipath_cdbg(VERBOSE, "ipath_kregbase %p, sendbase %x usrbase %x, "
  520. "cntrbase %x\n", dd->ipath_kregbase, dd->ipath_sregbase,
  521. dd->ipath_uregbase, dd->ipath_cregbase);
  522. if ((dd->ipath_revision & 0xffffffff) == 0xffffffff
  523. || (dd->ipath_sregbase & 0xffffffff) == 0xffffffff
  524. || (dd->ipath_cregbase & 0xffffffff) == 0xffffffff
  525. || (dd->ipath_uregbase & 0xffffffff) == 0xffffffff) {
  526. ipath_dev_err(dd, "Register read failures from chip, "
  527. "giving up initialization\n");
  528. dd->ipath_flags &= ~IPATH_PRESENT;
  529. ret = -ENODEV;
  530. goto done;
  531. }
  532. /* clear the initial reset flag, in case first driver load */
  533. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear,
  534. INFINIPATH_E_RESET);
  535. if (reinit)
  536. ret = init_chip_reset(dd, pdp);
  537. else
  538. ret = init_chip_first(dd, pdp);
  539. if (ret)
  540. goto done;
  541. ipath_cdbg(VERBOSE, "Revision %llx (PCI %x), %u ports, %u tids, "
  542. "%u egrtids\n", (unsigned long long) dd->ipath_revision,
  543. dd->ipath_pcirev, dd->ipath_portcnt, dd->ipath_rcvtidcnt,
  544. dd->ipath_rcvegrcnt);
  545. if (((dd->ipath_revision >> INFINIPATH_R_SOFTWARE_SHIFT) &
  546. INFINIPATH_R_SOFTWARE_MASK) != IPATH_CHIP_SWVERSION) {
  547. ipath_dev_err(dd, "Driver only handles version %d, "
  548. "chip swversion is %d (%llx), failng\n",
  549. IPATH_CHIP_SWVERSION,
  550. (int)(dd->ipath_revision >>
  551. INFINIPATH_R_SOFTWARE_SHIFT) &
  552. INFINIPATH_R_SOFTWARE_MASK,
  553. (unsigned long long) dd->ipath_revision);
  554. ret = -ENOSYS;
  555. goto done;
  556. }
  557. dd->ipath_majrev = (u8) ((dd->ipath_revision >>
  558. INFINIPATH_R_CHIPREVMAJOR_SHIFT) &
  559. INFINIPATH_R_CHIPREVMAJOR_MASK);
  560. dd->ipath_minrev = (u8) ((dd->ipath_revision >>
  561. INFINIPATH_R_CHIPREVMINOR_SHIFT) &
  562. INFINIPATH_R_CHIPREVMINOR_MASK);
  563. dd->ipath_boardrev = (u8) ((dd->ipath_revision >>
  564. INFINIPATH_R_BOARDID_SHIFT) &
  565. INFINIPATH_R_BOARDID_MASK);
  566. ret = dd->ipath_f_get_boardname(dd, boardn, sizeof boardn);
  567. snprintf(dd->ipath_boardversion, sizeof(dd->ipath_boardversion),
  568. "Driver %u.%u, %s, InfiniPath%u %u.%u, PCI %u, "
  569. "SW Compat %u\n",
  570. IPATH_CHIP_VERS_MAJ, IPATH_CHIP_VERS_MIN, boardn,
  571. (unsigned)(dd->ipath_revision >> INFINIPATH_R_ARCH_SHIFT) &
  572. INFINIPATH_R_ARCH_MASK,
  573. dd->ipath_majrev, dd->ipath_minrev, dd->ipath_pcirev,
  574. (unsigned)(dd->ipath_revision >>
  575. INFINIPATH_R_SOFTWARE_SHIFT) &
  576. INFINIPATH_R_SOFTWARE_MASK);
  577. ipath_dbg("%s", dd->ipath_boardversion);
  578. done:
  579. return ret;
  580. }
  581. /**
  582. * ipath_init_chip - do the actual initialization sequence on the chip
  583. * @dd: the infinipath device
  584. * @reinit: reinitializing, so don't allocate new memory
  585. *
  586. * Do the actual initialization sequence on the chip. This is done
  587. * both from the init routine called from the PCI infrastructure, and
  588. * when we reset the chip, or detect that it was reset internally,
  589. * or it's administratively re-enabled.
  590. *
  591. * Memory allocation here and in called routines is only done in
  592. * the first case (reinit == 0). We have to be careful, because even
  593. * without memory allocation, we need to re-write all the chip registers
  594. * TIDs, etc. after the reset or enable has completed.
  595. */
  596. int ipath_init_chip(struct ipath_devdata *dd, int reinit)
  597. {
  598. int ret = 0, i;
  599. u32 val32, kpiobufs;
  600. u64 val;
  601. struct ipath_portdata *pd = NULL; /* keep gcc4 happy */
  602. gfp_t gfp_flags = GFP_USER | __GFP_COMP;
  603. ret = init_housekeeping(dd, &pd, reinit);
  604. if (ret)
  605. goto done;
  606. /*
  607. * we ignore most issues after reporting them, but have to specially
  608. * handle hardware-disabled chips.
  609. */
  610. if (ret == 2) {
  611. /* unique error, known to ipath_init_one */
  612. ret = -EPERM;
  613. goto done;
  614. }
  615. /*
  616. * We could bump this to allow for full rcvegrcnt + rcvtidcnt,
  617. * but then it no longer nicely fits power of two, and since
  618. * we now use routines that backend onto __get_free_pages, the
  619. * rest would be wasted.
  620. */
  621. dd->ipath_rcvhdrcnt = dd->ipath_rcvegrcnt;
  622. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrcnt,
  623. dd->ipath_rcvhdrcnt);
  624. /*
  625. * Set up the shadow copies of the piobufavail registers,
  626. * which we compare against the chip registers for now, and
  627. * the in memory DMA'ed copies of the registers. This has to
  628. * be done early, before we calculate lastport, etc.
  629. */
  630. val = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k;
  631. /*
  632. * calc number of pioavail registers, and save it; we have 2
  633. * bits per buffer.
  634. */
  635. dd->ipath_pioavregs = ALIGN(val, sizeof(u64) * BITS_PER_BYTE / 2)
  636. / (sizeof(u64) * BITS_PER_BYTE / 2);
  637. if (ipath_kpiobufs == 0) {
  638. /* not set by user (this is default) */
  639. if ((dd->ipath_piobcnt2k + dd->ipath_piobcnt4k) > 128)
  640. kpiobufs = 32;
  641. else
  642. kpiobufs = 16;
  643. }
  644. else
  645. kpiobufs = ipath_kpiobufs;
  646. if (kpiobufs >
  647. (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  648. (dd->ipath_cfgports * IPATH_MIN_USER_PORT_BUFCNT))) {
  649. i = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  650. (dd->ipath_cfgports * IPATH_MIN_USER_PORT_BUFCNT);
  651. if (i < 0)
  652. i = 0;
  653. dev_info(&dd->pcidev->dev, "Allocating %d PIO bufs for "
  654. "kernel leaves too few for %d user ports "
  655. "(%d each); using %u\n", kpiobufs,
  656. dd->ipath_cfgports - 1,
  657. IPATH_MIN_USER_PORT_BUFCNT, i);
  658. /*
  659. * shouldn't change ipath_kpiobufs, because could be
  660. * different for different devices...
  661. */
  662. kpiobufs = i;
  663. }
  664. dd->ipath_lastport_piobuf =
  665. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - kpiobufs;
  666. dd->ipath_pbufsport = dd->ipath_cfgports > 1
  667. ? dd->ipath_lastport_piobuf / (dd->ipath_cfgports - 1)
  668. : 0;
  669. val32 = dd->ipath_lastport_piobuf -
  670. (dd->ipath_pbufsport * (dd->ipath_cfgports - 1));
  671. if (val32 > 0) {
  672. ipath_dbg("allocating %u pbufs/port leaves %u unused, "
  673. "add to kernel\n", dd->ipath_pbufsport, val32);
  674. dd->ipath_lastport_piobuf -= val32;
  675. ipath_dbg("%u pbufs/port leaves %u unused, add to kernel\n",
  676. dd->ipath_pbufsport, val32);
  677. }
  678. dd->ipath_lastpioindex = dd->ipath_lastport_piobuf;
  679. ipath_cdbg(VERBOSE, "%d PIO bufs for kernel out of %d total %u "
  680. "each for %u user ports\n", kpiobufs,
  681. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k,
  682. dd->ipath_pbufsport, dd->ipath_cfgports - 1);
  683. dd->ipath_f_early_init(dd);
  684. /* early_init sets rcvhdrentsize and rcvhdrsize, so this must be
  685. * done after early_init */
  686. dd->ipath_hdrqlast =
  687. dd->ipath_rcvhdrentsize * (dd->ipath_rcvhdrcnt - 1);
  688. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrentsize,
  689. dd->ipath_rcvhdrentsize);
  690. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  691. dd->ipath_rcvhdrsize);
  692. if (!reinit) {
  693. ret = init_pioavailregs(dd);
  694. init_shadow_tids(dd);
  695. if (ret)
  696. goto done;
  697. }
  698. (void)ipath_write_kreg(dd, dd->ipath_kregs->kr_sendpioavailaddr,
  699. dd->ipath_pioavailregs_phys);
  700. /*
  701. * this is to detect s/w errors, which the h/w works around by
  702. * ignoring the low 6 bits of address, if it wasn't aligned.
  703. */
  704. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpioavailaddr);
  705. if (val != dd->ipath_pioavailregs_phys) {
  706. ipath_dev_err(dd, "Catastrophic software error, "
  707. "SendPIOAvailAddr written as %lx, "
  708. "read back as %llx\n",
  709. (unsigned long) dd->ipath_pioavailregs_phys,
  710. (unsigned long long) val);
  711. ret = -EINVAL;
  712. goto done;
  713. }
  714. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvbthqp, IPATH_KD_QP);
  715. /*
  716. * make sure we are not in freeze, and PIO send enabled, so
  717. * writes to pbc happen
  718. */
  719. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask, 0ULL);
  720. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  721. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  722. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0ULL);
  723. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  724. INFINIPATH_S_PIOENABLE);
  725. /*
  726. * before error clears, since we expect serdes pll errors during
  727. * this, the first time after reset
  728. */
  729. if (bringup_link(dd)) {
  730. dev_info(&dd->pcidev->dev, "Failed to bringup IB link\n");
  731. ret = -ENETDOWN;
  732. goto done;
  733. }
  734. /*
  735. * clear any "expected" hwerrs from reset and/or initialization
  736. * clear any that aren't enabled (at least this once), and then
  737. * set the enable mask
  738. */
  739. dd->ipath_f_init_hwerrors(dd);
  740. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  741. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  742. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  743. dd->ipath_hwerrmask);
  744. dd->ipath_maskederrs = dd->ipath_ignorederrs;
  745. /* clear all */
  746. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  747. /* enable errors that are masked, at least this first time. */
  748. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  749. ~dd->ipath_maskederrs);
  750. /* clear any interrups up to this point (ints still not enabled) */
  751. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  752. /*
  753. * Set up the port 0 (kernel) rcvhdr q and egr TIDs. If doing
  754. * re-init, the simplest way to handle this is to free
  755. * existing, and re-allocate.
  756. */
  757. if (reinit) {
  758. struct ipath_portdata *pd = dd->ipath_pd[0];
  759. dd->ipath_pd[0] = NULL;
  760. ipath_free_pddata(dd, pd);
  761. }
  762. dd->ipath_f_tidtemplate(dd);
  763. ret = ipath_create_rcvhdrq(dd, pd);
  764. if (!ret) {
  765. dd->ipath_hdrqtailptr =
  766. (volatile __le64 *)pd->port_rcvhdrtail_kvaddr;
  767. ret = create_port0_egr(dd);
  768. }
  769. if (ret)
  770. ipath_dev_err(dd, "failed to allocate port 0 (kernel) "
  771. "rcvhdrq and/or egr bufs\n");
  772. else
  773. enable_chip(dd, pd, reinit);
  774. if (!ret && !reinit) {
  775. /* used when we close a port, for DMA already in flight at close */
  776. dd->ipath_dummy_hdrq = dma_alloc_coherent(
  777. &dd->pcidev->dev, pd->port_rcvhdrq_size,
  778. &dd->ipath_dummy_hdrq_phys,
  779. gfp_flags);
  780. if (!dd->ipath_dummy_hdrq ) {
  781. dev_info(&dd->pcidev->dev,
  782. "Couldn't allocate 0x%lx bytes for dummy hdrq\n",
  783. pd->port_rcvhdrq_size);
  784. /* fallback to just 0'ing */
  785. dd->ipath_dummy_hdrq_phys = 0UL;
  786. }
  787. }
  788. /*
  789. * cause retrigger of pending interrupts ignored during init,
  790. * even if we had errors
  791. */
  792. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, 0ULL);
  793. if(!dd->ipath_stats_timer_active) {
  794. /*
  795. * first init, or after an admin disable/enable
  796. * set up stats retrieval timer, even if we had errors
  797. * in last portion of setup
  798. */
  799. init_timer(&dd->ipath_stats_timer);
  800. dd->ipath_stats_timer.function = ipath_get_faststats;
  801. dd->ipath_stats_timer.data = (unsigned long) dd;
  802. /* every 5 seconds; */
  803. dd->ipath_stats_timer.expires = jiffies + 5 * HZ;
  804. /* takes ~16 seconds to overflow at full IB 4x bandwdith */
  805. add_timer(&dd->ipath_stats_timer);
  806. dd->ipath_stats_timer_active = 1;
  807. }
  808. done:
  809. if (!ret) {
  810. *dd->ipath_statusp |= IPATH_STATUS_CHIP_PRESENT;
  811. if (!dd->ipath_f_intrsetup(dd)) {
  812. /* now we can enable all interrupts from the chip */
  813. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask,
  814. -1LL);
  815. /* force re-interrupt of any pending interrupts. */
  816. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear,
  817. 0ULL);
  818. /* chip is usable; mark it as initialized */
  819. *dd->ipath_statusp |= IPATH_STATUS_INITTED;
  820. } else
  821. ipath_dev_err(dd, "No interrupts enabled, couldn't "
  822. "setup interrupt address\n");
  823. if (dd->ipath_cfgports > ipath_stats.sps_nports)
  824. /*
  825. * sps_nports is a global, so, we set it to
  826. * the highest number of ports of any of the
  827. * chips we find; we never decrement it, at
  828. * least for now. Since this might have changed
  829. * over disable/enable or prior to reset, always
  830. * do the check and potentially adjust.
  831. */
  832. ipath_stats.sps_nports = dd->ipath_cfgports;
  833. } else
  834. ipath_dbg("Failed (%d) to initialize chip\n", ret);
  835. /* if ret is non-zero, we probably should do some cleanup
  836. here... */
  837. return ret;
  838. }
  839. static int ipath_set_kpiobufs(const char *str, struct kernel_param *kp)
  840. {
  841. struct ipath_devdata *dd;
  842. unsigned long flags;
  843. unsigned short val;
  844. int ret;
  845. ret = ipath_parse_ushort(str, &val);
  846. spin_lock_irqsave(&ipath_devs_lock, flags);
  847. if (ret < 0)
  848. goto bail;
  849. if (val == 0) {
  850. ret = -EINVAL;
  851. goto bail;
  852. }
  853. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  854. if (dd->ipath_kregbase)
  855. continue;
  856. if (val > (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  857. (dd->ipath_cfgports *
  858. IPATH_MIN_USER_PORT_BUFCNT)))
  859. {
  860. ipath_dev_err(
  861. dd,
  862. "Allocating %d PIO bufs for kernel leaves "
  863. "too few for %d user ports (%d each)\n",
  864. val, dd->ipath_cfgports - 1,
  865. IPATH_MIN_USER_PORT_BUFCNT);
  866. ret = -EINVAL;
  867. goto bail;
  868. }
  869. dd->ipath_lastport_piobuf =
  870. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - val;
  871. }
  872. ipath_kpiobufs = val;
  873. ret = 0;
  874. bail:
  875. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  876. return ret;
  877. }