ipath_driver.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113
  1. /*
  2. * Copyright (c) 2006 QLogic, Inc. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/spinlock.h>
  34. #include <linux/idr.h>
  35. #include <linux/pci.h>
  36. #include <linux/delay.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/vmalloc.h>
  39. #include "ipath_kernel.h"
  40. #include "ipath_verbs.h"
  41. #include "ipath_common.h"
  42. static void ipath_update_pio_bufs(struct ipath_devdata *);
  43. const char *ipath_get_unit_name(int unit)
  44. {
  45. static char iname[16];
  46. snprintf(iname, sizeof iname, "infinipath%u", unit);
  47. return iname;
  48. }
  49. #define DRIVER_LOAD_MSG "QLogic " IPATH_DRV_NAME " loaded: "
  50. #define PFX IPATH_DRV_NAME ": "
  51. /*
  52. * The size has to be longer than this string, so we can append
  53. * board/chip information to it in the init code.
  54. */
  55. const char ib_ipath_version[] = IPATH_IDSTR "\n";
  56. static struct idr unit_table;
  57. DEFINE_SPINLOCK(ipath_devs_lock);
  58. LIST_HEAD(ipath_dev_list);
  59. wait_queue_head_t ipath_state_wait;
  60. unsigned ipath_debug = __IPATH_INFO;
  61. module_param_named(debug, ipath_debug, uint, S_IWUSR | S_IRUGO);
  62. MODULE_PARM_DESC(debug, "mask for debug prints");
  63. EXPORT_SYMBOL_GPL(ipath_debug);
  64. MODULE_LICENSE("GPL");
  65. MODULE_AUTHOR("QLogic <support@pathscale.com>");
  66. MODULE_DESCRIPTION("QLogic InfiniPath driver");
  67. const char *ipath_ibcstatus_str[] = {
  68. "Disabled",
  69. "LinkUp",
  70. "PollActive",
  71. "PollQuiet",
  72. "SleepDelay",
  73. "SleepQuiet",
  74. "LState6", /* unused */
  75. "LState7", /* unused */
  76. "CfgDebounce",
  77. "CfgRcvfCfg",
  78. "CfgWaitRmt",
  79. "CfgIdle",
  80. "RecovRetrain",
  81. "LState0xD", /* unused */
  82. "RecovWaitRmt",
  83. "RecovIdle",
  84. };
  85. static void __devexit ipath_remove_one(struct pci_dev *);
  86. static int __devinit ipath_init_one(struct pci_dev *,
  87. const struct pci_device_id *);
  88. /* Only needed for registration, nothing else needs this info */
  89. #define PCI_VENDOR_ID_PATHSCALE 0x1fc1
  90. #define PCI_DEVICE_ID_INFINIPATH_HT 0xd
  91. #define PCI_DEVICE_ID_INFINIPATH_PE800 0x10
  92. static const struct pci_device_id ipath_pci_tbl[] = {
  93. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_INFINIPATH_HT) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_INFINIPATH_PE800) },
  95. { 0, }
  96. };
  97. MODULE_DEVICE_TABLE(pci, ipath_pci_tbl);
  98. static struct pci_driver ipath_driver = {
  99. .name = IPATH_DRV_NAME,
  100. .probe = ipath_init_one,
  101. .remove = __devexit_p(ipath_remove_one),
  102. .id_table = ipath_pci_tbl,
  103. };
  104. static inline void read_bars(struct ipath_devdata *dd, struct pci_dev *dev,
  105. u32 *bar0, u32 *bar1)
  106. {
  107. int ret;
  108. ret = pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, bar0);
  109. if (ret)
  110. ipath_dev_err(dd, "failed to read bar0 before enable: "
  111. "error %d\n", -ret);
  112. ret = pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, bar1);
  113. if (ret)
  114. ipath_dev_err(dd, "failed to read bar1 before enable: "
  115. "error %d\n", -ret);
  116. ipath_dbg("Read bar0 %x bar1 %x\n", *bar0, *bar1);
  117. }
  118. static void ipath_free_devdata(struct pci_dev *pdev,
  119. struct ipath_devdata *dd)
  120. {
  121. unsigned long flags;
  122. pci_set_drvdata(pdev, NULL);
  123. if (dd->ipath_unit != -1) {
  124. spin_lock_irqsave(&ipath_devs_lock, flags);
  125. idr_remove(&unit_table, dd->ipath_unit);
  126. list_del(&dd->ipath_list);
  127. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  128. }
  129. vfree(dd);
  130. }
  131. static struct ipath_devdata *ipath_alloc_devdata(struct pci_dev *pdev)
  132. {
  133. unsigned long flags;
  134. struct ipath_devdata *dd;
  135. int ret;
  136. if (!idr_pre_get(&unit_table, GFP_KERNEL)) {
  137. dd = ERR_PTR(-ENOMEM);
  138. goto bail;
  139. }
  140. dd = vmalloc(sizeof(*dd));
  141. if (!dd) {
  142. dd = ERR_PTR(-ENOMEM);
  143. goto bail;
  144. }
  145. memset(dd, 0, sizeof(*dd));
  146. dd->ipath_unit = -1;
  147. spin_lock_irqsave(&ipath_devs_lock, flags);
  148. ret = idr_get_new(&unit_table, dd, &dd->ipath_unit);
  149. if (ret < 0) {
  150. printk(KERN_ERR IPATH_DRV_NAME
  151. ": Could not allocate unit ID: error %d\n", -ret);
  152. ipath_free_devdata(pdev, dd);
  153. dd = ERR_PTR(ret);
  154. goto bail_unlock;
  155. }
  156. dd->pcidev = pdev;
  157. pci_set_drvdata(pdev, dd);
  158. list_add(&dd->ipath_list, &ipath_dev_list);
  159. bail_unlock:
  160. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  161. bail:
  162. return dd;
  163. }
  164. static inline struct ipath_devdata *__ipath_lookup(int unit)
  165. {
  166. return idr_find(&unit_table, unit);
  167. }
  168. struct ipath_devdata *ipath_lookup(int unit)
  169. {
  170. struct ipath_devdata *dd;
  171. unsigned long flags;
  172. spin_lock_irqsave(&ipath_devs_lock, flags);
  173. dd = __ipath_lookup(unit);
  174. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  175. return dd;
  176. }
  177. int ipath_count_units(int *npresentp, int *nupp, u32 *maxportsp)
  178. {
  179. int nunits, npresent, nup;
  180. struct ipath_devdata *dd;
  181. unsigned long flags;
  182. u32 maxports;
  183. nunits = npresent = nup = maxports = 0;
  184. spin_lock_irqsave(&ipath_devs_lock, flags);
  185. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  186. nunits++;
  187. if ((dd->ipath_flags & IPATH_PRESENT) && dd->ipath_kregbase)
  188. npresent++;
  189. if (dd->ipath_lid &&
  190. !(dd->ipath_flags & (IPATH_DISABLED | IPATH_LINKDOWN
  191. | IPATH_LINKUNK)))
  192. nup++;
  193. if (dd->ipath_cfgports > maxports)
  194. maxports = dd->ipath_cfgports;
  195. }
  196. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  197. if (npresentp)
  198. *npresentp = npresent;
  199. if (nupp)
  200. *nupp = nup;
  201. if (maxportsp)
  202. *maxportsp = maxports;
  203. return nunits;
  204. }
  205. /*
  206. * These next two routines are placeholders in case we don't have per-arch
  207. * code for controlling write combining. If explicit control of write
  208. * combining is not available, performance will probably be awful.
  209. */
  210. int __attribute__((weak)) ipath_enable_wc(struct ipath_devdata *dd)
  211. {
  212. return -EOPNOTSUPP;
  213. }
  214. void __attribute__((weak)) ipath_disable_wc(struct ipath_devdata *dd)
  215. {
  216. }
  217. static int __devinit ipath_init_one(struct pci_dev *pdev,
  218. const struct pci_device_id *ent)
  219. {
  220. int ret, len, j;
  221. struct ipath_devdata *dd;
  222. unsigned long long addr;
  223. u32 bar0 = 0, bar1 = 0;
  224. u8 rev;
  225. dd = ipath_alloc_devdata(pdev);
  226. if (IS_ERR(dd)) {
  227. ret = PTR_ERR(dd);
  228. printk(KERN_ERR IPATH_DRV_NAME
  229. ": Could not allocate devdata: error %d\n", -ret);
  230. goto bail;
  231. }
  232. ipath_cdbg(VERBOSE, "initializing unit #%u\n", dd->ipath_unit);
  233. read_bars(dd, pdev, &bar0, &bar1);
  234. ret = pci_enable_device(pdev);
  235. if (ret) {
  236. /* This can happen iff:
  237. *
  238. * We did a chip reset, and then failed to reprogram the
  239. * BAR, or the chip reset due to an internal error. We then
  240. * unloaded the driver and reloaded it.
  241. *
  242. * Both reset cases set the BAR back to initial state. For
  243. * the latter case, the AER sticky error bit at offset 0x718
  244. * should be set, but the Linux kernel doesn't yet know
  245. * about that, it appears. If the original BAR was retained
  246. * in the kernel data structures, this may be OK.
  247. */
  248. ipath_dev_err(dd, "enable unit %d failed: error %d\n",
  249. dd->ipath_unit, -ret);
  250. goto bail_devdata;
  251. }
  252. addr = pci_resource_start(pdev, 0);
  253. len = pci_resource_len(pdev, 0);
  254. ipath_cdbg(VERBOSE, "regbase (0) %llx len %d pdev->irq %d, vend %x/%x "
  255. "driver_data %lx\n", addr, len, pdev->irq, ent->vendor,
  256. ent->device, ent->driver_data);
  257. read_bars(dd, pdev, &bar0, &bar1);
  258. if (!bar1 && !(bar0 & ~0xf)) {
  259. if (addr) {
  260. dev_info(&pdev->dev, "BAR is 0 (probable RESET), "
  261. "rewriting as %llx\n", addr);
  262. ret = pci_write_config_dword(
  263. pdev, PCI_BASE_ADDRESS_0, addr);
  264. if (ret) {
  265. ipath_dev_err(dd, "rewrite of BAR0 "
  266. "failed: err %d\n", -ret);
  267. goto bail_disable;
  268. }
  269. ret = pci_write_config_dword(
  270. pdev, PCI_BASE_ADDRESS_1, addr >> 32);
  271. if (ret) {
  272. ipath_dev_err(dd, "rewrite of BAR1 "
  273. "failed: err %d\n", -ret);
  274. goto bail_disable;
  275. }
  276. } else {
  277. ipath_dev_err(dd, "BAR is 0 (probable RESET), "
  278. "not usable until reboot\n");
  279. ret = -ENODEV;
  280. goto bail_disable;
  281. }
  282. }
  283. ret = pci_request_regions(pdev, IPATH_DRV_NAME);
  284. if (ret) {
  285. dev_info(&pdev->dev, "pci_request_regions unit %u fails: "
  286. "err %d\n", dd->ipath_unit, -ret);
  287. goto bail_disable;
  288. }
  289. ret = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  290. if (ret) {
  291. /*
  292. * if the 64 bit setup fails, try 32 bit. Some systems
  293. * do not setup 64 bit maps on systems with 2GB or less
  294. * memory installed.
  295. */
  296. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  297. if (ret) {
  298. dev_info(&pdev->dev,
  299. "Unable to set DMA mask for unit %u: %d\n",
  300. dd->ipath_unit, ret);
  301. goto bail_regions;
  302. }
  303. else {
  304. ipath_dbg("No 64bit DMA mask, used 32 bit mask\n");
  305. ret = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  306. if (ret)
  307. dev_info(&pdev->dev,
  308. "Unable to set DMA consistent mask "
  309. "for unit %u: %d\n",
  310. dd->ipath_unit, ret);
  311. }
  312. }
  313. else {
  314. ret = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  315. if (ret)
  316. dev_info(&pdev->dev,
  317. "Unable to set DMA consistent mask "
  318. "for unit %u: %d\n",
  319. dd->ipath_unit, ret);
  320. }
  321. pci_set_master(pdev);
  322. /*
  323. * Save BARs to rewrite after device reset. Save all 64 bits of
  324. * BAR, just in case.
  325. */
  326. dd->ipath_pcibar0 = addr;
  327. dd->ipath_pcibar1 = addr >> 32;
  328. dd->ipath_deviceid = ent->device; /* save for later use */
  329. dd->ipath_vendorid = ent->vendor;
  330. /* setup the chip-specific functions, as early as possible. */
  331. switch (ent->device) {
  332. #ifdef CONFIG_HT_IRQ
  333. case PCI_DEVICE_ID_INFINIPATH_HT:
  334. ipath_init_iba6110_funcs(dd);
  335. break;
  336. #endif
  337. #ifdef CONFIG_PCI_MSI
  338. case PCI_DEVICE_ID_INFINIPATH_PE800:
  339. ipath_init_iba6120_funcs(dd);
  340. break;
  341. #endif
  342. default:
  343. ipath_dev_err(dd, "Found unknown QLogic deviceid 0x%x, "
  344. "failing\n", ent->device);
  345. return -ENODEV;
  346. }
  347. for (j = 0; j < 6; j++) {
  348. if (!pdev->resource[j].start)
  349. continue;
  350. ipath_cdbg(VERBOSE, "BAR %d start %llx, end %llx, len %llx\n",
  351. j, (unsigned long long)pdev->resource[j].start,
  352. (unsigned long long)pdev->resource[j].end,
  353. (unsigned long long)pci_resource_len(pdev, j));
  354. }
  355. if (!addr) {
  356. ipath_dev_err(dd, "No valid address in BAR 0!\n");
  357. ret = -ENODEV;
  358. goto bail_regions;
  359. }
  360. dd->ipath_deviceid = ent->device; /* save for later use */
  361. dd->ipath_vendorid = ent->vendor;
  362. ret = pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  363. if (ret) {
  364. ipath_dev_err(dd, "Failed to read PCI revision ID unit "
  365. "%u: err %d\n", dd->ipath_unit, -ret);
  366. goto bail_regions; /* shouldn't ever happen */
  367. }
  368. dd->ipath_pcirev = rev;
  369. #if defined(__powerpc__)
  370. /* There isn't a generic way to specify writethrough mappings */
  371. dd->ipath_kregbase = __ioremap(addr, len,
  372. (_PAGE_NO_CACHE|_PAGE_WRITETHRU));
  373. #else
  374. dd->ipath_kregbase = ioremap_nocache(addr, len);
  375. #endif
  376. if (!dd->ipath_kregbase) {
  377. ipath_dbg("Unable to map io addr %llx to kvirt, failing\n",
  378. addr);
  379. ret = -ENOMEM;
  380. goto bail_iounmap;
  381. }
  382. dd->ipath_kregend = (u64 __iomem *)
  383. ((void __iomem *)dd->ipath_kregbase + len);
  384. dd->ipath_physaddr = addr; /* used for io_remap, etc. */
  385. /* for user mmap */
  386. ipath_cdbg(VERBOSE, "mapped io addr %llx to kregbase %p\n",
  387. addr, dd->ipath_kregbase);
  388. /*
  389. * clear ipath_flags here instead of in ipath_init_chip as it is set
  390. * by ipath_setup_htconfig.
  391. */
  392. dd->ipath_flags = 0;
  393. dd->ipath_lli_counter = 0;
  394. dd->ipath_lli_errors = 0;
  395. if (dd->ipath_f_bus(dd, pdev))
  396. ipath_dev_err(dd, "Failed to setup config space; "
  397. "continuing anyway\n");
  398. /*
  399. * set up our interrupt handler; IRQF_SHARED probably not needed,
  400. * since MSI interrupts shouldn't be shared but won't hurt for now.
  401. * check 0 irq after we return from chip-specific bus setup, since
  402. * that can affect this due to setup
  403. */
  404. if (!dd->ipath_irq)
  405. ipath_dev_err(dd, "irq is 0, BIOS error? Interrupts won't "
  406. "work\n");
  407. else {
  408. ret = request_irq(dd->ipath_irq, ipath_intr, IRQF_SHARED,
  409. IPATH_DRV_NAME, dd);
  410. if (ret) {
  411. ipath_dev_err(dd, "Couldn't setup irq handler, "
  412. "irq=%d: %d\n", dd->ipath_irq, ret);
  413. goto bail_iounmap;
  414. }
  415. }
  416. ret = ipath_init_chip(dd, 0); /* do the chip-specific init */
  417. if (ret)
  418. goto bail_iounmap;
  419. ret = ipath_enable_wc(dd);
  420. if (ret) {
  421. ipath_dev_err(dd, "Write combining not enabled "
  422. "(err %d): performance may be poor\n",
  423. -ret);
  424. ret = 0;
  425. }
  426. ipath_device_create_group(&pdev->dev, dd);
  427. ipathfs_add_device(dd);
  428. ipath_user_add(dd);
  429. ipath_diag_add(dd);
  430. ipath_register_ib_device(dd);
  431. goto bail;
  432. bail_iounmap:
  433. iounmap((volatile void __iomem *) dd->ipath_kregbase);
  434. bail_regions:
  435. pci_release_regions(pdev);
  436. bail_disable:
  437. pci_disable_device(pdev);
  438. bail_devdata:
  439. ipath_free_devdata(pdev, dd);
  440. bail:
  441. return ret;
  442. }
  443. static void __devexit cleanup_device(struct ipath_devdata *dd)
  444. {
  445. int port;
  446. ipath_shutdown_device(dd);
  447. if (*dd->ipath_statusp & IPATH_STATUS_CHIP_PRESENT) {
  448. /* can't do anything more with chip; needs re-init */
  449. *dd->ipath_statusp &= ~IPATH_STATUS_CHIP_PRESENT;
  450. if (dd->ipath_kregbase) {
  451. /*
  452. * if we haven't already cleaned up before these are
  453. * to ensure any register reads/writes "fail" until
  454. * re-init
  455. */
  456. dd->ipath_kregbase = NULL;
  457. dd->ipath_uregbase = 0;
  458. dd->ipath_sregbase = 0;
  459. dd->ipath_cregbase = 0;
  460. dd->ipath_kregsize = 0;
  461. }
  462. ipath_disable_wc(dd);
  463. }
  464. if (dd->ipath_pioavailregs_dma) {
  465. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  466. (void *) dd->ipath_pioavailregs_dma,
  467. dd->ipath_pioavailregs_phys);
  468. dd->ipath_pioavailregs_dma = NULL;
  469. }
  470. if (dd->ipath_dummy_hdrq) {
  471. dma_free_coherent(&dd->pcidev->dev,
  472. dd->ipath_pd[0]->port_rcvhdrq_size,
  473. dd->ipath_dummy_hdrq, dd->ipath_dummy_hdrq_phys);
  474. dd->ipath_dummy_hdrq = NULL;
  475. }
  476. if (dd->ipath_pageshadow) {
  477. struct page **tmpp = dd->ipath_pageshadow;
  478. dma_addr_t *tmpd = dd->ipath_physshadow;
  479. int i, cnt = 0;
  480. ipath_cdbg(VERBOSE, "Unlocking any expTID pages still "
  481. "locked\n");
  482. for (port = 0; port < dd->ipath_cfgports; port++) {
  483. int port_tidbase = port * dd->ipath_rcvtidcnt;
  484. int maxtid = port_tidbase + dd->ipath_rcvtidcnt;
  485. for (i = port_tidbase; i < maxtid; i++) {
  486. if (!tmpp[i])
  487. continue;
  488. pci_unmap_page(dd->pcidev, tmpd[i],
  489. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  490. ipath_release_user_pages(&tmpp[i], 1);
  491. tmpp[i] = NULL;
  492. cnt++;
  493. }
  494. }
  495. if (cnt) {
  496. ipath_stats.sps_pageunlocks += cnt;
  497. ipath_cdbg(VERBOSE, "There were still %u expTID "
  498. "entries locked\n", cnt);
  499. }
  500. if (ipath_stats.sps_pagelocks ||
  501. ipath_stats.sps_pageunlocks)
  502. ipath_cdbg(VERBOSE, "%llu pages locked, %llu "
  503. "unlocked via ipath_m{un}lock\n",
  504. (unsigned long long)
  505. ipath_stats.sps_pagelocks,
  506. (unsigned long long)
  507. ipath_stats.sps_pageunlocks);
  508. ipath_cdbg(VERBOSE, "Free shadow page tid array at %p\n",
  509. dd->ipath_pageshadow);
  510. vfree(dd->ipath_pageshadow);
  511. dd->ipath_pageshadow = NULL;
  512. }
  513. /*
  514. * free any resources still in use (usually just kernel ports)
  515. * at unload; we do for portcnt, not cfgports, because cfgports
  516. * could have changed while we were loaded.
  517. */
  518. for (port = 0; port < dd->ipath_portcnt; port++) {
  519. struct ipath_portdata *pd = dd->ipath_pd[port];
  520. dd->ipath_pd[port] = NULL;
  521. ipath_free_pddata(dd, pd);
  522. }
  523. kfree(dd->ipath_pd);
  524. /*
  525. * debuggability, in case some cleanup path tries to use it
  526. * after this
  527. */
  528. dd->ipath_pd = NULL;
  529. }
  530. static void __devexit ipath_remove_one(struct pci_dev *pdev)
  531. {
  532. struct ipath_devdata *dd = pci_get_drvdata(pdev);
  533. ipath_cdbg(VERBOSE, "removing, pdev=%p, dd=%p\n", pdev, dd);
  534. if (dd->verbs_dev)
  535. ipath_unregister_ib_device(dd->verbs_dev);
  536. ipath_diag_remove(dd);
  537. ipath_user_remove(dd);
  538. ipathfs_remove_device(dd);
  539. ipath_device_remove_group(&pdev->dev, dd);
  540. ipath_cdbg(VERBOSE, "Releasing pci memory regions, dd %p, "
  541. "unit %u\n", dd, (u32) dd->ipath_unit);
  542. cleanup_device(dd);
  543. /*
  544. * turn off rcv, send, and interrupts for all ports, all drivers
  545. * should also hard reset the chip here?
  546. * free up port 0 (kernel) rcvhdr, egr bufs, and eventually tid bufs
  547. * for all versions of the driver, if they were allocated
  548. */
  549. if (dd->ipath_irq) {
  550. ipath_cdbg(VERBOSE, "unit %u free irq %d\n",
  551. dd->ipath_unit, dd->ipath_irq);
  552. dd->ipath_f_free_irq(dd);
  553. } else
  554. ipath_dbg("irq is 0, not doing free_irq "
  555. "for unit %u\n", dd->ipath_unit);
  556. /*
  557. * we check for NULL here, because it's outside
  558. * the kregbase check, and we need to call it
  559. * after the free_irq. Thus it's possible that
  560. * the function pointers were never initialized.
  561. */
  562. if (dd->ipath_f_cleanup)
  563. /* clean up chip-specific stuff */
  564. dd->ipath_f_cleanup(dd);
  565. ipath_cdbg(VERBOSE, "Unmapping kregbase %p\n", dd->ipath_kregbase);
  566. iounmap((volatile void __iomem *) dd->ipath_kregbase);
  567. pci_release_regions(pdev);
  568. ipath_cdbg(VERBOSE, "calling pci_disable_device\n");
  569. pci_disable_device(pdev);
  570. ipath_free_devdata(pdev, dd);
  571. }
  572. /* general driver use */
  573. DEFINE_MUTEX(ipath_mutex);
  574. static DEFINE_SPINLOCK(ipath_pioavail_lock);
  575. /**
  576. * ipath_disarm_piobufs - cancel a range of PIO buffers
  577. * @dd: the infinipath device
  578. * @first: the first PIO buffer to cancel
  579. * @cnt: the number of PIO buffers to cancel
  580. *
  581. * cancel a range of PIO buffers, used when they might be armed, but
  582. * not triggered. Used at init to ensure buffer state, and also user
  583. * process close, in case it died while writing to a PIO buffer
  584. * Also after errors.
  585. */
  586. void ipath_disarm_piobufs(struct ipath_devdata *dd, unsigned first,
  587. unsigned cnt)
  588. {
  589. unsigned i, last = first + cnt;
  590. u64 sendctrl, sendorig;
  591. ipath_cdbg(PKT, "disarm %u PIObufs first=%u\n", cnt, first);
  592. sendorig = dd->ipath_sendctrl | INFINIPATH_S_DISARM;
  593. for (i = first; i < last; i++) {
  594. sendctrl = sendorig |
  595. (i << INFINIPATH_S_DISARMPIOBUF_SHIFT);
  596. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  597. sendctrl);
  598. }
  599. /*
  600. * Write it again with current value, in case ipath_sendctrl changed
  601. * while we were looping; no critical bits that would require
  602. * locking.
  603. *
  604. * Write a 0, and then the original value, reading scratch in
  605. * between. This seems to avoid a chip timing race that causes
  606. * pioavail updates to memory to stop.
  607. */
  608. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  609. 0);
  610. sendorig = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  611. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  612. dd->ipath_sendctrl);
  613. }
  614. /**
  615. * ipath_wait_linkstate - wait for an IB link state change to occur
  616. * @dd: the infinipath device
  617. * @state: the state to wait for
  618. * @msecs: the number of milliseconds to wait
  619. *
  620. * wait up to msecs milliseconds for IB link state change to occur for
  621. * now, take the easy polling route. Currently used only by
  622. * ipath_set_linkstate. Returns 0 if state reached, otherwise
  623. * -ETIMEDOUT state can have multiple states set, for any of several
  624. * transitions.
  625. */
  626. static int ipath_wait_linkstate(struct ipath_devdata *dd, u32 state,
  627. int msecs)
  628. {
  629. dd->ipath_state_wanted = state;
  630. wait_event_interruptible_timeout(ipath_state_wait,
  631. (dd->ipath_flags & state),
  632. msecs_to_jiffies(msecs));
  633. dd->ipath_state_wanted = 0;
  634. if (!(dd->ipath_flags & state)) {
  635. u64 val;
  636. ipath_cdbg(VERBOSE, "Didn't reach linkstate %s within %u"
  637. " ms\n",
  638. /* test INIT ahead of DOWN, both can be set */
  639. (state & IPATH_LINKINIT) ? "INIT" :
  640. ((state & IPATH_LINKDOWN) ? "DOWN" :
  641. ((state & IPATH_LINKARMED) ? "ARM" : "ACTIVE")),
  642. msecs);
  643. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcstatus);
  644. ipath_cdbg(VERBOSE, "ibcc=%llx ibcstatus=%llx (%s)\n",
  645. (unsigned long long) ipath_read_kreg64(
  646. dd, dd->ipath_kregs->kr_ibcctrl),
  647. (unsigned long long) val,
  648. ipath_ibcstatus_str[val & 0xf]);
  649. }
  650. return (dd->ipath_flags & state) ? 0 : -ETIMEDOUT;
  651. }
  652. void ipath_decode_err(char *buf, size_t blen, ipath_err_t err)
  653. {
  654. *buf = '\0';
  655. if (err & INFINIPATH_E_RHDRLEN)
  656. strlcat(buf, "rhdrlen ", blen);
  657. if (err & INFINIPATH_E_RBADTID)
  658. strlcat(buf, "rbadtid ", blen);
  659. if (err & INFINIPATH_E_RBADVERSION)
  660. strlcat(buf, "rbadversion ", blen);
  661. if (err & INFINIPATH_E_RHDR)
  662. strlcat(buf, "rhdr ", blen);
  663. if (err & INFINIPATH_E_RLONGPKTLEN)
  664. strlcat(buf, "rlongpktlen ", blen);
  665. if (err & INFINIPATH_E_RSHORTPKTLEN)
  666. strlcat(buf, "rshortpktlen ", blen);
  667. if (err & INFINIPATH_E_RMAXPKTLEN)
  668. strlcat(buf, "rmaxpktlen ", blen);
  669. if (err & INFINIPATH_E_RMINPKTLEN)
  670. strlcat(buf, "rminpktlen ", blen);
  671. if (err & INFINIPATH_E_RFORMATERR)
  672. strlcat(buf, "rformaterr ", blen);
  673. if (err & INFINIPATH_E_RUNSUPVL)
  674. strlcat(buf, "runsupvl ", blen);
  675. if (err & INFINIPATH_E_RUNEXPCHAR)
  676. strlcat(buf, "runexpchar ", blen);
  677. if (err & INFINIPATH_E_RIBFLOW)
  678. strlcat(buf, "ribflow ", blen);
  679. if (err & INFINIPATH_E_REBP)
  680. strlcat(buf, "EBP ", blen);
  681. if (err & INFINIPATH_E_SUNDERRUN)
  682. strlcat(buf, "sunderrun ", blen);
  683. if (err & INFINIPATH_E_SPIOARMLAUNCH)
  684. strlcat(buf, "spioarmlaunch ", blen);
  685. if (err & INFINIPATH_E_SUNEXPERRPKTNUM)
  686. strlcat(buf, "sunexperrpktnum ", blen);
  687. if (err & INFINIPATH_E_SDROPPEDDATAPKT)
  688. strlcat(buf, "sdroppeddatapkt ", blen);
  689. if (err & INFINIPATH_E_SDROPPEDSMPPKT)
  690. strlcat(buf, "sdroppedsmppkt ", blen);
  691. if (err & INFINIPATH_E_SMAXPKTLEN)
  692. strlcat(buf, "smaxpktlen ", blen);
  693. if (err & INFINIPATH_E_SMINPKTLEN)
  694. strlcat(buf, "sminpktlen ", blen);
  695. if (err & INFINIPATH_E_SUNSUPVL)
  696. strlcat(buf, "sunsupVL ", blen);
  697. if (err & INFINIPATH_E_SPKTLEN)
  698. strlcat(buf, "spktlen ", blen);
  699. if (err & INFINIPATH_E_INVALIDADDR)
  700. strlcat(buf, "invalidaddr ", blen);
  701. if (err & INFINIPATH_E_RICRC)
  702. strlcat(buf, "CRC ", blen);
  703. if (err & INFINIPATH_E_RVCRC)
  704. strlcat(buf, "VCRC ", blen);
  705. if (err & INFINIPATH_E_RRCVEGRFULL)
  706. strlcat(buf, "rcvegrfull ", blen);
  707. if (err & INFINIPATH_E_RRCVHDRFULL)
  708. strlcat(buf, "rcvhdrfull ", blen);
  709. if (err & INFINIPATH_E_IBSTATUSCHANGED)
  710. strlcat(buf, "ibcstatuschg ", blen);
  711. if (err & INFINIPATH_E_RIBLOSTLINK)
  712. strlcat(buf, "riblostlink ", blen);
  713. if (err & INFINIPATH_E_HARDWARE)
  714. strlcat(buf, "hardware ", blen);
  715. if (err & INFINIPATH_E_RESET)
  716. strlcat(buf, "reset ", blen);
  717. }
  718. /**
  719. * get_rhf_errstring - decode RHF errors
  720. * @err: the err number
  721. * @msg: the output buffer
  722. * @len: the length of the output buffer
  723. *
  724. * only used one place now, may want more later
  725. */
  726. static void get_rhf_errstring(u32 err, char *msg, size_t len)
  727. {
  728. /* if no errors, and so don't need to check what's first */
  729. *msg = '\0';
  730. if (err & INFINIPATH_RHF_H_ICRCERR)
  731. strlcat(msg, "icrcerr ", len);
  732. if (err & INFINIPATH_RHF_H_VCRCERR)
  733. strlcat(msg, "vcrcerr ", len);
  734. if (err & INFINIPATH_RHF_H_PARITYERR)
  735. strlcat(msg, "parityerr ", len);
  736. if (err & INFINIPATH_RHF_H_LENERR)
  737. strlcat(msg, "lenerr ", len);
  738. if (err & INFINIPATH_RHF_H_MTUERR)
  739. strlcat(msg, "mtuerr ", len);
  740. if (err & INFINIPATH_RHF_H_IHDRERR)
  741. /* infinipath hdr checksum error */
  742. strlcat(msg, "ipathhdrerr ", len);
  743. if (err & INFINIPATH_RHF_H_TIDERR)
  744. strlcat(msg, "tiderr ", len);
  745. if (err & INFINIPATH_RHF_H_MKERR)
  746. /* bad port, offset, etc. */
  747. strlcat(msg, "invalid ipathhdr ", len);
  748. if (err & INFINIPATH_RHF_H_IBERR)
  749. strlcat(msg, "iberr ", len);
  750. if (err & INFINIPATH_RHF_L_SWA)
  751. strlcat(msg, "swA ", len);
  752. if (err & INFINIPATH_RHF_L_SWB)
  753. strlcat(msg, "swB ", len);
  754. }
  755. /**
  756. * ipath_get_egrbuf - get an eager buffer
  757. * @dd: the infinipath device
  758. * @bufnum: the eager buffer to get
  759. * @err: unused
  760. *
  761. * must only be called if ipath_pd[port] is known to be allocated
  762. */
  763. static inline void *ipath_get_egrbuf(struct ipath_devdata *dd, u32 bufnum,
  764. int err)
  765. {
  766. return dd->ipath_port0_skbinfo ?
  767. (void *) dd->ipath_port0_skbinfo[bufnum].skb->data : NULL;
  768. }
  769. /**
  770. * ipath_alloc_skb - allocate an skb and buffer with possible constraints
  771. * @dd: the infinipath device
  772. * @gfp_mask: the sk_buff SFP mask
  773. */
  774. struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd,
  775. gfp_t gfp_mask)
  776. {
  777. struct sk_buff *skb;
  778. u32 len;
  779. /*
  780. * Only fully supported way to handle this is to allocate lots
  781. * extra, align as needed, and then do skb_reserve(). That wastes
  782. * a lot of memory... I'll have to hack this into infinipath_copy
  783. * also.
  784. */
  785. /*
  786. * We need 2 extra bytes for ipath_ether data sent in the
  787. * key header. In order to keep everything dword aligned,
  788. * we'll reserve 4 bytes.
  789. */
  790. len = dd->ipath_ibmaxlen + 4;
  791. if (dd->ipath_flags & IPATH_4BYTE_TID) {
  792. /* We need a 2KB multiple alignment, and there is no way
  793. * to do it except to allocate extra and then skb_reserve
  794. * enough to bring it up to the right alignment.
  795. */
  796. len += 2047;
  797. }
  798. skb = __dev_alloc_skb(len, gfp_mask);
  799. if (!skb) {
  800. ipath_dev_err(dd, "Failed to allocate skbuff, length %u\n",
  801. len);
  802. goto bail;
  803. }
  804. skb_reserve(skb, 4);
  805. if (dd->ipath_flags & IPATH_4BYTE_TID) {
  806. u32 una = (unsigned long)skb->data & 2047;
  807. if (una)
  808. skb_reserve(skb, 2048 - una);
  809. }
  810. bail:
  811. return skb;
  812. }
  813. static void ipath_rcv_hdrerr(struct ipath_devdata *dd,
  814. u32 eflags,
  815. u32 l,
  816. u32 etail,
  817. u64 *rc)
  818. {
  819. char emsg[128];
  820. struct ipath_message_header *hdr;
  821. get_rhf_errstring(eflags, emsg, sizeof emsg);
  822. hdr = (struct ipath_message_header *)&rc[1];
  823. ipath_cdbg(PKT, "RHFerrs %x hdrqtail=%x typ=%u "
  824. "tlen=%x opcode=%x egridx=%x: %s\n",
  825. eflags, l,
  826. ipath_hdrget_rcv_type((__le32 *) rc),
  827. ipath_hdrget_length_in_bytes((__le32 *) rc),
  828. be32_to_cpu(hdr->bth[0]) >> 24,
  829. etail, emsg);
  830. /* Count local link integrity errors. */
  831. if (eflags & (INFINIPATH_RHF_H_ICRCERR | INFINIPATH_RHF_H_VCRCERR)) {
  832. u8 n = (dd->ipath_ibcctrl >>
  833. INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT) &
  834. INFINIPATH_IBCC_PHYERRTHRESHOLD_MASK;
  835. if (++dd->ipath_lli_counter > n) {
  836. dd->ipath_lli_counter = 0;
  837. dd->ipath_lli_errors++;
  838. }
  839. }
  840. }
  841. /*
  842. * ipath_kreceive - receive a packet
  843. * @dd: the infinipath device
  844. *
  845. * called from interrupt handler for errors or receive interrupt
  846. */
  847. void ipath_kreceive(struct ipath_devdata *dd)
  848. {
  849. u64 *rc;
  850. void *ebuf;
  851. const u32 rsize = dd->ipath_rcvhdrentsize; /* words */
  852. const u32 maxcnt = dd->ipath_rcvhdrcnt * rsize; /* words */
  853. u32 etail = -1, l, hdrqtail;
  854. struct ipath_message_header *hdr;
  855. u32 eflags, i, etype, tlen, pkttot = 0, updegr=0, reloop=0;
  856. static u64 totcalls; /* stats, may eventually remove */
  857. if (!dd->ipath_hdrqtailptr) {
  858. ipath_dev_err(dd,
  859. "hdrqtailptr not set, can't do receives\n");
  860. goto bail;
  861. }
  862. /* There is already a thread processing this queue. */
  863. if (test_and_set_bit(0, &dd->ipath_rcv_pending))
  864. goto bail;
  865. l = dd->ipath_port0head;
  866. hdrqtail = (u32) le64_to_cpu(*dd->ipath_hdrqtailptr);
  867. if (l == hdrqtail)
  868. goto done;
  869. reloop:
  870. for (i = 0; l != hdrqtail; i++) {
  871. u32 qp;
  872. u8 *bthbytes;
  873. rc = (u64 *) (dd->ipath_pd[0]->port_rcvhdrq + (l << 2));
  874. hdr = (struct ipath_message_header *)&rc[1];
  875. /*
  876. * could make a network order version of IPATH_KD_QP, and
  877. * do the obvious shift before masking to speed this up.
  878. */
  879. qp = ntohl(hdr->bth[1]) & 0xffffff;
  880. bthbytes = (u8 *) hdr->bth;
  881. eflags = ipath_hdrget_err_flags((__le32 *) rc);
  882. etype = ipath_hdrget_rcv_type((__le32 *) rc);
  883. /* total length */
  884. tlen = ipath_hdrget_length_in_bytes((__le32 *) rc);
  885. ebuf = NULL;
  886. if (etype != RCVHQ_RCV_TYPE_EXPECTED) {
  887. /*
  888. * it turns out that the chips uses an eager buffer
  889. * for all non-expected packets, whether it "needs"
  890. * one or not. So always get the index, but don't
  891. * set ebuf (so we try to copy data) unless the
  892. * length requires it.
  893. */
  894. etail = ipath_hdrget_index((__le32 *) rc);
  895. if (tlen > sizeof(*hdr) ||
  896. etype == RCVHQ_RCV_TYPE_NON_KD)
  897. ebuf = ipath_get_egrbuf(dd, etail, 0);
  898. }
  899. /*
  900. * both tiderr and ipathhdrerr are set for all plain IB
  901. * packets; only ipathhdrerr should be set.
  902. */
  903. if (etype != RCVHQ_RCV_TYPE_NON_KD && etype !=
  904. RCVHQ_RCV_TYPE_ERROR && ipath_hdrget_ipath_ver(
  905. hdr->iph.ver_port_tid_offset) !=
  906. IPS_PROTO_VERSION) {
  907. ipath_cdbg(PKT, "Bad InfiniPath protocol version "
  908. "%x\n", etype);
  909. }
  910. if (unlikely(eflags))
  911. ipath_rcv_hdrerr(dd, eflags, l, etail, rc);
  912. else if (etype == RCVHQ_RCV_TYPE_NON_KD) {
  913. ipath_ib_rcv(dd->verbs_dev, rc + 1, ebuf, tlen);
  914. if (dd->ipath_lli_counter)
  915. dd->ipath_lli_counter--;
  916. ipath_cdbg(PKT, "typ %x, opcode %x (eager, "
  917. "qp=%x), len %x; ignored\n",
  918. etype, bthbytes[0], qp, tlen);
  919. }
  920. else if (etype == RCVHQ_RCV_TYPE_EAGER)
  921. ipath_cdbg(PKT, "typ %x, opcode %x (eager, "
  922. "qp=%x), len %x; ignored\n",
  923. etype, bthbytes[0], qp, tlen);
  924. else if (etype == RCVHQ_RCV_TYPE_EXPECTED)
  925. ipath_dbg("Bug: Expected TID, opcode %x; ignored\n",
  926. be32_to_cpu(hdr->bth[0]) & 0xff);
  927. else {
  928. /*
  929. * error packet, type of error unknown.
  930. * Probably type 3, but we don't know, so don't
  931. * even try to print the opcode, etc.
  932. */
  933. ipath_dbg("Error Pkt, but no eflags! egrbuf %x, "
  934. "len %x\nhdrq@%lx;hdrq+%x rhf: %llx; "
  935. "hdr %llx %llx %llx %llx %llx\n",
  936. etail, tlen, (unsigned long) rc, l,
  937. (unsigned long long) rc[0],
  938. (unsigned long long) rc[1],
  939. (unsigned long long) rc[2],
  940. (unsigned long long) rc[3],
  941. (unsigned long long) rc[4],
  942. (unsigned long long) rc[5]);
  943. }
  944. l += rsize;
  945. if (l >= maxcnt)
  946. l = 0;
  947. if (etype != RCVHQ_RCV_TYPE_EXPECTED)
  948. updegr = 1;
  949. /*
  950. * update head regs on last packet, and every 16 packets.
  951. * Reduce bus traffic, while still trying to prevent
  952. * rcvhdrq overflows, for when the queue is nearly full
  953. */
  954. if (l == hdrqtail || (i && !(i&0xf))) {
  955. u64 lval;
  956. if (l == hdrqtail)
  957. /* request IBA6120 interrupt only on last */
  958. lval = dd->ipath_rhdrhead_intr_off | l;
  959. else
  960. lval = l;
  961. (void)ipath_write_ureg(dd, ur_rcvhdrhead, lval, 0);
  962. if (updegr) {
  963. (void)ipath_write_ureg(dd, ur_rcvegrindexhead,
  964. etail, 0);
  965. updegr = 0;
  966. }
  967. }
  968. }
  969. if (!dd->ipath_rhdrhead_intr_off && !reloop) {
  970. /* IBA6110 workaround; we can have a race clearing chip
  971. * interrupt with another interrupt about to be delivered,
  972. * and can clear it before it is delivered on the GPIO
  973. * workaround. By doing the extra check here for the
  974. * in-memory tail register updating while we were doing
  975. * earlier packets, we "almost" guarantee we have covered
  976. * that case.
  977. */
  978. u32 hqtail = (u32)le64_to_cpu(*dd->ipath_hdrqtailptr);
  979. if (hqtail != hdrqtail) {
  980. hdrqtail = hqtail;
  981. reloop = 1; /* loop 1 extra time at most */
  982. goto reloop;
  983. }
  984. }
  985. pkttot += i;
  986. dd->ipath_port0head = l;
  987. if (pkttot > ipath_stats.sps_maxpkts_call)
  988. ipath_stats.sps_maxpkts_call = pkttot;
  989. ipath_stats.sps_port0pkts += pkttot;
  990. ipath_stats.sps_avgpkts_call =
  991. ipath_stats.sps_port0pkts / ++totcalls;
  992. done:
  993. clear_bit(0, &dd->ipath_rcv_pending);
  994. smp_mb__after_clear_bit();
  995. bail:;
  996. }
  997. /**
  998. * ipath_update_pio_bufs - update shadow copy of the PIO availability map
  999. * @dd: the infinipath device
  1000. *
  1001. * called whenever our local copy indicates we have run out of send buffers
  1002. * NOTE: This can be called from interrupt context by some code
  1003. * and from non-interrupt context by ipath_getpiobuf().
  1004. */
  1005. static void ipath_update_pio_bufs(struct ipath_devdata *dd)
  1006. {
  1007. unsigned long flags;
  1008. int i;
  1009. const unsigned piobregs = (unsigned)dd->ipath_pioavregs;
  1010. /* If the generation (check) bits have changed, then we update the
  1011. * busy bit for the corresponding PIO buffer. This algorithm will
  1012. * modify positions to the value they already have in some cases
  1013. * (i.e., no change), but it's faster than changing only the bits
  1014. * that have changed.
  1015. *
  1016. * We would like to do this atomicly, to avoid spinlocks in the
  1017. * critical send path, but that's not really possible, given the
  1018. * type of changes, and that this routine could be called on
  1019. * multiple cpu's simultaneously, so we lock in this routine only,
  1020. * to avoid conflicting updates; all we change is the shadow, and
  1021. * it's a single 64 bit memory location, so by definition the update
  1022. * is atomic in terms of what other cpu's can see in testing the
  1023. * bits. The spin_lock overhead isn't too bad, since it only
  1024. * happens when all buffers are in use, so only cpu overhead, not
  1025. * latency or bandwidth is affected.
  1026. */
  1027. #define _IPATH_ALL_CHECKBITS 0x5555555555555555ULL
  1028. if (!dd->ipath_pioavailregs_dma) {
  1029. ipath_dbg("Update shadow pioavail, but regs_dma NULL!\n");
  1030. return;
  1031. }
  1032. if (ipath_debug & __IPATH_VERBDBG) {
  1033. /* only if packet debug and verbose */
  1034. volatile __le64 *dma = dd->ipath_pioavailregs_dma;
  1035. unsigned long *shadow = dd->ipath_pioavailshadow;
  1036. ipath_cdbg(PKT, "Refill avail, dma0=%llx shad0=%lx, "
  1037. "d1=%llx s1=%lx, d2=%llx s2=%lx, d3=%llx "
  1038. "s3=%lx\n",
  1039. (unsigned long long) le64_to_cpu(dma[0]),
  1040. shadow[0],
  1041. (unsigned long long) le64_to_cpu(dma[1]),
  1042. shadow[1],
  1043. (unsigned long long) le64_to_cpu(dma[2]),
  1044. shadow[2],
  1045. (unsigned long long) le64_to_cpu(dma[3]),
  1046. shadow[3]);
  1047. if (piobregs > 4)
  1048. ipath_cdbg(
  1049. PKT, "2nd group, dma4=%llx shad4=%lx, "
  1050. "d5=%llx s5=%lx, d6=%llx s6=%lx, "
  1051. "d7=%llx s7=%lx\n",
  1052. (unsigned long long) le64_to_cpu(dma[4]),
  1053. shadow[4],
  1054. (unsigned long long) le64_to_cpu(dma[5]),
  1055. shadow[5],
  1056. (unsigned long long) le64_to_cpu(dma[6]),
  1057. shadow[6],
  1058. (unsigned long long) le64_to_cpu(dma[7]),
  1059. shadow[7]);
  1060. }
  1061. spin_lock_irqsave(&ipath_pioavail_lock, flags);
  1062. for (i = 0; i < piobregs; i++) {
  1063. u64 pchbusy, pchg, piov, pnew;
  1064. /*
  1065. * Chip Errata: bug 6641; even and odd qwords>3 are swapped
  1066. */
  1067. if (i > 3) {
  1068. if (i & 1)
  1069. piov = le64_to_cpu(
  1070. dd->ipath_pioavailregs_dma[i - 1]);
  1071. else
  1072. piov = le64_to_cpu(
  1073. dd->ipath_pioavailregs_dma[i + 1]);
  1074. } else
  1075. piov = le64_to_cpu(dd->ipath_pioavailregs_dma[i]);
  1076. pchg = _IPATH_ALL_CHECKBITS &
  1077. ~(dd->ipath_pioavailshadow[i] ^ piov);
  1078. pchbusy = pchg << INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT;
  1079. if (pchg && (pchbusy & dd->ipath_pioavailshadow[i])) {
  1080. pnew = dd->ipath_pioavailshadow[i] & ~pchbusy;
  1081. pnew |= piov & pchbusy;
  1082. dd->ipath_pioavailshadow[i] = pnew;
  1083. }
  1084. }
  1085. spin_unlock_irqrestore(&ipath_pioavail_lock, flags);
  1086. }
  1087. /**
  1088. * ipath_setrcvhdrsize - set the receive header size
  1089. * @dd: the infinipath device
  1090. * @rhdrsize: the receive header size
  1091. *
  1092. * called from user init code, and also layered driver init
  1093. */
  1094. int ipath_setrcvhdrsize(struct ipath_devdata *dd, unsigned rhdrsize)
  1095. {
  1096. int ret = 0;
  1097. if (dd->ipath_flags & IPATH_RCVHDRSZ_SET) {
  1098. if (dd->ipath_rcvhdrsize != rhdrsize) {
  1099. dev_info(&dd->pcidev->dev,
  1100. "Error: can't set protocol header "
  1101. "size %u, already %u\n",
  1102. rhdrsize, dd->ipath_rcvhdrsize);
  1103. ret = -EAGAIN;
  1104. } else
  1105. ipath_cdbg(VERBOSE, "Reuse same protocol header "
  1106. "size %u\n", dd->ipath_rcvhdrsize);
  1107. } else if (rhdrsize > (dd->ipath_rcvhdrentsize -
  1108. (sizeof(u64) / sizeof(u32)))) {
  1109. ipath_dbg("Error: can't set protocol header size %u "
  1110. "(> max %u)\n", rhdrsize,
  1111. dd->ipath_rcvhdrentsize -
  1112. (u32) (sizeof(u64) / sizeof(u32)));
  1113. ret = -EOVERFLOW;
  1114. } else {
  1115. dd->ipath_flags |= IPATH_RCVHDRSZ_SET;
  1116. dd->ipath_rcvhdrsize = rhdrsize;
  1117. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  1118. dd->ipath_rcvhdrsize);
  1119. ipath_cdbg(VERBOSE, "Set protocol header size to %u\n",
  1120. dd->ipath_rcvhdrsize);
  1121. }
  1122. return ret;
  1123. }
  1124. /**
  1125. * ipath_getpiobuf - find an available pio buffer
  1126. * @dd: the infinipath device
  1127. * @pbufnum: the buffer number is placed here
  1128. *
  1129. * do appropriate marking as busy, etc.
  1130. * returns buffer number if one found (>=0), negative number is error.
  1131. * Used by ipath_layer_send
  1132. */
  1133. u32 __iomem *ipath_getpiobuf(struct ipath_devdata *dd, u32 * pbufnum)
  1134. {
  1135. int i, j, starti, updated = 0;
  1136. unsigned piobcnt, iter;
  1137. unsigned long flags;
  1138. unsigned long *shadow = dd->ipath_pioavailshadow;
  1139. u32 __iomem *buf;
  1140. piobcnt = (unsigned)(dd->ipath_piobcnt2k
  1141. + dd->ipath_piobcnt4k);
  1142. starti = dd->ipath_lastport_piobuf;
  1143. iter = piobcnt - starti;
  1144. if (dd->ipath_upd_pio_shadow) {
  1145. /*
  1146. * Minor optimization. If we had no buffers on last call,
  1147. * start out by doing the update; continue and do scan even
  1148. * if no buffers were updated, to be paranoid
  1149. */
  1150. ipath_update_pio_bufs(dd);
  1151. /* we scanned here, don't do it at end of scan */
  1152. updated = 1;
  1153. i = starti;
  1154. } else
  1155. i = dd->ipath_lastpioindex;
  1156. rescan:
  1157. /*
  1158. * while test_and_set_bit() is atomic, we do that and then the
  1159. * change_bit(), and the pair is not. See if this is the cause
  1160. * of the remaining armlaunch errors.
  1161. */
  1162. spin_lock_irqsave(&ipath_pioavail_lock, flags);
  1163. for (j = 0; j < iter; j++, i++) {
  1164. if (i >= piobcnt)
  1165. i = starti;
  1166. /*
  1167. * To avoid bus lock overhead, we first find a candidate
  1168. * buffer, then do the test and set, and continue if that
  1169. * fails.
  1170. */
  1171. if (test_bit((2 * i) + 1, shadow) ||
  1172. test_and_set_bit((2 * i) + 1, shadow))
  1173. continue;
  1174. /* flip generation bit */
  1175. change_bit(2 * i, shadow);
  1176. break;
  1177. }
  1178. spin_unlock_irqrestore(&ipath_pioavail_lock, flags);
  1179. if (j == iter) {
  1180. volatile __le64 *dma = dd->ipath_pioavailregs_dma;
  1181. /*
  1182. * first time through; shadow exhausted, but may be real
  1183. * buffers available, so go see; if any updated, rescan
  1184. * (once)
  1185. */
  1186. if (!updated) {
  1187. ipath_update_pio_bufs(dd);
  1188. updated = 1;
  1189. i = starti;
  1190. goto rescan;
  1191. }
  1192. dd->ipath_upd_pio_shadow = 1;
  1193. /*
  1194. * not atomic, but if we lose one once in a while, that's OK
  1195. */
  1196. ipath_stats.sps_nopiobufs++;
  1197. if (!(++dd->ipath_consec_nopiobuf % 100000)) {
  1198. ipath_dbg(
  1199. "%u pio sends with no bufavail; dmacopy: "
  1200. "%llx %llx %llx %llx; shadow: "
  1201. "%lx %lx %lx %lx\n",
  1202. dd->ipath_consec_nopiobuf,
  1203. (unsigned long long) le64_to_cpu(dma[0]),
  1204. (unsigned long long) le64_to_cpu(dma[1]),
  1205. (unsigned long long) le64_to_cpu(dma[2]),
  1206. (unsigned long long) le64_to_cpu(dma[3]),
  1207. shadow[0], shadow[1], shadow[2],
  1208. shadow[3]);
  1209. /*
  1210. * 4 buffers per byte, 4 registers above, cover rest
  1211. * below
  1212. */
  1213. if ((dd->ipath_piobcnt2k + dd->ipath_piobcnt4k) >
  1214. (sizeof(shadow[0]) * 4 * 4))
  1215. ipath_dbg("2nd group: dmacopy: %llx %llx "
  1216. "%llx %llx; shadow: %lx %lx "
  1217. "%lx %lx\n",
  1218. (unsigned long long)
  1219. le64_to_cpu(dma[4]),
  1220. (unsigned long long)
  1221. le64_to_cpu(dma[5]),
  1222. (unsigned long long)
  1223. le64_to_cpu(dma[6]),
  1224. (unsigned long long)
  1225. le64_to_cpu(dma[7]),
  1226. shadow[4], shadow[5],
  1227. shadow[6], shadow[7]);
  1228. }
  1229. buf = NULL;
  1230. goto bail;
  1231. }
  1232. /*
  1233. * set next starting place. Since it's just an optimization,
  1234. * it doesn't matter who wins on this, so no locking
  1235. */
  1236. dd->ipath_lastpioindex = i + 1;
  1237. if (dd->ipath_upd_pio_shadow)
  1238. dd->ipath_upd_pio_shadow = 0;
  1239. if (dd->ipath_consec_nopiobuf)
  1240. dd->ipath_consec_nopiobuf = 0;
  1241. if (i < dd->ipath_piobcnt2k)
  1242. buf = (u32 __iomem *) (dd->ipath_pio2kbase +
  1243. i * dd->ipath_palign);
  1244. else
  1245. buf = (u32 __iomem *)
  1246. (dd->ipath_pio4kbase +
  1247. (i - dd->ipath_piobcnt2k) * dd->ipath_4kalign);
  1248. ipath_cdbg(VERBOSE, "Return piobuf%u %uk @ %p\n",
  1249. i, (i < dd->ipath_piobcnt2k) ? 2 : 4, buf);
  1250. if (pbufnum)
  1251. *pbufnum = i;
  1252. bail:
  1253. return buf;
  1254. }
  1255. /**
  1256. * ipath_create_rcvhdrq - create a receive header queue
  1257. * @dd: the infinipath device
  1258. * @pd: the port data
  1259. *
  1260. * this must be contiguous memory (from an i/o perspective), and must be
  1261. * DMA'able (which means for some systems, it will go through an IOMMU,
  1262. * or be forced into a low address range).
  1263. */
  1264. int ipath_create_rcvhdrq(struct ipath_devdata *dd,
  1265. struct ipath_portdata *pd)
  1266. {
  1267. int ret = 0;
  1268. if (!pd->port_rcvhdrq) {
  1269. dma_addr_t phys_hdrqtail;
  1270. gfp_t gfp_flags = GFP_USER | __GFP_COMP;
  1271. int amt = ALIGN(dd->ipath_rcvhdrcnt * dd->ipath_rcvhdrentsize *
  1272. sizeof(u32), PAGE_SIZE);
  1273. pd->port_rcvhdrq = dma_alloc_coherent(
  1274. &dd->pcidev->dev, amt, &pd->port_rcvhdrq_phys,
  1275. gfp_flags);
  1276. if (!pd->port_rcvhdrq) {
  1277. ipath_dev_err(dd, "attempt to allocate %d bytes "
  1278. "for port %u rcvhdrq failed\n",
  1279. amt, pd->port_port);
  1280. ret = -ENOMEM;
  1281. goto bail;
  1282. }
  1283. pd->port_rcvhdrtail_kvaddr = dma_alloc_coherent(
  1284. &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail, GFP_KERNEL);
  1285. if (!pd->port_rcvhdrtail_kvaddr) {
  1286. ipath_dev_err(dd, "attempt to allocate 1 page "
  1287. "for port %u rcvhdrqtailaddr failed\n",
  1288. pd->port_port);
  1289. ret = -ENOMEM;
  1290. dma_free_coherent(&dd->pcidev->dev, amt,
  1291. pd->port_rcvhdrq, pd->port_rcvhdrq_phys);
  1292. pd->port_rcvhdrq = NULL;
  1293. goto bail;
  1294. }
  1295. pd->port_rcvhdrqtailaddr_phys = phys_hdrqtail;
  1296. pd->port_rcvhdrq_size = amt;
  1297. ipath_cdbg(VERBOSE, "%d pages at %p (phys %lx) size=%lu "
  1298. "for port %u rcvhdr Q\n",
  1299. amt >> PAGE_SHIFT, pd->port_rcvhdrq,
  1300. (unsigned long) pd->port_rcvhdrq_phys,
  1301. (unsigned long) pd->port_rcvhdrq_size,
  1302. pd->port_port);
  1303. ipath_cdbg(VERBOSE, "port %d hdrtailaddr, %llx physical\n",
  1304. pd->port_port,
  1305. (unsigned long long) phys_hdrqtail);
  1306. }
  1307. else
  1308. ipath_cdbg(VERBOSE, "reuse port %d rcvhdrq @%p %llx phys; "
  1309. "hdrtailaddr@%p %llx physical\n",
  1310. pd->port_port, pd->port_rcvhdrq,
  1311. (unsigned long long) pd->port_rcvhdrq_phys,
  1312. pd->port_rcvhdrtail_kvaddr, (unsigned long long)
  1313. pd->port_rcvhdrqtailaddr_phys);
  1314. /* clear for security and sanity on each use */
  1315. memset(pd->port_rcvhdrq, 0, pd->port_rcvhdrq_size);
  1316. memset(pd->port_rcvhdrtail_kvaddr, 0, PAGE_SIZE);
  1317. /*
  1318. * tell chip each time we init it, even if we are re-using previous
  1319. * memory (we zero the register at process close)
  1320. */
  1321. ipath_write_kreg_port(dd, dd->ipath_kregs->kr_rcvhdrtailaddr,
  1322. pd->port_port, pd->port_rcvhdrqtailaddr_phys);
  1323. ipath_write_kreg_port(dd, dd->ipath_kregs->kr_rcvhdraddr,
  1324. pd->port_port, pd->port_rcvhdrq_phys);
  1325. ret = 0;
  1326. bail:
  1327. return ret;
  1328. }
  1329. int ipath_waitfor_complete(struct ipath_devdata *dd, ipath_kreg reg_id,
  1330. u64 bits_to_wait_for, u64 * valp)
  1331. {
  1332. unsigned long timeout;
  1333. u64 lastval, val;
  1334. int ret;
  1335. lastval = ipath_read_kreg64(dd, reg_id);
  1336. /* wait a ridiculously long time */
  1337. timeout = jiffies + msecs_to_jiffies(5);
  1338. do {
  1339. val = ipath_read_kreg64(dd, reg_id);
  1340. /* set so they have something, even on failures. */
  1341. *valp = val;
  1342. if ((val & bits_to_wait_for) == bits_to_wait_for) {
  1343. ret = 0;
  1344. break;
  1345. }
  1346. if (val != lastval)
  1347. ipath_cdbg(VERBOSE, "Changed from %llx to %llx, "
  1348. "waiting for %llx bits\n",
  1349. (unsigned long long) lastval,
  1350. (unsigned long long) val,
  1351. (unsigned long long) bits_to_wait_for);
  1352. cond_resched();
  1353. if (time_after(jiffies, timeout)) {
  1354. ipath_dbg("Didn't get bits %llx in register 0x%x, "
  1355. "got %llx\n",
  1356. (unsigned long long) bits_to_wait_for,
  1357. reg_id, (unsigned long long) *valp);
  1358. ret = -ENODEV;
  1359. break;
  1360. }
  1361. } while (1);
  1362. return ret;
  1363. }
  1364. /**
  1365. * ipath_waitfor_mdio_cmdready - wait for last command to complete
  1366. * @dd: the infinipath device
  1367. *
  1368. * Like ipath_waitfor_complete(), but we wait for the CMDVALID bit to go
  1369. * away indicating the last command has completed. It doesn't return data
  1370. */
  1371. int ipath_waitfor_mdio_cmdready(struct ipath_devdata *dd)
  1372. {
  1373. unsigned long timeout;
  1374. u64 val;
  1375. int ret;
  1376. /* wait a ridiculously long time */
  1377. timeout = jiffies + msecs_to_jiffies(5);
  1378. do {
  1379. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_mdio);
  1380. if (!(val & IPATH_MDIO_CMDVALID)) {
  1381. ret = 0;
  1382. break;
  1383. }
  1384. cond_resched();
  1385. if (time_after(jiffies, timeout)) {
  1386. ipath_dbg("CMDVALID stuck in mdio reg? (%llx)\n",
  1387. (unsigned long long) val);
  1388. ret = -ENODEV;
  1389. break;
  1390. }
  1391. } while (1);
  1392. return ret;
  1393. }
  1394. static void ipath_set_ib_lstate(struct ipath_devdata *dd, int which)
  1395. {
  1396. static const char *what[4] = {
  1397. [0] = "DOWN",
  1398. [INFINIPATH_IBCC_LINKCMD_INIT] = "INIT",
  1399. [INFINIPATH_IBCC_LINKCMD_ARMED] = "ARMED",
  1400. [INFINIPATH_IBCC_LINKCMD_ACTIVE] = "ACTIVE"
  1401. };
  1402. int linkcmd = (which >> INFINIPATH_IBCC_LINKCMD_SHIFT) &
  1403. INFINIPATH_IBCC_LINKCMD_MASK;
  1404. ipath_cdbg(VERBOSE, "Trying to move unit %u to %s, current ltstate "
  1405. "is %s\n", dd->ipath_unit,
  1406. what[linkcmd],
  1407. ipath_ibcstatus_str[
  1408. (ipath_read_kreg64
  1409. (dd, dd->ipath_kregs->kr_ibcstatus) >>
  1410. INFINIPATH_IBCS_LINKTRAININGSTATE_SHIFT) &
  1411. INFINIPATH_IBCS_LINKTRAININGSTATE_MASK]);
  1412. /* flush all queued sends when going to DOWN or INIT, to be sure that
  1413. * they don't block MAD packets */
  1414. if (!linkcmd || linkcmd == INFINIPATH_IBCC_LINKCMD_INIT) {
  1415. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1416. INFINIPATH_S_ABORT);
  1417. ipath_disarm_piobufs(dd, dd->ipath_lastport_piobuf,
  1418. (unsigned)(dd->ipath_piobcnt2k +
  1419. dd->ipath_piobcnt4k) -
  1420. dd->ipath_lastport_piobuf);
  1421. }
  1422. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1423. dd->ipath_ibcctrl | which);
  1424. }
  1425. int ipath_set_linkstate(struct ipath_devdata *dd, u8 newstate)
  1426. {
  1427. u32 lstate;
  1428. int ret;
  1429. switch (newstate) {
  1430. case IPATH_IB_LINKDOWN:
  1431. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKINITCMD_POLL <<
  1432. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1433. /* don't wait */
  1434. ret = 0;
  1435. goto bail;
  1436. case IPATH_IB_LINKDOWN_SLEEP:
  1437. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKINITCMD_SLEEP <<
  1438. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1439. /* don't wait */
  1440. ret = 0;
  1441. goto bail;
  1442. case IPATH_IB_LINKDOWN_DISABLE:
  1443. ipath_set_ib_lstate(dd,
  1444. INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  1445. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1446. /* don't wait */
  1447. ret = 0;
  1448. goto bail;
  1449. case IPATH_IB_LINKINIT:
  1450. if (dd->ipath_flags & IPATH_LINKINIT) {
  1451. ret = 0;
  1452. goto bail;
  1453. }
  1454. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_INIT <<
  1455. INFINIPATH_IBCC_LINKCMD_SHIFT);
  1456. lstate = IPATH_LINKINIT;
  1457. break;
  1458. case IPATH_IB_LINKARM:
  1459. if (dd->ipath_flags & IPATH_LINKARMED) {
  1460. ret = 0;
  1461. goto bail;
  1462. }
  1463. if (!(dd->ipath_flags &
  1464. (IPATH_LINKINIT | IPATH_LINKACTIVE))) {
  1465. ret = -EINVAL;
  1466. goto bail;
  1467. }
  1468. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_ARMED <<
  1469. INFINIPATH_IBCC_LINKCMD_SHIFT);
  1470. /*
  1471. * Since the port can transition to ACTIVE by receiving
  1472. * a non VL 15 packet, wait for either state.
  1473. */
  1474. lstate = IPATH_LINKARMED | IPATH_LINKACTIVE;
  1475. break;
  1476. case IPATH_IB_LINKACTIVE:
  1477. if (dd->ipath_flags & IPATH_LINKACTIVE) {
  1478. ret = 0;
  1479. goto bail;
  1480. }
  1481. if (!(dd->ipath_flags & IPATH_LINKARMED)) {
  1482. ret = -EINVAL;
  1483. goto bail;
  1484. }
  1485. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_ACTIVE <<
  1486. INFINIPATH_IBCC_LINKCMD_SHIFT);
  1487. lstate = IPATH_LINKACTIVE;
  1488. break;
  1489. default:
  1490. ipath_dbg("Invalid linkstate 0x%x requested\n", newstate);
  1491. ret = -EINVAL;
  1492. goto bail;
  1493. }
  1494. ret = ipath_wait_linkstate(dd, lstate, 2000);
  1495. bail:
  1496. return ret;
  1497. }
  1498. /**
  1499. * ipath_set_mtu - set the MTU
  1500. * @dd: the infinipath device
  1501. * @arg: the new MTU
  1502. *
  1503. * we can handle "any" incoming size, the issue here is whether we
  1504. * need to restrict our outgoing size. For now, we don't do any
  1505. * sanity checking on this, and we don't deal with what happens to
  1506. * programs that are already running when the size changes.
  1507. * NOTE: changing the MTU will usually cause the IBC to go back to
  1508. * link initialize (IPATH_IBSTATE_INIT) state...
  1509. */
  1510. int ipath_set_mtu(struct ipath_devdata *dd, u16 arg)
  1511. {
  1512. u32 piosize;
  1513. int changed = 0;
  1514. int ret;
  1515. /*
  1516. * mtu is IB data payload max. It's the largest power of 2 less
  1517. * than piosize (or even larger, since it only really controls the
  1518. * largest we can receive; we can send the max of the mtu and
  1519. * piosize). We check that it's one of the valid IB sizes.
  1520. */
  1521. if (arg != 256 && arg != 512 && arg != 1024 && arg != 2048 &&
  1522. arg != 4096) {
  1523. ipath_dbg("Trying to set invalid mtu %u, failing\n", arg);
  1524. ret = -EINVAL;
  1525. goto bail;
  1526. }
  1527. if (dd->ipath_ibmtu == arg) {
  1528. ret = 0; /* same as current */
  1529. goto bail;
  1530. }
  1531. piosize = dd->ipath_ibmaxlen;
  1532. dd->ipath_ibmtu = arg;
  1533. if (arg >= (piosize - IPATH_PIO_MAXIBHDR)) {
  1534. /* Only if it's not the initial value (or reset to it) */
  1535. if (piosize != dd->ipath_init_ibmaxlen) {
  1536. dd->ipath_ibmaxlen = piosize;
  1537. changed = 1;
  1538. }
  1539. } else if ((arg + IPATH_PIO_MAXIBHDR) != dd->ipath_ibmaxlen) {
  1540. piosize = arg + IPATH_PIO_MAXIBHDR;
  1541. ipath_cdbg(VERBOSE, "ibmaxlen was 0x%x, setting to 0x%x "
  1542. "(mtu 0x%x)\n", dd->ipath_ibmaxlen, piosize,
  1543. arg);
  1544. dd->ipath_ibmaxlen = piosize;
  1545. changed = 1;
  1546. }
  1547. if (changed) {
  1548. /*
  1549. * set the IBC maxpktlength to the size of our pio
  1550. * buffers in words
  1551. */
  1552. u64 ibc = dd->ipath_ibcctrl;
  1553. ibc &= ~(INFINIPATH_IBCC_MAXPKTLEN_MASK <<
  1554. INFINIPATH_IBCC_MAXPKTLEN_SHIFT);
  1555. piosize = piosize - 2 * sizeof(u32); /* ignore pbc */
  1556. dd->ipath_ibmaxlen = piosize;
  1557. piosize /= sizeof(u32); /* in words */
  1558. /*
  1559. * for ICRC, which we only send in diag test pkt mode, and
  1560. * we don't need to worry about that for mtu
  1561. */
  1562. piosize += 1;
  1563. ibc |= piosize << INFINIPATH_IBCC_MAXPKTLEN_SHIFT;
  1564. dd->ipath_ibcctrl = ibc;
  1565. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1566. dd->ipath_ibcctrl);
  1567. dd->ipath_f_tidtemplate(dd);
  1568. }
  1569. ret = 0;
  1570. bail:
  1571. return ret;
  1572. }
  1573. int ipath_set_lid(struct ipath_devdata *dd, u32 arg, u8 lmc)
  1574. {
  1575. dd->ipath_lid = arg;
  1576. dd->ipath_lmc = lmc;
  1577. return 0;
  1578. }
  1579. /**
  1580. * ipath_read_kreg64_port - read a device's per-port 64-bit kernel register
  1581. * @dd: the infinipath device
  1582. * @regno: the register number to read
  1583. * @port: the port containing the register
  1584. *
  1585. * Registers that vary with the chip implementation constants (port)
  1586. * use this routine.
  1587. */
  1588. u64 ipath_read_kreg64_port(const struct ipath_devdata *dd, ipath_kreg regno,
  1589. unsigned port)
  1590. {
  1591. u16 where;
  1592. if (port < dd->ipath_portcnt &&
  1593. (regno == dd->ipath_kregs->kr_rcvhdraddr ||
  1594. regno == dd->ipath_kregs->kr_rcvhdrtailaddr))
  1595. where = regno + port;
  1596. else
  1597. where = -1;
  1598. return ipath_read_kreg64(dd, where);
  1599. }
  1600. /**
  1601. * ipath_write_kreg_port - write a device's per-port 64-bit kernel register
  1602. * @dd: the infinipath device
  1603. * @regno: the register number to write
  1604. * @port: the port containing the register
  1605. * @value: the value to write
  1606. *
  1607. * Registers that vary with the chip implementation constants (port)
  1608. * use this routine.
  1609. */
  1610. void ipath_write_kreg_port(const struct ipath_devdata *dd, ipath_kreg regno,
  1611. unsigned port, u64 value)
  1612. {
  1613. u16 where;
  1614. if (port < dd->ipath_portcnt &&
  1615. (regno == dd->ipath_kregs->kr_rcvhdraddr ||
  1616. regno == dd->ipath_kregs->kr_rcvhdrtailaddr))
  1617. where = regno + port;
  1618. else
  1619. where = -1;
  1620. ipath_write_kreg(dd, where, value);
  1621. }
  1622. /**
  1623. * ipath_shutdown_device - shut down a device
  1624. * @dd: the infinipath device
  1625. *
  1626. * This is called to make the device quiet when we are about to
  1627. * unload the driver, and also when the device is administratively
  1628. * disabled. It does not free any data structures.
  1629. * Everything it does has to be setup again by ipath_init_chip(dd,1)
  1630. */
  1631. void ipath_shutdown_device(struct ipath_devdata *dd)
  1632. {
  1633. ipath_dbg("Shutting down the device\n");
  1634. dd->ipath_flags |= IPATH_LINKUNK;
  1635. dd->ipath_flags &= ~(IPATH_INITTED | IPATH_LINKDOWN |
  1636. IPATH_LINKINIT | IPATH_LINKARMED |
  1637. IPATH_LINKACTIVE);
  1638. *dd->ipath_statusp &= ~(IPATH_STATUS_IB_CONF |
  1639. IPATH_STATUS_IB_READY);
  1640. /* mask interrupts, but not errors */
  1641. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask, 0ULL);
  1642. dd->ipath_rcvctrl = 0;
  1643. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  1644. dd->ipath_rcvctrl);
  1645. /*
  1646. * gracefully stop all sends allowing any in progress to trickle out
  1647. * first.
  1648. */
  1649. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, 0ULL);
  1650. /* flush it */
  1651. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1652. /*
  1653. * enough for anything that's going to trickle out to have actually
  1654. * done so.
  1655. */
  1656. udelay(5);
  1657. /*
  1658. * abort any armed or launched PIO buffers that didn't go. (self
  1659. * clearing). Will cause any packet currently being transmitted to
  1660. * go out with an EBP, and may also cause a short packet error on
  1661. * the receiver.
  1662. */
  1663. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1664. INFINIPATH_S_ABORT);
  1665. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  1666. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1667. /* disable IBC */
  1668. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  1669. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  1670. dd->ipath_control | INFINIPATH_C_FREEZEMODE);
  1671. /*
  1672. * clear SerdesEnable and turn the leds off; do this here because
  1673. * we are unloading, so don't count on interrupts to move along
  1674. * Turn the LEDs off explictly for the same reason.
  1675. */
  1676. dd->ipath_f_quiet_serdes(dd);
  1677. dd->ipath_f_setextled(dd, 0, 0);
  1678. if (dd->ipath_stats_timer_active) {
  1679. del_timer_sync(&dd->ipath_stats_timer);
  1680. dd->ipath_stats_timer_active = 0;
  1681. }
  1682. /*
  1683. * clear all interrupts and errors, so that the next time the driver
  1684. * is loaded or device is enabled, we know that whatever is set
  1685. * happened while we were unloaded
  1686. */
  1687. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  1688. ~0ULL & ~INFINIPATH_HWE_MEMBISTFAILED);
  1689. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  1690. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  1691. }
  1692. /**
  1693. * ipath_free_pddata - free a port's allocated data
  1694. * @dd: the infinipath device
  1695. * @pd: the portdata structure
  1696. *
  1697. * free up any allocated data for a port
  1698. * This should not touch anything that would affect a simultaneous
  1699. * re-allocation of port data, because it is called after ipath_mutex
  1700. * is released (and can be called from reinit as well).
  1701. * It should never change any chip state, or global driver state.
  1702. * (The only exception to global state is freeing the port0 port0_skbs.)
  1703. */
  1704. void ipath_free_pddata(struct ipath_devdata *dd, struct ipath_portdata *pd)
  1705. {
  1706. if (!pd)
  1707. return;
  1708. if (pd->port_rcvhdrq) {
  1709. ipath_cdbg(VERBOSE, "free closed port %d rcvhdrq @ %p "
  1710. "(size=%lu)\n", pd->port_port, pd->port_rcvhdrq,
  1711. (unsigned long) pd->port_rcvhdrq_size);
  1712. dma_free_coherent(&dd->pcidev->dev, pd->port_rcvhdrq_size,
  1713. pd->port_rcvhdrq, pd->port_rcvhdrq_phys);
  1714. pd->port_rcvhdrq = NULL;
  1715. if (pd->port_rcvhdrtail_kvaddr) {
  1716. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  1717. pd->port_rcvhdrtail_kvaddr,
  1718. pd->port_rcvhdrqtailaddr_phys);
  1719. pd->port_rcvhdrtail_kvaddr = NULL;
  1720. }
  1721. }
  1722. if (pd->port_port && pd->port_rcvegrbuf) {
  1723. unsigned e;
  1724. for (e = 0; e < pd->port_rcvegrbuf_chunks; e++) {
  1725. void *base = pd->port_rcvegrbuf[e];
  1726. size_t size = pd->port_rcvegrbuf_size;
  1727. ipath_cdbg(VERBOSE, "egrbuf free(%p, %lu), "
  1728. "chunk %u/%u\n", base,
  1729. (unsigned long) size,
  1730. e, pd->port_rcvegrbuf_chunks);
  1731. dma_free_coherent(&dd->pcidev->dev, size,
  1732. base, pd->port_rcvegrbuf_phys[e]);
  1733. }
  1734. kfree(pd->port_rcvegrbuf);
  1735. pd->port_rcvegrbuf = NULL;
  1736. kfree(pd->port_rcvegrbuf_phys);
  1737. pd->port_rcvegrbuf_phys = NULL;
  1738. pd->port_rcvegrbuf_chunks = 0;
  1739. } else if (pd->port_port == 0 && dd->ipath_port0_skbinfo) {
  1740. unsigned e;
  1741. struct ipath_skbinfo *skbinfo = dd->ipath_port0_skbinfo;
  1742. dd->ipath_port0_skbinfo = NULL;
  1743. ipath_cdbg(VERBOSE, "free closed port %d "
  1744. "ipath_port0_skbinfo @ %p\n", pd->port_port,
  1745. skbinfo);
  1746. for (e = 0; e < dd->ipath_rcvegrcnt; e++)
  1747. if (skbinfo[e].skb) {
  1748. pci_unmap_single(dd->pcidev, skbinfo[e].phys,
  1749. dd->ipath_ibmaxlen,
  1750. PCI_DMA_FROMDEVICE);
  1751. dev_kfree_skb(skbinfo[e].skb);
  1752. }
  1753. vfree(skbinfo);
  1754. }
  1755. kfree(pd->port_tid_pg_list);
  1756. vfree(pd->subport_uregbase);
  1757. vfree(pd->subport_rcvegrbuf);
  1758. vfree(pd->subport_rcvhdr_base);
  1759. kfree(pd);
  1760. }
  1761. static int __init infinipath_init(void)
  1762. {
  1763. int ret;
  1764. ipath_dbg(KERN_INFO DRIVER_LOAD_MSG "%s", ib_ipath_version);
  1765. /*
  1766. * These must be called before the driver is registered with
  1767. * the PCI subsystem.
  1768. */
  1769. idr_init(&unit_table);
  1770. if (!idr_pre_get(&unit_table, GFP_KERNEL)) {
  1771. ret = -ENOMEM;
  1772. goto bail;
  1773. }
  1774. ret = pci_register_driver(&ipath_driver);
  1775. if (ret < 0) {
  1776. printk(KERN_ERR IPATH_DRV_NAME
  1777. ": Unable to register driver: error %d\n", -ret);
  1778. goto bail_unit;
  1779. }
  1780. ret = ipath_driver_create_group(&ipath_driver.driver);
  1781. if (ret < 0) {
  1782. printk(KERN_ERR IPATH_DRV_NAME ": Unable to create driver "
  1783. "sysfs entries: error %d\n", -ret);
  1784. goto bail_pci;
  1785. }
  1786. ret = ipath_init_ipathfs();
  1787. if (ret < 0) {
  1788. printk(KERN_ERR IPATH_DRV_NAME ": Unable to create "
  1789. "ipathfs: error %d\n", -ret);
  1790. goto bail_group;
  1791. }
  1792. goto bail;
  1793. bail_group:
  1794. ipath_driver_remove_group(&ipath_driver.driver);
  1795. bail_pci:
  1796. pci_unregister_driver(&ipath_driver);
  1797. bail_unit:
  1798. idr_destroy(&unit_table);
  1799. bail:
  1800. return ret;
  1801. }
  1802. static void __exit infinipath_cleanup(void)
  1803. {
  1804. ipath_exit_ipathfs();
  1805. ipath_driver_remove_group(&ipath_driver.driver);
  1806. ipath_cdbg(VERBOSE, "Unregistering pci driver\n");
  1807. pci_unregister_driver(&ipath_driver);
  1808. idr_destroy(&unit_table);
  1809. }
  1810. /**
  1811. * ipath_reset_device - reset the chip if possible
  1812. * @unit: the device to reset
  1813. *
  1814. * Whether or not reset is successful, we attempt to re-initialize the chip
  1815. * (that is, much like a driver unload/reload). We clear the INITTED flag
  1816. * so that the various entry points will fail until we reinitialize. For
  1817. * now, we only allow this if no user ports are open that use chip resources
  1818. */
  1819. int ipath_reset_device(int unit)
  1820. {
  1821. int ret, i;
  1822. struct ipath_devdata *dd = ipath_lookup(unit);
  1823. if (!dd) {
  1824. ret = -ENODEV;
  1825. goto bail;
  1826. }
  1827. dev_info(&dd->pcidev->dev, "Reset on unit %u requested\n", unit);
  1828. if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT)) {
  1829. dev_info(&dd->pcidev->dev, "Invalid unit number %u or "
  1830. "not initialized or not present\n", unit);
  1831. ret = -ENXIO;
  1832. goto bail;
  1833. }
  1834. if (dd->ipath_pd)
  1835. for (i = 1; i < dd->ipath_cfgports; i++) {
  1836. if (dd->ipath_pd[i] && dd->ipath_pd[i]->port_cnt) {
  1837. ipath_dbg("unit %u port %d is in use "
  1838. "(PID %u cmd %s), can't reset\n",
  1839. unit, i,
  1840. dd->ipath_pd[i]->port_pid,
  1841. dd->ipath_pd[i]->port_comm);
  1842. ret = -EBUSY;
  1843. goto bail;
  1844. }
  1845. }
  1846. dd->ipath_flags &= ~IPATH_INITTED;
  1847. ret = dd->ipath_f_reset(dd);
  1848. if (ret != 1)
  1849. ipath_dbg("reset was not successful\n");
  1850. ipath_dbg("Trying to reinitialize unit %u after reset attempt\n",
  1851. unit);
  1852. ret = ipath_init_chip(dd, 1);
  1853. if (ret)
  1854. ipath_dev_err(dd, "Reinitialize unit %u after "
  1855. "reset failed with %d\n", unit, ret);
  1856. else
  1857. dev_info(&dd->pcidev->dev, "Reinitialized unit %u after "
  1858. "resetting\n", unit);
  1859. bail:
  1860. return ret;
  1861. }
  1862. int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv)
  1863. {
  1864. u64 val;
  1865. if ( new_pol_inv > INFINIPATH_XGXS_RX_POL_MASK ) {
  1866. return -1;
  1867. }
  1868. if ( dd->ipath_rx_pol_inv != new_pol_inv ) {
  1869. dd->ipath_rx_pol_inv = new_pol_inv;
  1870. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  1871. val &= ~(INFINIPATH_XGXS_RX_POL_MASK <<
  1872. INFINIPATH_XGXS_RX_POL_SHIFT);
  1873. val |= ((u64)dd->ipath_rx_pol_inv) <<
  1874. INFINIPATH_XGXS_RX_POL_SHIFT;
  1875. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  1876. }
  1877. return 0;
  1878. }
  1879. module_init(infinipath_init);
  1880. module_exit(infinipath_cleanup);