slc90e66.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * linux/drivers/ide/pci/slc90e66.c Version 0.13 December 30, 2006
  3. *
  4. * Copyright (C) 2000-2002 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2006 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This is a look-alike variation of the ICH0 PIIX4 Ultra-66,
  8. * but this keeps the ISA-Bridge and slots alive.
  9. *
  10. */
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/ioport.h>
  15. #include <linux/pci.h>
  16. #include <linux/hdreg.h>
  17. #include <linux/ide.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <asm/io.h>
  21. static u8 slc90e66_ratemask (ide_drive_t *drive)
  22. {
  23. u8 mode = 2;
  24. if (!eighty_ninty_three(drive))
  25. mode = min_t(u8, mode, 1);
  26. return mode;
  27. }
  28. static u8 slc90e66_dma_2_pio (u8 xfer_rate) {
  29. switch(xfer_rate) {
  30. case XFER_UDMA_4:
  31. case XFER_UDMA_3:
  32. case XFER_UDMA_2:
  33. case XFER_UDMA_1:
  34. case XFER_UDMA_0:
  35. case XFER_MW_DMA_2:
  36. case XFER_PIO_4:
  37. return 4;
  38. case XFER_MW_DMA_1:
  39. case XFER_PIO_3:
  40. return 3;
  41. case XFER_SW_DMA_2:
  42. case XFER_PIO_2:
  43. return 2;
  44. case XFER_MW_DMA_0:
  45. case XFER_SW_DMA_1:
  46. case XFER_SW_DMA_0:
  47. case XFER_PIO_1:
  48. case XFER_PIO_0:
  49. case XFER_PIO_SLOW:
  50. default:
  51. return 0;
  52. }
  53. }
  54. /*
  55. * Based on settings done by AMI BIOS
  56. * (might be useful if drive is not registered in CMOS for any reason).
  57. */
  58. static void slc90e66_tune_drive (ide_drive_t *drive, u8 pio)
  59. {
  60. ide_hwif_t *hwif = HWIF(drive);
  61. struct pci_dev *dev = hwif->pci_dev;
  62. int is_slave = drive->dn & 1;
  63. int master_port = hwif->channel ? 0x42 : 0x40;
  64. int slave_port = 0x44;
  65. unsigned long flags;
  66. u16 master_data;
  67. u8 slave_data;
  68. int control = 0;
  69. /* ISP RTC */
  70. static const u8 timings[][2]= {
  71. { 0, 0 },
  72. { 0, 0 },
  73. { 1, 0 },
  74. { 2, 1 },
  75. { 2, 3 }, };
  76. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  77. spin_lock_irqsave(&ide_lock, flags);
  78. pci_read_config_word(dev, master_port, &master_data);
  79. if (pio > 1)
  80. control |= 1; /* Programmable timing on */
  81. if (drive->media == ide_disk)
  82. control |= 4; /* Prefetch, post write */
  83. if (pio > 2)
  84. control |= 2; /* IORDY */
  85. if (is_slave) {
  86. master_data |= 0x4000;
  87. master_data &= ~0x0070;
  88. if (pio > 1) {
  89. /* enable PPE, IE and TIME */
  90. master_data = master_data | (control << 4);
  91. }
  92. pci_read_config_byte(dev, slave_port, &slave_data);
  93. slave_data = slave_data & (hwif->channel ? 0x0f : 0xf0);
  94. slave_data = slave_data | (((timings[pio][0] << 2) | timings[pio][1]) << (hwif->channel ? 4 : 0));
  95. } else {
  96. master_data &= ~0x3307;
  97. if (pio > 1) {
  98. /* enable PPE, IE and TIME */
  99. master_data = master_data | control;
  100. }
  101. master_data = master_data | (timings[pio][0] << 12) | (timings[pio][1] << 8);
  102. }
  103. pci_write_config_word(dev, master_port, master_data);
  104. if (is_slave)
  105. pci_write_config_byte(dev, slave_port, slave_data);
  106. spin_unlock_irqrestore(&ide_lock, flags);
  107. }
  108. static int slc90e66_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  109. {
  110. ide_hwif_t *hwif = HWIF(drive);
  111. struct pci_dev *dev = hwif->pci_dev;
  112. u8 maslave = hwif->channel ? 0x42 : 0x40;
  113. u8 speed = ide_rate_filter(slc90e66_ratemask(drive), xferspeed);
  114. int sitre = 0, a_speed = 7 << (drive->dn * 4);
  115. int u_speed = 0, u_flag = 1 << drive->dn;
  116. u16 reg4042, reg44, reg48, reg4a;
  117. pci_read_config_word(dev, maslave, &reg4042);
  118. sitre = (reg4042 & 0x4000) ? 1 : 0;
  119. pci_read_config_word(dev, 0x44, &reg44);
  120. pci_read_config_word(dev, 0x48, &reg48);
  121. pci_read_config_word(dev, 0x4a, &reg4a);
  122. switch(speed) {
  123. case XFER_UDMA_4: u_speed = 4 << (drive->dn * 4); break;
  124. case XFER_UDMA_3: u_speed = 3 << (drive->dn * 4); break;
  125. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  126. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  127. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  128. case XFER_MW_DMA_2:
  129. case XFER_MW_DMA_1:
  130. case XFER_SW_DMA_2: break;
  131. case XFER_PIO_4:
  132. case XFER_PIO_3:
  133. case XFER_PIO_2:
  134. case XFER_PIO_0: break;
  135. default: return -1;
  136. }
  137. if (speed >= XFER_UDMA_0) {
  138. if (!(reg48 & u_flag))
  139. pci_write_config_word(dev, 0x48, reg48|u_flag);
  140. /* FIXME: (reg4a & a_speed) ? */
  141. if ((reg4a & u_speed) != u_speed) {
  142. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  143. pci_read_config_word(dev, 0x4a, &reg4a);
  144. pci_write_config_word(dev, 0x4a, reg4a|u_speed);
  145. }
  146. } else {
  147. if (reg48 & u_flag)
  148. pci_write_config_word(dev, 0x48, reg48 & ~u_flag);
  149. if (reg4a & a_speed)
  150. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  151. }
  152. slc90e66_tune_drive(drive, slc90e66_dma_2_pio(speed));
  153. return (ide_config_drive_speed(drive, speed));
  154. }
  155. static int slc90e66_config_drive_for_dma (ide_drive_t *drive)
  156. {
  157. u8 speed = ide_dma_speed(drive, slc90e66_ratemask(drive));
  158. if (!speed)
  159. return 0;
  160. (void) slc90e66_tune_chipset(drive, speed);
  161. return ide_dma_enable(drive);
  162. }
  163. static int slc90e66_config_drive_xfer_rate (ide_drive_t *drive)
  164. {
  165. ide_hwif_t *hwif = HWIF(drive);
  166. struct hd_driveid *id = drive->id;
  167. drive->init_speed = 0;
  168. if ((id->capability & 1) && drive->autodma) {
  169. if (ide_use_dma(drive) && slc90e66_config_drive_for_dma(drive))
  170. return hwif->ide_dma_on(drive);
  171. goto fast_ata_pio;
  172. } else if ((id->capability & 8) || (id->field_valid & 2)) {
  173. fast_ata_pio:
  174. (void) hwif->speedproc(drive, XFER_PIO_0 +
  175. ide_get_best_pio_mode(drive, 255, 4, NULL));
  176. return hwif->ide_dma_off_quietly(drive);
  177. }
  178. /* IORDY not supported */
  179. return 0;
  180. }
  181. static void __devinit init_hwif_slc90e66 (ide_hwif_t *hwif)
  182. {
  183. u8 reg47 = 0;
  184. u8 mask = hwif->channel ? 0x01 : 0x02; /* bit0:Primary */
  185. hwif->autodma = 0;
  186. if (!hwif->irq)
  187. hwif->irq = hwif->channel ? 15 : 14;
  188. hwif->speedproc = &slc90e66_tune_chipset;
  189. hwif->tuneproc = &slc90e66_tune_drive;
  190. pci_read_config_byte(hwif->pci_dev, 0x47, &reg47);
  191. if (!hwif->dma_base) {
  192. hwif->drives[0].autotune = 1;
  193. hwif->drives[1].autotune = 1;
  194. return;
  195. }
  196. hwif->atapi_dma = 1;
  197. hwif->ultra_mask = 0x1f;
  198. hwif->mwdma_mask = 0x06;
  199. hwif->swdma_mask = 0x04;
  200. if (!hwif->udma_four) {
  201. /* bit[0(1)]: 0:80, 1:40 */
  202. hwif->udma_four = (reg47 & mask) ? 0 : 1;
  203. }
  204. hwif->ide_dma_check = &slc90e66_config_drive_xfer_rate;
  205. if (!noautodma)
  206. hwif->autodma = 1;
  207. hwif->drives[0].autodma = hwif->autodma;
  208. hwif->drives[1].autodma = hwif->autodma;
  209. }
  210. static ide_pci_device_t slc90e66_chipset __devinitdata = {
  211. .name = "SLC90E66",
  212. .init_hwif = init_hwif_slc90e66,
  213. .channels = 2,
  214. .autodma = AUTODMA,
  215. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}},
  216. .bootable = ON_BOARD,
  217. };
  218. static int __devinit slc90e66_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  219. {
  220. return ide_setup_pci_device(dev, &slc90e66_chipset);
  221. }
  222. static struct pci_device_id slc90e66_pci_tbl[] = {
  223. { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_1), 0},
  224. { 0, },
  225. };
  226. MODULE_DEVICE_TABLE(pci, slc90e66_pci_tbl);
  227. static struct pci_driver driver = {
  228. .name = "SLC90e66_IDE",
  229. .id_table = slc90e66_pci_tbl,
  230. .probe = slc90e66_init_one,
  231. };
  232. static int __init slc90e66_ide_init(void)
  233. {
  234. return ide_pci_register_driver(&driver);
  235. }
  236. module_init(slc90e66_ide_init);
  237. MODULE_AUTHOR("Andre Hedrick");
  238. MODULE_DESCRIPTION("PCI driver module for SLC90E66 IDE");
  239. MODULE_LICENSE("GPL");