piix.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /*
  2. * linux/drivers/ide/pci/piix.c Version 0.46 December 3, 2006
  3. *
  4. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  5. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  6. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  7. * Copyright (C) 2006 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * May be copied or modified under the terms of the GNU General Public License
  10. *
  11. * PIO mode setting function for Intel chipsets.
  12. * For use instead of BIOS settings.
  13. *
  14. * 40-41
  15. * 42-43
  16. *
  17. * 41
  18. * 43
  19. *
  20. * | PIO 0 | c0 | 80 | 0 | piix_tune_drive(drive, 0);
  21. * | PIO 2 | SW2 | d0 | 90 | 4 | piix_tune_drive(drive, 2);
  22. * | PIO 3 | MW1 | e1 | a1 | 9 | piix_tune_drive(drive, 3);
  23. * | PIO 4 | MW2 | e3 | a3 | b | piix_tune_drive(drive, 4);
  24. *
  25. * sitre = word40 & 0x4000; primary
  26. * sitre = word42 & 0x4000; secondary
  27. *
  28. * 44 8421|8421 hdd|hdb
  29. *
  30. * 48 8421 hdd|hdc|hdb|hda udma enabled
  31. *
  32. * 0001 hda
  33. * 0010 hdb
  34. * 0100 hdc
  35. * 1000 hdd
  36. *
  37. * 4a 84|21 hdb|hda
  38. * 4b 84|21 hdd|hdc
  39. *
  40. * ata-33/82371AB
  41. * ata-33/82371EB
  42. * ata-33/82801AB ata-66/82801AA
  43. * 00|00 udma 0 00|00 reserved
  44. * 01|01 udma 1 01|01 udma 3
  45. * 10|10 udma 2 10|10 udma 4
  46. * 11|11 reserved 11|11 reserved
  47. *
  48. * 54 8421|8421 ata66 drive|ata66 enable
  49. *
  50. * pci_read_config_word(HWIF(drive)->pci_dev, 0x40, &reg40);
  51. * pci_read_config_word(HWIF(drive)->pci_dev, 0x42, &reg42);
  52. * pci_read_config_word(HWIF(drive)->pci_dev, 0x44, &reg44);
  53. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x48, &reg48);
  54. * pci_read_config_word(HWIF(drive)->pci_dev, 0x4a, &reg4a);
  55. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x54, &reg54);
  56. *
  57. * Documentation
  58. * Publically available from Intel web site. Errata documentation
  59. * is also publically available. As an aide to anyone hacking on this
  60. * driver the list of errata that are relevant is below.going back to
  61. * PIIX4. Older device documentation is now a bit tricky to find.
  62. *
  63. * Errata of note:
  64. *
  65. * Unfixable
  66. * PIIX4 errata #9 - Only on ultra obscure hw
  67. * ICH3 errata #13 - Not observed to affect real hw
  68. * by Intel
  69. *
  70. * Things we must deal with
  71. * PIIX4 errata #10 - BM IDE hang with non UDMA
  72. * (must stop/start dma to recover)
  73. * 440MX errata #15 - As PIIX4 errata #10
  74. * PIIX4 errata #15 - Must not read control registers
  75. * during a PIO transfer
  76. * 440MX errata #13 - As PIIX4 errata #15
  77. * ICH2 errata #21 - DMA mode 0 doesn't work right
  78. * ICH0/1 errata #55 - As ICH2 errata #21
  79. * ICH2 spec c #9 - Extra operations needed to handle
  80. * drive hotswap [NOT YET SUPPORTED]
  81. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  82. * and must be dword aligned
  83. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  84. *
  85. * Should have been BIOS fixed:
  86. * 450NX: errata #19 - DMA hangs on old 450NX
  87. * 450NX: errata #20 - DMA hangs on old 450NX
  88. * 450NX: errata #25 - Corruption with DMA on old 450NX
  89. * ICH3 errata #15 - IDE deadlock under high load
  90. * (BIOS must set dev 31 fn 0 bit 23)
  91. * ICH3 errata #18 - Don't use native mode
  92. */
  93. #include <linux/types.h>
  94. #include <linux/module.h>
  95. #include <linux/kernel.h>
  96. #include <linux/ioport.h>
  97. #include <linux/pci.h>
  98. #include <linux/hdreg.h>
  99. #include <linux/ide.h>
  100. #include <linux/delay.h>
  101. #include <linux/init.h>
  102. #include <asm/io.h>
  103. static int no_piix_dma;
  104. /**
  105. * piix_ratemask - compute rate mask for PIIX IDE
  106. * @drive: IDE drive to compute for
  107. *
  108. * Returns the available modes for the PIIX IDE controller.
  109. */
  110. static u8 piix_ratemask (ide_drive_t *drive)
  111. {
  112. struct pci_dev *dev = HWIF(drive)->pci_dev;
  113. u8 mode;
  114. switch(dev->device) {
  115. case PCI_DEVICE_ID_INTEL_82801EB_1:
  116. mode = 3;
  117. break;
  118. /* UDMA 100 capable */
  119. case PCI_DEVICE_ID_INTEL_82801BA_8:
  120. case PCI_DEVICE_ID_INTEL_82801BA_9:
  121. case PCI_DEVICE_ID_INTEL_82801CA_10:
  122. case PCI_DEVICE_ID_INTEL_82801CA_11:
  123. case PCI_DEVICE_ID_INTEL_82801E_11:
  124. case PCI_DEVICE_ID_INTEL_82801DB_1:
  125. case PCI_DEVICE_ID_INTEL_82801DB_10:
  126. case PCI_DEVICE_ID_INTEL_82801DB_11:
  127. case PCI_DEVICE_ID_INTEL_82801EB_11:
  128. case PCI_DEVICE_ID_INTEL_ESB_2:
  129. case PCI_DEVICE_ID_INTEL_ICH6_19:
  130. case PCI_DEVICE_ID_INTEL_ICH7_21:
  131. case PCI_DEVICE_ID_INTEL_ESB2_18:
  132. case PCI_DEVICE_ID_INTEL_ICH8_6:
  133. mode = 3;
  134. break;
  135. /* UDMA 66 capable */
  136. case PCI_DEVICE_ID_INTEL_82801AA_1:
  137. case PCI_DEVICE_ID_INTEL_82372FB_1:
  138. mode = 2;
  139. break;
  140. /* UDMA 33 capable */
  141. case PCI_DEVICE_ID_INTEL_82371AB:
  142. case PCI_DEVICE_ID_INTEL_82443MX_1:
  143. case PCI_DEVICE_ID_INTEL_82451NX:
  144. case PCI_DEVICE_ID_INTEL_82801AB_1:
  145. return 1;
  146. /* Non UDMA capable (MWDMA2) */
  147. case PCI_DEVICE_ID_INTEL_82371SB_1:
  148. case PCI_DEVICE_ID_INTEL_82371FB_1:
  149. case PCI_DEVICE_ID_INTEL_82371FB_0:
  150. case PCI_DEVICE_ID_INTEL_82371MX:
  151. default:
  152. return 0;
  153. }
  154. /*
  155. * If we are UDMA66 capable fall back to UDMA33
  156. * if the drive cannot see an 80pin cable.
  157. */
  158. if (!eighty_ninty_three(drive))
  159. mode = min_t(u8, mode, 1);
  160. return mode;
  161. }
  162. /**
  163. * piix_dma_2_pio - return the PIO mode matching DMA
  164. * @xfer_rate: transfer speed
  165. *
  166. * Returns the nearest equivalent PIO timing for the PIO or DMA
  167. * mode requested by the controller.
  168. */
  169. static u8 piix_dma_2_pio (u8 xfer_rate) {
  170. switch(xfer_rate) {
  171. case XFER_UDMA_6:
  172. case XFER_UDMA_5:
  173. case XFER_UDMA_4:
  174. case XFER_UDMA_3:
  175. case XFER_UDMA_2:
  176. case XFER_UDMA_1:
  177. case XFER_UDMA_0:
  178. case XFER_MW_DMA_2:
  179. case XFER_PIO_4:
  180. return 4;
  181. case XFER_MW_DMA_1:
  182. case XFER_PIO_3:
  183. return 3;
  184. case XFER_SW_DMA_2:
  185. case XFER_PIO_2:
  186. return 2;
  187. case XFER_MW_DMA_0:
  188. case XFER_SW_DMA_1:
  189. case XFER_SW_DMA_0:
  190. case XFER_PIO_1:
  191. case XFER_PIO_0:
  192. case XFER_PIO_SLOW:
  193. default:
  194. return 0;
  195. }
  196. }
  197. /**
  198. * piix_tune_drive - tune a drive attached to a PIIX
  199. * @drive: drive to tune
  200. * @pio: desired PIO mode
  201. *
  202. * Set the interface PIO mode based upon the settings done by AMI BIOS
  203. * (might be useful if drive is not registered in CMOS for any reason).
  204. */
  205. static void piix_tune_drive (ide_drive_t *drive, u8 pio)
  206. {
  207. ide_hwif_t *hwif = HWIF(drive);
  208. struct pci_dev *dev = hwif->pci_dev;
  209. int is_slave = drive->dn & 1;
  210. int master_port = hwif->channel ? 0x42 : 0x40;
  211. int slave_port = 0x44;
  212. unsigned long flags;
  213. u16 master_data;
  214. u8 slave_data;
  215. static DEFINE_SPINLOCK(tune_lock);
  216. int control = 0;
  217. /* ISP RTC */
  218. static const u8 timings[][2]= {
  219. { 0, 0 },
  220. { 0, 0 },
  221. { 1, 0 },
  222. { 2, 1 },
  223. { 2, 3 }, };
  224. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  225. /*
  226. * Master vs slave is synchronized above us but the slave register is
  227. * shared by the two hwifs so the corner case of two slave timeouts in
  228. * parallel must be locked.
  229. */
  230. spin_lock_irqsave(&tune_lock, flags);
  231. pci_read_config_word(dev, master_port, &master_data);
  232. if (pio > 1)
  233. control |= 1; /* Programmable timing on */
  234. if (drive->media == ide_disk)
  235. control |= 4; /* Prefetch, post write */
  236. if (pio > 2)
  237. control |= 2; /* IORDY */
  238. if (is_slave) {
  239. master_data |= 0x4000;
  240. master_data &= ~0x0070;
  241. if (pio > 1) {
  242. /* enable PPE, IE and TIME */
  243. master_data = master_data | (control << 4);
  244. }
  245. pci_read_config_byte(dev, slave_port, &slave_data);
  246. slave_data = slave_data & (hwif->channel ? 0x0f : 0xf0);
  247. slave_data = slave_data | (((timings[pio][0] << 2) | timings[pio][1]) << (hwif->channel ? 4 : 0));
  248. } else {
  249. master_data &= ~0x3307;
  250. if (pio > 1) {
  251. /* enable PPE, IE and TIME */
  252. master_data = master_data | control;
  253. }
  254. master_data = master_data | (timings[pio][0] << 12) | (timings[pio][1] << 8);
  255. }
  256. pci_write_config_word(dev, master_port, master_data);
  257. if (is_slave)
  258. pci_write_config_byte(dev, slave_port, slave_data);
  259. spin_unlock_irqrestore(&tune_lock, flags);
  260. }
  261. /**
  262. * piix_tune_chipset - tune a PIIX interface
  263. * @drive: IDE drive to tune
  264. * @xferspeed: speed to configure
  265. *
  266. * Set a PIIX interface channel to the desired speeds. This involves
  267. * requires the right timing data into the PIIX configuration space
  268. * then setting the drive parameters appropriately
  269. */
  270. static int piix_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  271. {
  272. ide_hwif_t *hwif = HWIF(drive);
  273. struct pci_dev *dev = hwif->pci_dev;
  274. u8 maslave = hwif->channel ? 0x42 : 0x40;
  275. u8 speed = ide_rate_filter(piix_ratemask(drive), xferspeed);
  276. int a_speed = 3 << (drive->dn * 4);
  277. int u_flag = 1 << drive->dn;
  278. int v_flag = 0x01 << drive->dn;
  279. int w_flag = 0x10 << drive->dn;
  280. int u_speed = 0;
  281. int sitre;
  282. u16 reg4042, reg4a;
  283. u8 reg48, reg54, reg55;
  284. pci_read_config_word(dev, maslave, &reg4042);
  285. sitre = (reg4042 & 0x4000) ? 1 : 0;
  286. pci_read_config_byte(dev, 0x48, &reg48);
  287. pci_read_config_word(dev, 0x4a, &reg4a);
  288. pci_read_config_byte(dev, 0x54, &reg54);
  289. pci_read_config_byte(dev, 0x55, &reg55);
  290. switch(speed) {
  291. case XFER_UDMA_4:
  292. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  293. case XFER_UDMA_5:
  294. case XFER_UDMA_3:
  295. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  296. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  297. case XFER_MW_DMA_2:
  298. case XFER_MW_DMA_1:
  299. case XFER_SW_DMA_2: break;
  300. case XFER_PIO_4:
  301. case XFER_PIO_3:
  302. case XFER_PIO_2:
  303. case XFER_PIO_0: break;
  304. default: return -1;
  305. }
  306. if (speed >= XFER_UDMA_0) {
  307. if (!(reg48 & u_flag))
  308. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  309. if (speed == XFER_UDMA_5) {
  310. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  311. } else {
  312. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  313. }
  314. if ((reg4a & a_speed) != u_speed)
  315. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  316. if (speed > XFER_UDMA_2) {
  317. if (!(reg54 & v_flag))
  318. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  319. } else
  320. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  321. } else {
  322. if (reg48 & u_flag)
  323. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  324. if (reg4a & a_speed)
  325. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  326. if (reg54 & v_flag)
  327. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  328. if (reg55 & w_flag)
  329. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  330. }
  331. piix_tune_drive(drive, piix_dma_2_pio(speed));
  332. return (ide_config_drive_speed(drive, speed));
  333. }
  334. /**
  335. * piix_config_drive_for_dma - configure drive for DMA
  336. * @drive: IDE drive to configure
  337. *
  338. * Set up a PIIX interface channel for the best available speed.
  339. * We prefer UDMA if it is available and then MWDMA. If DMA is
  340. * not available we switch to PIO and return 0.
  341. */
  342. static int piix_config_drive_for_dma (ide_drive_t *drive)
  343. {
  344. u8 speed = ide_dma_speed(drive, piix_ratemask(drive));
  345. /*
  346. * If no DMA speed was available or the chipset has DMA bugs
  347. * then disable DMA and use PIO
  348. */
  349. if (!speed || no_piix_dma)
  350. return 0;
  351. (void) piix_tune_chipset(drive, speed);
  352. return ide_dma_enable(drive);
  353. }
  354. /**
  355. * piix_config_drive_xfer_rate - set up an IDE device
  356. * @drive: IDE drive to configure
  357. *
  358. * Set up the PIIX interface for the best available speed on this
  359. * interface, preferring DMA to PIO.
  360. */
  361. static int piix_config_drive_xfer_rate (ide_drive_t *drive)
  362. {
  363. ide_hwif_t *hwif = HWIF(drive);
  364. struct hd_driveid *id = drive->id;
  365. drive->init_speed = 0;
  366. if ((id->capability & 1) && drive->autodma) {
  367. if (ide_use_dma(drive) && piix_config_drive_for_dma(drive))
  368. return hwif->ide_dma_on(drive);
  369. goto fast_ata_pio;
  370. } else if ((id->capability & 8) || (id->field_valid & 2)) {
  371. fast_ata_pio:
  372. /* Find best PIO mode. */
  373. (void) hwif->speedproc(drive, XFER_PIO_0 +
  374. ide_get_best_pio_mode(drive, 255, 4, NULL));
  375. return hwif->ide_dma_off_quietly(drive);
  376. }
  377. /* IORDY not supported */
  378. return 0;
  379. }
  380. /**
  381. * init_chipset_piix - set up the PIIX chipset
  382. * @dev: PCI device to set up
  383. * @name: Name of the device
  384. *
  385. * Initialize the PCI device as required. For the PIIX this turns
  386. * out to be nice and simple
  387. */
  388. static unsigned int __devinit init_chipset_piix (struct pci_dev *dev, const char *name)
  389. {
  390. switch(dev->device) {
  391. case PCI_DEVICE_ID_INTEL_82801EB_1:
  392. case PCI_DEVICE_ID_INTEL_82801AA_1:
  393. case PCI_DEVICE_ID_INTEL_82801AB_1:
  394. case PCI_DEVICE_ID_INTEL_82801BA_8:
  395. case PCI_DEVICE_ID_INTEL_82801BA_9:
  396. case PCI_DEVICE_ID_INTEL_82801CA_10:
  397. case PCI_DEVICE_ID_INTEL_82801CA_11:
  398. case PCI_DEVICE_ID_INTEL_82801DB_1:
  399. case PCI_DEVICE_ID_INTEL_82801DB_10:
  400. case PCI_DEVICE_ID_INTEL_82801DB_11:
  401. case PCI_DEVICE_ID_INTEL_82801EB_11:
  402. case PCI_DEVICE_ID_INTEL_82801E_11:
  403. case PCI_DEVICE_ID_INTEL_ESB_2:
  404. case PCI_DEVICE_ID_INTEL_ICH6_19:
  405. case PCI_DEVICE_ID_INTEL_ICH7_21:
  406. case PCI_DEVICE_ID_INTEL_ESB2_18:
  407. case PCI_DEVICE_ID_INTEL_ICH8_6:
  408. {
  409. unsigned int extra = 0;
  410. pci_read_config_dword(dev, 0x54, &extra);
  411. pci_write_config_dword(dev, 0x54, extra|0x400);
  412. }
  413. default:
  414. break;
  415. }
  416. return 0;
  417. }
  418. /**
  419. * init_hwif_piix - fill in the hwif for the PIIX
  420. * @hwif: IDE interface
  421. *
  422. * Set up the ide_hwif_t for the PIIX interface according to the
  423. * capabilities of the hardware.
  424. */
  425. static void __devinit init_hwif_piix(ide_hwif_t *hwif)
  426. {
  427. u8 reg54h = 0, reg55h = 0, ata66 = 0;
  428. u8 mask = hwif->channel ? 0xc0 : 0x30;
  429. #ifndef CONFIG_IA64
  430. if (!hwif->irq)
  431. hwif->irq = hwif->channel ? 15 : 14;
  432. #endif /* CONFIG_IA64 */
  433. if (hwif->pci_dev->device == PCI_DEVICE_ID_INTEL_82371MX) {
  434. /* This is a painful system best to let it self tune for now */
  435. return;
  436. }
  437. /* ESB2 appears to generate spurious DMA interrupts in PIO mode
  438. when in native mode */
  439. if (hwif->pci_dev->device == PCI_DEVICE_ID_INTEL_ESB2_18)
  440. hwif->atapi_irq_bogon = 1;
  441. hwif->autodma = 0;
  442. hwif->tuneproc = &piix_tune_drive;
  443. hwif->speedproc = &piix_tune_chipset;
  444. hwif->drives[0].autotune = 1;
  445. hwif->drives[1].autotune = 1;
  446. if (!hwif->dma_base)
  447. return;
  448. hwif->atapi_dma = 1;
  449. hwif->ultra_mask = 0x3f;
  450. hwif->mwdma_mask = 0x06;
  451. hwif->swdma_mask = 0x04;
  452. switch(hwif->pci_dev->device) {
  453. case PCI_DEVICE_ID_INTEL_82371MX:
  454. hwif->mwdma_mask = 0x80;
  455. hwif->swdma_mask = 0x80;
  456. case PCI_DEVICE_ID_INTEL_82371FB_0:
  457. case PCI_DEVICE_ID_INTEL_82371FB_1:
  458. case PCI_DEVICE_ID_INTEL_82371SB_1:
  459. hwif->ultra_mask = 0x80;
  460. break;
  461. case PCI_DEVICE_ID_INTEL_82371AB:
  462. case PCI_DEVICE_ID_INTEL_82443MX_1:
  463. case PCI_DEVICE_ID_INTEL_82451NX:
  464. case PCI_DEVICE_ID_INTEL_82801AB_1:
  465. hwif->ultra_mask = 0x07;
  466. break;
  467. default:
  468. pci_read_config_byte(hwif->pci_dev, 0x54, &reg54h);
  469. pci_read_config_byte(hwif->pci_dev, 0x55, &reg55h);
  470. ata66 = (reg54h & mask) ? 1 : 0;
  471. break;
  472. }
  473. if (!(hwif->udma_four))
  474. hwif->udma_four = ata66;
  475. hwif->ide_dma_check = &piix_config_drive_xfer_rate;
  476. if (!noautodma)
  477. hwif->autodma = 1;
  478. hwif->drives[1].autodma = hwif->autodma;
  479. hwif->drives[0].autodma = hwif->autodma;
  480. }
  481. #define DECLARE_PIIX_DEV(name_str) \
  482. { \
  483. .name = name_str, \
  484. .init_chipset = init_chipset_piix, \
  485. .init_hwif = init_hwif_piix, \
  486. .channels = 2, \
  487. .autodma = AUTODMA, \
  488. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
  489. .bootable = ON_BOARD, \
  490. }
  491. static ide_pci_device_t piix_pci_info[] __devinitdata = {
  492. /* 0 */ DECLARE_PIIX_DEV("PIIXa"),
  493. /* 1 */ DECLARE_PIIX_DEV("PIIXb"),
  494. /* 2 */
  495. { /*
  496. * MPIIX actually has only a single IDE channel mapped to
  497. * the primary or secondary ports depending on the value
  498. * of the bit 14 of the IDETIM register at offset 0x6c
  499. */
  500. .name = "MPIIX",
  501. .init_hwif = init_hwif_piix,
  502. .channels = 2,
  503. .autodma = NODMA,
  504. .enablebits = {{0x6d,0xc0,0x80}, {0x6d,0xc0,0xc0}},
  505. .bootable = ON_BOARD,
  506. .flags = IDEPCI_FLAG_ISA_PORTS
  507. },
  508. /* 3 */ DECLARE_PIIX_DEV("PIIX3"),
  509. /* 4 */ DECLARE_PIIX_DEV("PIIX4"),
  510. /* 5 */ DECLARE_PIIX_DEV("ICH0"),
  511. /* 6 */ DECLARE_PIIX_DEV("PIIX4"),
  512. /* 7 */ DECLARE_PIIX_DEV("ICH"),
  513. /* 8 */ DECLARE_PIIX_DEV("PIIX4"),
  514. /* 9 */ DECLARE_PIIX_DEV("PIIX4"),
  515. /* 10 */ DECLARE_PIIX_DEV("ICH2"),
  516. /* 11 */ DECLARE_PIIX_DEV("ICH2M"),
  517. /* 12 */ DECLARE_PIIX_DEV("ICH3M"),
  518. /* 13 */ DECLARE_PIIX_DEV("ICH3"),
  519. /* 14 */ DECLARE_PIIX_DEV("ICH4"),
  520. /* 15 */ DECLARE_PIIX_DEV("ICH5"),
  521. /* 16 */ DECLARE_PIIX_DEV("C-ICH"),
  522. /* 17 */ DECLARE_PIIX_DEV("ICH4"),
  523. /* 18 */ DECLARE_PIIX_DEV("ICH5-SATA"),
  524. /* 19 */ DECLARE_PIIX_DEV("ICH5"),
  525. /* 20 */ DECLARE_PIIX_DEV("ICH6"),
  526. /* 21 */ DECLARE_PIIX_DEV("ICH7"),
  527. /* 22 */ DECLARE_PIIX_DEV("ICH4"),
  528. /* 23 */ DECLARE_PIIX_DEV("ESB2"),
  529. /* 24 */ DECLARE_PIIX_DEV("ICH8M"),
  530. };
  531. /**
  532. * piix_init_one - called when a PIIX is found
  533. * @dev: the piix device
  534. * @id: the matching pci id
  535. *
  536. * Called when the PCI registration layer (or the IDE initialization)
  537. * finds a device matching our IDE device tables.
  538. */
  539. static int __devinit piix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  540. {
  541. ide_pci_device_t *d = &piix_pci_info[id->driver_data];
  542. return ide_setup_pci_device(dev, d);
  543. }
  544. /**
  545. * piix_check_450nx - Check for problem 450NX setup
  546. *
  547. * Check for the present of 450NX errata #19 and errata #25. If
  548. * they are found, disable use of DMA IDE
  549. */
  550. static void __devinit piix_check_450nx(void)
  551. {
  552. struct pci_dev *pdev = NULL;
  553. u16 cfg;
  554. u8 rev;
  555. while((pdev=pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev))!=NULL)
  556. {
  557. /* Look for 450NX PXB. Check for problem configurations
  558. A PCI quirk checks bit 6 already */
  559. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  560. pci_read_config_word(pdev, 0x41, &cfg);
  561. /* Only on the original revision: IDE DMA can hang */
  562. if(rev == 0x00)
  563. no_piix_dma = 1;
  564. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  565. else if(cfg & (1<<14) && rev < 5)
  566. no_piix_dma = 2;
  567. }
  568. if(no_piix_dma)
  569. printk(KERN_WARNING "piix: 450NX errata present, disabling IDE DMA.\n");
  570. if(no_piix_dma == 2)
  571. printk(KERN_WARNING "piix: A BIOS update may resolve this.\n");
  572. }
  573. static struct pci_device_id piix_pci_tbl[] = {
  574. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  575. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
  576. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371MX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
  577. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
  578. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
  579. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
  580. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
  581. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7},
  582. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82372FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8},
  583. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9},
  584. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10},
  585. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11},
  586. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12},
  587. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13},
  588. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14},
  589. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15},
  590. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801E_11, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16},
  591. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17},
  592. #ifdef CONFIG_BLK_DEV_IDE_SATA
  593. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18},
  594. #endif
  595. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19},
  596. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_19, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20},
  597. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 21},
  598. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 22},
  599. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 23},
  600. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 24},
  601. { 0, },
  602. };
  603. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  604. static struct pci_driver driver = {
  605. .name = "PIIX_IDE",
  606. .id_table = piix_pci_tbl,
  607. .probe = piix_init_one,
  608. };
  609. static int __init piix_ide_init(void)
  610. {
  611. piix_check_450nx();
  612. return ide_pci_register_driver(&driver);
  613. }
  614. module_init(piix_ide_init);
  615. MODULE_AUTHOR("Andre Hedrick, Andrzej Krzysztofowicz");
  616. MODULE_DESCRIPTION("PCI driver module for Intel PIIX IDE");
  617. MODULE_LICENSE("GPL");