via_dmablit.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /* via_dmablit.c -- PCI DMA BitBlt support for the VIA Unichrome/Pro
  2. *
  3. * Copyright (C) 2005 Thomas Hellstrom, All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  20. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  21. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  22. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Thomas Hellstrom.
  26. * Partially based on code obtained from Digeo Inc.
  27. */
  28. /*
  29. * Unmaps the DMA mappings.
  30. * FIXME: Is this a NoOp on x86? Also
  31. * FIXME: What happens if this one is called and a pending blit has previously done
  32. * the same DMA mappings?
  33. */
  34. #include "drmP.h"
  35. #include "via_drm.h"
  36. #include "via_drv.h"
  37. #include "via_dmablit.h"
  38. #include <linux/pagemap.h>
  39. #define VIA_PGDN(x) (((unsigned long)(x)) & PAGE_MASK)
  40. #define VIA_PGOFF(x) (((unsigned long)(x)) & ~PAGE_MASK)
  41. #define VIA_PFN(x) ((unsigned long)(x) >> PAGE_SHIFT)
  42. typedef struct _drm_via_descriptor {
  43. uint32_t mem_addr;
  44. uint32_t dev_addr;
  45. uint32_t size;
  46. uint32_t next;
  47. } drm_via_descriptor_t;
  48. /*
  49. * Unmap a DMA mapping.
  50. */
  51. static void
  52. via_unmap_blit_from_device(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
  53. {
  54. int num_desc = vsg->num_desc;
  55. unsigned cur_descriptor_page = num_desc / vsg->descriptors_per_page;
  56. unsigned descriptor_this_page = num_desc % vsg->descriptors_per_page;
  57. drm_via_descriptor_t *desc_ptr = vsg->desc_pages[cur_descriptor_page] +
  58. descriptor_this_page;
  59. dma_addr_t next = vsg->chain_start;
  60. while(num_desc--) {
  61. if (descriptor_this_page-- == 0) {
  62. cur_descriptor_page--;
  63. descriptor_this_page = vsg->descriptors_per_page - 1;
  64. desc_ptr = vsg->desc_pages[cur_descriptor_page] +
  65. descriptor_this_page;
  66. }
  67. dma_unmap_single(&pdev->dev, next, sizeof(*desc_ptr), DMA_TO_DEVICE);
  68. dma_unmap_page(&pdev->dev, desc_ptr->mem_addr, desc_ptr->size, vsg->direction);
  69. next = (dma_addr_t) desc_ptr->next;
  70. desc_ptr--;
  71. }
  72. }
  73. /*
  74. * If mode = 0, count how many descriptors are needed.
  75. * If mode = 1, Map the DMA pages for the device, put together and map also the descriptors.
  76. * Descriptors are run in reverse order by the hardware because we are not allowed to update the
  77. * 'next' field without syncing calls when the descriptor is already mapped.
  78. */
  79. static void
  80. via_map_blit_for_device(struct pci_dev *pdev,
  81. const drm_via_dmablit_t *xfer,
  82. drm_via_sg_info_t *vsg,
  83. int mode)
  84. {
  85. unsigned cur_descriptor_page = 0;
  86. unsigned num_descriptors_this_page = 0;
  87. unsigned char *mem_addr = xfer->mem_addr;
  88. unsigned char *cur_mem;
  89. unsigned char *first_addr = (unsigned char *)VIA_PGDN(mem_addr);
  90. uint32_t fb_addr = xfer->fb_addr;
  91. uint32_t cur_fb;
  92. unsigned long line_len;
  93. unsigned remaining_len;
  94. int num_desc = 0;
  95. int cur_line;
  96. dma_addr_t next = 0 | VIA_DMA_DPR_EC;
  97. drm_via_descriptor_t *desc_ptr = NULL;
  98. if (mode == 1)
  99. desc_ptr = vsg->desc_pages[cur_descriptor_page];
  100. for (cur_line = 0; cur_line < xfer->num_lines; ++cur_line) {
  101. line_len = xfer->line_length;
  102. cur_fb = fb_addr;
  103. cur_mem = mem_addr;
  104. while (line_len > 0) {
  105. remaining_len = min(PAGE_SIZE-VIA_PGOFF(cur_mem), line_len);
  106. line_len -= remaining_len;
  107. if (mode == 1) {
  108. desc_ptr->mem_addr =
  109. dma_map_page(&pdev->dev,
  110. vsg->pages[VIA_PFN(cur_mem) -
  111. VIA_PFN(first_addr)],
  112. VIA_PGOFF(cur_mem), remaining_len,
  113. vsg->direction);
  114. desc_ptr->dev_addr = cur_fb;
  115. desc_ptr->size = remaining_len;
  116. desc_ptr->next = (uint32_t) next;
  117. next = dma_map_single(&pdev->dev, desc_ptr, sizeof(*desc_ptr),
  118. DMA_TO_DEVICE);
  119. desc_ptr++;
  120. if (++num_descriptors_this_page >= vsg->descriptors_per_page) {
  121. num_descriptors_this_page = 0;
  122. desc_ptr = vsg->desc_pages[++cur_descriptor_page];
  123. }
  124. }
  125. num_desc++;
  126. cur_mem += remaining_len;
  127. cur_fb += remaining_len;
  128. }
  129. mem_addr += xfer->mem_stride;
  130. fb_addr += xfer->fb_stride;
  131. }
  132. if (mode == 1) {
  133. vsg->chain_start = next;
  134. vsg->state = dr_via_device_mapped;
  135. }
  136. vsg->num_desc = num_desc;
  137. }
  138. /*
  139. * Function that frees up all resources for a blit. It is usable even if the
  140. * blit info has only been partially built as long as the status enum is consistent
  141. * with the actual status of the used resources.
  142. */
  143. static void
  144. via_free_sg_info(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
  145. {
  146. struct page *page;
  147. int i;
  148. switch(vsg->state) {
  149. case dr_via_device_mapped:
  150. via_unmap_blit_from_device(pdev, vsg);
  151. case dr_via_desc_pages_alloc:
  152. for (i=0; i<vsg->num_desc_pages; ++i) {
  153. if (vsg->desc_pages[i] != NULL)
  154. free_page((unsigned long)vsg->desc_pages[i]);
  155. }
  156. kfree(vsg->desc_pages);
  157. case dr_via_pages_locked:
  158. for (i=0; i<vsg->num_pages; ++i) {
  159. if ( NULL != (page = vsg->pages[i])) {
  160. if (! PageReserved(page) && (DMA_FROM_DEVICE == vsg->direction))
  161. SetPageDirty(page);
  162. page_cache_release(page);
  163. }
  164. }
  165. case dr_via_pages_alloc:
  166. vfree(vsg->pages);
  167. default:
  168. vsg->state = dr_via_sg_init;
  169. }
  170. if (vsg->bounce_buffer) {
  171. vfree(vsg->bounce_buffer);
  172. vsg->bounce_buffer = NULL;
  173. }
  174. vsg->free_on_sequence = 0;
  175. }
  176. /*
  177. * Fire a blit engine.
  178. */
  179. static void
  180. via_fire_dmablit(drm_device_t *dev, drm_via_sg_info_t *vsg, int engine)
  181. {
  182. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  183. VIA_WRITE(VIA_PCI_DMA_MAR0 + engine*0x10, 0);
  184. VIA_WRITE(VIA_PCI_DMA_DAR0 + engine*0x10, 0);
  185. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DD | VIA_DMA_CSR_TD |
  186. VIA_DMA_CSR_DE);
  187. VIA_WRITE(VIA_PCI_DMA_MR0 + engine*0x04, VIA_DMA_MR_CM | VIA_DMA_MR_TDIE);
  188. VIA_WRITE(VIA_PCI_DMA_BCR0 + engine*0x10, 0);
  189. VIA_WRITE(VIA_PCI_DMA_DPR0 + engine*0x10, vsg->chain_start);
  190. DRM_WRITEMEMORYBARRIER();
  191. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DE | VIA_DMA_CSR_TS);
  192. VIA_READ(VIA_PCI_DMA_CSR0 + engine*0x04);
  193. }
  194. /*
  195. * Obtain a page pointer array and lock all pages into system memory. A segmentation violation will
  196. * occur here if the calling user does not have access to the submitted address.
  197. */
  198. static int
  199. via_lock_all_dma_pages(drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
  200. {
  201. int ret;
  202. unsigned long first_pfn = VIA_PFN(xfer->mem_addr);
  203. vsg->num_pages = VIA_PFN(xfer->mem_addr + (xfer->num_lines * xfer->mem_stride -1)) -
  204. first_pfn + 1;
  205. if (NULL == (vsg->pages = vmalloc(sizeof(struct page *) * vsg->num_pages)))
  206. return DRM_ERR(ENOMEM);
  207. memset(vsg->pages, 0, sizeof(struct page *) * vsg->num_pages);
  208. down_read(&current->mm->mmap_sem);
  209. ret = get_user_pages(current, current->mm,
  210. (unsigned long)xfer->mem_addr,
  211. vsg->num_pages,
  212. (vsg->direction == DMA_FROM_DEVICE),
  213. 0, vsg->pages, NULL);
  214. up_read(&current->mm->mmap_sem);
  215. if (ret != vsg->num_pages) {
  216. if (ret < 0)
  217. return ret;
  218. vsg->state = dr_via_pages_locked;
  219. return DRM_ERR(EINVAL);
  220. }
  221. vsg->state = dr_via_pages_locked;
  222. DRM_DEBUG("DMA pages locked\n");
  223. return 0;
  224. }
  225. /*
  226. * Allocate DMA capable memory for the blit descriptor chain, and an array that keeps track of the
  227. * pages we allocate. We don't want to use kmalloc for the descriptor chain because it may be
  228. * quite large for some blits, and pages don't need to be contingous.
  229. */
  230. static int
  231. via_alloc_desc_pages(drm_via_sg_info_t *vsg)
  232. {
  233. int i;
  234. vsg->descriptors_per_page = PAGE_SIZE / sizeof( drm_via_descriptor_t);
  235. vsg->num_desc_pages = (vsg->num_desc + vsg->descriptors_per_page - 1) /
  236. vsg->descriptors_per_page;
  237. if (NULL == (vsg->desc_pages = kmalloc(sizeof(void *) * vsg->num_desc_pages, GFP_KERNEL)))
  238. return DRM_ERR(ENOMEM);
  239. memset(vsg->desc_pages, 0, sizeof(void *) * vsg->num_desc_pages);
  240. vsg->state = dr_via_desc_pages_alloc;
  241. for (i=0; i<vsg->num_desc_pages; ++i) {
  242. if (NULL == (vsg->desc_pages[i] =
  243. (drm_via_descriptor_t *) __get_free_page(GFP_KERNEL)))
  244. return DRM_ERR(ENOMEM);
  245. }
  246. DRM_DEBUG("Allocated %d pages for %d descriptors.\n", vsg->num_desc_pages,
  247. vsg->num_desc);
  248. return 0;
  249. }
  250. static void
  251. via_abort_dmablit(drm_device_t *dev, int engine)
  252. {
  253. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  254. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TA);
  255. }
  256. static void
  257. via_dmablit_engine_off(drm_device_t *dev, int engine)
  258. {
  259. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  260. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD | VIA_DMA_CSR_DD);
  261. }
  262. /*
  263. * The dmablit part of the IRQ handler. Trying to do only reasonably fast things here.
  264. * The rest, like unmapping and freeing memory for done blits is done in a separate workqueue
  265. * task. Basically the task of the interrupt handler is to submit a new blit to the engine, while
  266. * the workqueue task takes care of processing associated with the old blit.
  267. */
  268. void
  269. via_dmablit_handler(drm_device_t *dev, int engine, int from_irq)
  270. {
  271. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  272. drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
  273. int cur;
  274. int done_transfer;
  275. unsigned long irqsave=0;
  276. uint32_t status = 0;
  277. DRM_DEBUG("DMA blit handler called. engine = %d, from_irq = %d, blitq = 0x%lx\n",
  278. engine, from_irq, (unsigned long) blitq);
  279. if (from_irq) {
  280. spin_lock(&blitq->blit_lock);
  281. } else {
  282. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  283. }
  284. done_transfer = blitq->is_active &&
  285. (( status = VIA_READ(VIA_PCI_DMA_CSR0 + engine*0x04)) & VIA_DMA_CSR_TD);
  286. done_transfer = done_transfer || ( blitq->aborting && !(status & VIA_DMA_CSR_DE));
  287. cur = blitq->cur;
  288. if (done_transfer) {
  289. blitq->blits[cur]->aborted = blitq->aborting;
  290. blitq->done_blit_handle++;
  291. DRM_WAKEUP(blitq->blit_queue + cur);
  292. cur++;
  293. if (cur >= VIA_NUM_BLIT_SLOTS)
  294. cur = 0;
  295. blitq->cur = cur;
  296. /*
  297. * Clear transfer done flag.
  298. */
  299. VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD);
  300. blitq->is_active = 0;
  301. blitq->aborting = 0;
  302. schedule_work(&blitq->wq);
  303. } else if (blitq->is_active && time_after_eq(jiffies, blitq->end)) {
  304. /*
  305. * Abort transfer after one second.
  306. */
  307. via_abort_dmablit(dev, engine);
  308. blitq->aborting = 1;
  309. blitq->end = jiffies + DRM_HZ;
  310. }
  311. if (!blitq->is_active) {
  312. if (blitq->num_outstanding) {
  313. via_fire_dmablit(dev, blitq->blits[cur], engine);
  314. blitq->is_active = 1;
  315. blitq->cur = cur;
  316. blitq->num_outstanding--;
  317. blitq->end = jiffies + DRM_HZ;
  318. if (!timer_pending(&blitq->poll_timer)) {
  319. blitq->poll_timer.expires = jiffies+1;
  320. add_timer(&blitq->poll_timer);
  321. }
  322. } else {
  323. if (timer_pending(&blitq->poll_timer)) {
  324. del_timer(&blitq->poll_timer);
  325. }
  326. via_dmablit_engine_off(dev, engine);
  327. }
  328. }
  329. if (from_irq) {
  330. spin_unlock(&blitq->blit_lock);
  331. } else {
  332. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  333. }
  334. }
  335. /*
  336. * Check whether this blit is still active, performing necessary locking.
  337. */
  338. static int
  339. via_dmablit_active(drm_via_blitq_t *blitq, int engine, uint32_t handle, wait_queue_head_t **queue)
  340. {
  341. unsigned long irqsave;
  342. uint32_t slot;
  343. int active;
  344. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  345. /*
  346. * Allow for handle wraparounds.
  347. */
  348. active = ((blitq->done_blit_handle - handle) > (1 << 23)) &&
  349. ((blitq->cur_blit_handle - handle) <= (1 << 23));
  350. if (queue && active) {
  351. slot = handle - blitq->done_blit_handle + blitq->cur -1;
  352. if (slot >= VIA_NUM_BLIT_SLOTS) {
  353. slot -= VIA_NUM_BLIT_SLOTS;
  354. }
  355. *queue = blitq->blit_queue + slot;
  356. }
  357. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  358. return active;
  359. }
  360. /*
  361. * Sync. Wait for at least three seconds for the blit to be performed.
  362. */
  363. static int
  364. via_dmablit_sync(drm_device_t *dev, uint32_t handle, int engine)
  365. {
  366. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  367. drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
  368. wait_queue_head_t *queue;
  369. int ret = 0;
  370. if (via_dmablit_active(blitq, engine, handle, &queue)) {
  371. DRM_WAIT_ON(ret, *queue, 3 * DRM_HZ,
  372. !via_dmablit_active(blitq, engine, handle, NULL));
  373. }
  374. DRM_DEBUG("DMA blit sync handle 0x%x engine %d returned %d\n",
  375. handle, engine, ret);
  376. return ret;
  377. }
  378. /*
  379. * A timer that regularly polls the blit engine in cases where we don't have interrupts:
  380. * a) Broken hardware (typically those that don't have any video capture facility).
  381. * b) Blit abort. The hardware doesn't send an interrupt when a blit is aborted.
  382. * The timer and hardware IRQ's can and do work in parallel. If the hardware has
  383. * irqs, it will shorten the latency somewhat.
  384. */
  385. static void
  386. via_dmablit_timer(unsigned long data)
  387. {
  388. drm_via_blitq_t *blitq = (drm_via_blitq_t *) data;
  389. drm_device_t *dev = blitq->dev;
  390. int engine = (int)
  391. (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues);
  392. DRM_DEBUG("Polling timer called for engine %d, jiffies %lu\n", engine,
  393. (unsigned long) jiffies);
  394. via_dmablit_handler(dev, engine, 0);
  395. if (!timer_pending(&blitq->poll_timer)) {
  396. blitq->poll_timer.expires = jiffies+1;
  397. add_timer(&blitq->poll_timer);
  398. /*
  399. * Rerun handler to delete timer if engines are off, and
  400. * to shorten abort latency. This is a little nasty.
  401. */
  402. via_dmablit_handler(dev, engine, 0);
  403. }
  404. }
  405. /*
  406. * Workqueue task that frees data and mappings associated with a blit.
  407. * Also wakes up waiting processes. Each of these tasks handles one
  408. * blit engine only and may not be called on each interrupt.
  409. */
  410. static void
  411. via_dmablit_workqueue(struct work_struct *work)
  412. {
  413. drm_via_blitq_t *blitq = container_of(work, drm_via_blitq_t, wq);
  414. drm_device_t *dev = blitq->dev;
  415. unsigned long irqsave;
  416. drm_via_sg_info_t *cur_sg;
  417. int cur_released;
  418. DRM_DEBUG("Workqueue task called for blit engine %ld\n",(unsigned long)
  419. (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues));
  420. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  421. while(blitq->serviced != blitq->cur) {
  422. cur_released = blitq->serviced++;
  423. DRM_DEBUG("Releasing blit slot %d\n", cur_released);
  424. if (blitq->serviced >= VIA_NUM_BLIT_SLOTS)
  425. blitq->serviced = 0;
  426. cur_sg = blitq->blits[cur_released];
  427. blitq->num_free++;
  428. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  429. DRM_WAKEUP(&blitq->busy_queue);
  430. via_free_sg_info(dev->pdev, cur_sg);
  431. kfree(cur_sg);
  432. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  433. }
  434. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  435. }
  436. /*
  437. * Init all blit engines. Currently we use two, but some hardware have 4.
  438. */
  439. void
  440. via_init_dmablit(drm_device_t *dev)
  441. {
  442. int i,j;
  443. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  444. drm_via_blitq_t *blitq;
  445. pci_set_master(dev->pdev);
  446. for (i=0; i< VIA_NUM_BLIT_ENGINES; ++i) {
  447. blitq = dev_priv->blit_queues + i;
  448. blitq->dev = dev;
  449. blitq->cur_blit_handle = 0;
  450. blitq->done_blit_handle = 0;
  451. blitq->head = 0;
  452. blitq->cur = 0;
  453. blitq->serviced = 0;
  454. blitq->num_free = VIA_NUM_BLIT_SLOTS;
  455. blitq->num_outstanding = 0;
  456. blitq->is_active = 0;
  457. blitq->aborting = 0;
  458. spin_lock_init(&blitq->blit_lock);
  459. for (j=0; j<VIA_NUM_BLIT_SLOTS; ++j) {
  460. DRM_INIT_WAITQUEUE(blitq->blit_queue + j);
  461. }
  462. DRM_INIT_WAITQUEUE(&blitq->busy_queue);
  463. INIT_WORK(&blitq->wq, via_dmablit_workqueue);
  464. init_timer(&blitq->poll_timer);
  465. blitq->poll_timer.function = &via_dmablit_timer;
  466. blitq->poll_timer.data = (unsigned long) blitq;
  467. }
  468. }
  469. /*
  470. * Build all info and do all mappings required for a blit.
  471. */
  472. static int
  473. via_build_sg_info(drm_device_t *dev, drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
  474. {
  475. int draw = xfer->to_fb;
  476. int ret = 0;
  477. vsg->direction = (draw) ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
  478. vsg->bounce_buffer = NULL;
  479. vsg->state = dr_via_sg_init;
  480. if (xfer->num_lines <= 0 || xfer->line_length <= 0) {
  481. DRM_ERROR("Zero size bitblt.\n");
  482. return DRM_ERR(EINVAL);
  483. }
  484. /*
  485. * Below check is a driver limitation, not a hardware one. We
  486. * don't want to lock unused pages, and don't want to incoporate the
  487. * extra logic of avoiding them. Make sure there are no.
  488. * (Not a big limitation anyway.)
  489. */
  490. if ((xfer->mem_stride - xfer->line_length) >= PAGE_SIZE) {
  491. DRM_ERROR("Too large system memory stride. Stride: %d, "
  492. "Length: %d\n", xfer->mem_stride, xfer->line_length);
  493. return DRM_ERR(EINVAL);
  494. }
  495. if ((xfer->mem_stride == xfer->line_length) &&
  496. (xfer->fb_stride == xfer->line_length)) {
  497. xfer->mem_stride *= xfer->num_lines;
  498. xfer->line_length = xfer->mem_stride;
  499. xfer->fb_stride = xfer->mem_stride;
  500. xfer->num_lines = 1;
  501. }
  502. /*
  503. * Don't lock an arbitrary large number of pages, since that causes a
  504. * DOS security hole.
  505. */
  506. if (xfer->num_lines > 2048 || (xfer->num_lines*xfer->mem_stride > (2048*2048*4))) {
  507. DRM_ERROR("Too large PCI DMA bitblt.\n");
  508. return DRM_ERR(EINVAL);
  509. }
  510. /*
  511. * we allow a negative fb stride to allow flipping of images in
  512. * transfer.
  513. */
  514. if (xfer->mem_stride < xfer->line_length ||
  515. abs(xfer->fb_stride) < xfer->line_length) {
  516. DRM_ERROR("Invalid frame-buffer / memory stride.\n");
  517. return DRM_ERR(EINVAL);
  518. }
  519. /*
  520. * A hardware bug seems to be worked around if system memory addresses start on
  521. * 16 byte boundaries. This seems a bit restrictive however. VIA is contacted
  522. * about this. Meanwhile, impose the following restrictions:
  523. */
  524. #ifdef VIA_BUGFREE
  525. if ((((unsigned long)xfer->mem_addr & 3) != ((unsigned long)xfer->fb_addr & 3)) ||
  526. ((xfer->num_lines > 1) && ((xfer->mem_stride & 3) != (xfer->fb_stride & 3)))) {
  527. DRM_ERROR("Invalid DRM bitblt alignment.\n");
  528. return DRM_ERR(EINVAL);
  529. }
  530. #else
  531. if ((((unsigned long)xfer->mem_addr & 15) ||
  532. ((unsigned long)xfer->fb_addr & 3)) ||
  533. ((xfer->num_lines > 1) &&
  534. ((xfer->mem_stride & 15) || (xfer->fb_stride & 3)))) {
  535. DRM_ERROR("Invalid DRM bitblt alignment.\n");
  536. return DRM_ERR(EINVAL);
  537. }
  538. #endif
  539. if (0 != (ret = via_lock_all_dma_pages(vsg, xfer))) {
  540. DRM_ERROR("Could not lock DMA pages.\n");
  541. via_free_sg_info(dev->pdev, vsg);
  542. return ret;
  543. }
  544. via_map_blit_for_device(dev->pdev, xfer, vsg, 0);
  545. if (0 != (ret = via_alloc_desc_pages(vsg))) {
  546. DRM_ERROR("Could not allocate DMA descriptor pages.\n");
  547. via_free_sg_info(dev->pdev, vsg);
  548. return ret;
  549. }
  550. via_map_blit_for_device(dev->pdev, xfer, vsg, 1);
  551. return 0;
  552. }
  553. /*
  554. * Reserve one free slot in the blit queue. Will wait for one second for one
  555. * to become available. Otherwise -EBUSY is returned.
  556. */
  557. static int
  558. via_dmablit_grab_slot(drm_via_blitq_t *blitq, int engine)
  559. {
  560. int ret=0;
  561. unsigned long irqsave;
  562. DRM_DEBUG("Num free is %d\n", blitq->num_free);
  563. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  564. while(blitq->num_free == 0) {
  565. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  566. DRM_WAIT_ON(ret, blitq->busy_queue, DRM_HZ, blitq->num_free > 0);
  567. if (ret) {
  568. return (DRM_ERR(EINTR) == ret) ? DRM_ERR(EAGAIN) : ret;
  569. }
  570. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  571. }
  572. blitq->num_free--;
  573. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  574. return 0;
  575. }
  576. /*
  577. * Hand back a free slot if we changed our mind.
  578. */
  579. static void
  580. via_dmablit_release_slot(drm_via_blitq_t *blitq)
  581. {
  582. unsigned long irqsave;
  583. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  584. blitq->num_free++;
  585. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  586. DRM_WAKEUP( &blitq->busy_queue );
  587. }
  588. /*
  589. * Grab a free slot. Build blit info and queue a blit.
  590. */
  591. static int
  592. via_dmablit(drm_device_t *dev, drm_via_dmablit_t *xfer)
  593. {
  594. drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
  595. drm_via_sg_info_t *vsg;
  596. drm_via_blitq_t *blitq;
  597. int ret;
  598. int engine;
  599. unsigned long irqsave;
  600. if (dev_priv == NULL) {
  601. DRM_ERROR("Called without initialization.\n");
  602. return DRM_ERR(EINVAL);
  603. }
  604. engine = (xfer->to_fb) ? 0 : 1;
  605. blitq = dev_priv->blit_queues + engine;
  606. if (0 != (ret = via_dmablit_grab_slot(blitq, engine))) {
  607. return ret;
  608. }
  609. if (NULL == (vsg = kmalloc(sizeof(*vsg), GFP_KERNEL))) {
  610. via_dmablit_release_slot(blitq);
  611. return DRM_ERR(ENOMEM);
  612. }
  613. if (0 != (ret = via_build_sg_info(dev, vsg, xfer))) {
  614. via_dmablit_release_slot(blitq);
  615. kfree(vsg);
  616. return ret;
  617. }
  618. spin_lock_irqsave(&blitq->blit_lock, irqsave);
  619. blitq->blits[blitq->head++] = vsg;
  620. if (blitq->head >= VIA_NUM_BLIT_SLOTS)
  621. blitq->head = 0;
  622. blitq->num_outstanding++;
  623. xfer->sync.sync_handle = ++blitq->cur_blit_handle;
  624. spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
  625. xfer->sync.engine = engine;
  626. via_dmablit_handler(dev, engine, 0);
  627. return 0;
  628. }
  629. /*
  630. * Sync on a previously submitted blit. Note that the X server use signals extensively, and
  631. * that there is a very big probability that this IOCTL will be interrupted by a signal. In that
  632. * case it returns with -EAGAIN for the signal to be delivered.
  633. * The caller should then reissue the IOCTL. This is similar to what is being done for drmGetLock().
  634. */
  635. int
  636. via_dma_blit_sync( DRM_IOCTL_ARGS )
  637. {
  638. drm_via_blitsync_t sync;
  639. int err;
  640. DRM_DEVICE;
  641. DRM_COPY_FROM_USER_IOCTL(sync, (drm_via_blitsync_t *)data, sizeof(sync));
  642. if (sync.engine >= VIA_NUM_BLIT_ENGINES)
  643. return DRM_ERR(EINVAL);
  644. err = via_dmablit_sync(dev, sync.sync_handle, sync.engine);
  645. if (DRM_ERR(EINTR) == err)
  646. err = DRM_ERR(EAGAIN);
  647. return err;
  648. }
  649. /*
  650. * Queue a blit and hand back a handle to be used for sync. This IOCTL may be interrupted by a signal
  651. * while waiting for a free slot in the blit queue. In that case it returns with -EAGAIN and should
  652. * be reissued. See the above IOCTL code.
  653. */
  654. int
  655. via_dma_blit( DRM_IOCTL_ARGS )
  656. {
  657. drm_via_dmablit_t xfer;
  658. int err;
  659. DRM_DEVICE;
  660. DRM_COPY_FROM_USER_IOCTL(xfer, (drm_via_dmablit_t __user *)data, sizeof(xfer));
  661. err = via_dmablit(dev, &xfer);
  662. DRM_COPY_TO_USER_IOCTL((void __user *)data, xfer, sizeof(xfer));
  663. return err;
  664. }