radeon_drv.h 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157
  1. /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
  2. *
  3. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * All rights reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  22. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. *
  26. * Authors:
  27. * Kevin E. Martin <martin@valinux.com>
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #ifndef __RADEON_DRV_H__
  31. #define __RADEON_DRV_H__
  32. /* General customization:
  33. */
  34. #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
  35. #define DRIVER_NAME "radeon"
  36. #define DRIVER_DESC "ATI Radeon"
  37. #define DRIVER_DATE "20060524"
  38. /* Interface history:
  39. *
  40. * 1.1 - ??
  41. * 1.2 - Add vertex2 ioctl (keith)
  42. * - Add stencil capability to clear ioctl (gareth, keith)
  43. * - Increase MAX_TEXTURE_LEVELS (brian)
  44. * 1.3 - Add cmdbuf ioctl (keith)
  45. * - Add support for new radeon packets (keith)
  46. * - Add getparam ioctl (keith)
  47. * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
  48. * 1.4 - Add scratch registers to get_param ioctl.
  49. * 1.5 - Add r200 packets to cmdbuf ioctl
  50. * - Add r200 function to init ioctl
  51. * - Add 'scalar2' instruction to cmdbuf
  52. * 1.6 - Add static GART memory manager
  53. * Add irq handler (won't be turned on unless X server knows to)
  54. * Add irq ioctls and irq_active getparam.
  55. * Add wait command for cmdbuf ioctl
  56. * Add GART offset query for getparam
  57. * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
  58. * and R200_PP_CUBIC_OFFSET_F1_[0..5].
  59. * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
  60. * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
  61. * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
  62. * Add 'GET' queries for starting additional clients on different VT's.
  63. * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
  64. * Add texture rectangle support for r100.
  65. * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
  66. * clients use to tell the DRM where they think the framebuffer is
  67. * located in the card's address space
  68. * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
  69. * and GL_EXT_blend_[func|equation]_separate on r200
  70. * 1.12- Add R300 CP microcode support - this just loads the CP on r300
  71. * (No 3D support yet - just microcode loading).
  72. * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
  73. * - Add hyperz support, add hyperz flags to clear ioctl.
  74. * 1.14- Add support for color tiling
  75. * - Add R100/R200 surface allocation/free support
  76. * 1.15- Add support for texture micro tiling
  77. * - Add support for r100 cube maps
  78. * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
  79. * texture filtering on r200
  80. * 1.17- Add initial support for R300 (3D).
  81. * 1.18- Add support for GL_ATI_fragment_shader, new packets
  82. * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
  83. * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
  84. * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
  85. * 1.19- Add support for gart table in FB memory and PCIE r300
  86. * 1.20- Add support for r300 texrect
  87. * 1.21- Add support for card type getparam
  88. * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
  89. * 1.23- Add new radeon memory map work from benh
  90. * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
  91. * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
  92. * new packet type)
  93. */
  94. #define DRIVER_MAJOR 1
  95. #define DRIVER_MINOR 25
  96. #define DRIVER_PATCHLEVEL 0
  97. /*
  98. * Radeon chip families
  99. */
  100. enum radeon_family {
  101. CHIP_R100,
  102. CHIP_RV100,
  103. CHIP_RS100,
  104. CHIP_RV200,
  105. CHIP_RS200,
  106. CHIP_R200,
  107. CHIP_RV250,
  108. CHIP_RS300,
  109. CHIP_RV280,
  110. CHIP_R300,
  111. CHIP_R350,
  112. CHIP_RV350,
  113. CHIP_RV380,
  114. CHIP_R420,
  115. CHIP_RV410,
  116. CHIP_RS400,
  117. CHIP_LAST,
  118. };
  119. enum radeon_cp_microcode_version {
  120. UCODE_R100,
  121. UCODE_R200,
  122. UCODE_R300,
  123. };
  124. /*
  125. * Chip flags
  126. */
  127. enum radeon_chip_flags {
  128. RADEON_FAMILY_MASK = 0x0000ffffUL,
  129. RADEON_FLAGS_MASK = 0xffff0000UL,
  130. RADEON_IS_MOBILITY = 0x00010000UL,
  131. RADEON_IS_IGP = 0x00020000UL,
  132. RADEON_SINGLE_CRTC = 0x00040000UL,
  133. RADEON_IS_AGP = 0x00080000UL,
  134. RADEON_HAS_HIERZ = 0x00100000UL,
  135. RADEON_IS_PCIE = 0x00200000UL,
  136. RADEON_NEW_MEMMAP = 0x00400000UL,
  137. RADEON_IS_PCI = 0x00800000UL,
  138. };
  139. #define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
  140. DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
  141. #define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
  142. typedef struct drm_radeon_freelist {
  143. unsigned int age;
  144. drm_buf_t *buf;
  145. struct drm_radeon_freelist *next;
  146. struct drm_radeon_freelist *prev;
  147. } drm_radeon_freelist_t;
  148. typedef struct drm_radeon_ring_buffer {
  149. u32 *start;
  150. u32 *end;
  151. int size;
  152. int size_l2qw;
  153. u32 tail;
  154. u32 tail_mask;
  155. int space;
  156. int high_mark;
  157. } drm_radeon_ring_buffer_t;
  158. typedef struct drm_radeon_depth_clear_t {
  159. u32 rb3d_cntl;
  160. u32 rb3d_zstencilcntl;
  161. u32 se_cntl;
  162. } drm_radeon_depth_clear_t;
  163. struct drm_radeon_driver_file_fields {
  164. int64_t radeon_fb_delta;
  165. };
  166. struct mem_block {
  167. struct mem_block *next;
  168. struct mem_block *prev;
  169. int start;
  170. int size;
  171. DRMFILE filp; /* 0: free, -1: heap, other: real files */
  172. };
  173. struct radeon_surface {
  174. int refcount;
  175. u32 lower;
  176. u32 upper;
  177. u32 flags;
  178. };
  179. struct radeon_virt_surface {
  180. int surface_index;
  181. u32 lower;
  182. u32 upper;
  183. u32 flags;
  184. DRMFILE filp;
  185. };
  186. typedef struct drm_radeon_private {
  187. drm_radeon_ring_buffer_t ring;
  188. drm_radeon_sarea_t *sarea_priv;
  189. u32 fb_location;
  190. u32 fb_size;
  191. int new_memmap;
  192. int gart_size;
  193. u32 gart_vm_start;
  194. unsigned long gart_buffers_offset;
  195. int cp_mode;
  196. int cp_running;
  197. drm_radeon_freelist_t *head;
  198. drm_radeon_freelist_t *tail;
  199. int last_buf;
  200. volatile u32 *scratch;
  201. int writeback_works;
  202. int usec_timeout;
  203. int microcode_version;
  204. struct {
  205. u32 boxes;
  206. int freelist_timeouts;
  207. int freelist_loops;
  208. int requested_bufs;
  209. int last_frame_reads;
  210. int last_clear_reads;
  211. int clears;
  212. int texture_uploads;
  213. } stats;
  214. int do_boxes;
  215. int page_flipping;
  216. int current_page;
  217. u32 color_fmt;
  218. unsigned int front_offset;
  219. unsigned int front_pitch;
  220. unsigned int back_offset;
  221. unsigned int back_pitch;
  222. u32 depth_fmt;
  223. unsigned int depth_offset;
  224. unsigned int depth_pitch;
  225. u32 front_pitch_offset;
  226. u32 back_pitch_offset;
  227. u32 depth_pitch_offset;
  228. drm_radeon_depth_clear_t depth_clear;
  229. unsigned long ring_offset;
  230. unsigned long ring_rptr_offset;
  231. unsigned long buffers_offset;
  232. unsigned long gart_textures_offset;
  233. drm_local_map_t *sarea;
  234. drm_local_map_t *mmio;
  235. drm_local_map_t *cp_ring;
  236. drm_local_map_t *ring_rptr;
  237. drm_local_map_t *gart_textures;
  238. struct mem_block *gart_heap;
  239. struct mem_block *fb_heap;
  240. /* SW interrupt */
  241. wait_queue_head_t swi_queue;
  242. atomic_t swi_emitted;
  243. struct radeon_surface surfaces[RADEON_MAX_SURFACES];
  244. struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
  245. unsigned long pcigart_offset;
  246. drm_ati_pcigart_info gart_info;
  247. u32 scratch_ages[5];
  248. /* starting from here on, data is preserved accross an open */
  249. uint32_t flags; /* see radeon_chip_flags */
  250. } drm_radeon_private_t;
  251. typedef struct drm_radeon_buf_priv {
  252. u32 age;
  253. } drm_radeon_buf_priv_t;
  254. typedef struct drm_radeon_kcmd_buffer {
  255. int bufsz;
  256. char *buf;
  257. int nbox;
  258. drm_clip_rect_t __user *boxes;
  259. } drm_radeon_kcmd_buffer_t;
  260. extern int radeon_no_wb;
  261. extern drm_ioctl_desc_t radeon_ioctls[];
  262. extern int radeon_max_ioctl;
  263. /* Check whether the given hardware address is inside the framebuffer or the
  264. * GART area.
  265. */
  266. static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
  267. u64 off)
  268. {
  269. u32 fb_start = dev_priv->fb_location;
  270. u32 fb_end = fb_start + dev_priv->fb_size - 1;
  271. u32 gart_start = dev_priv->gart_vm_start;
  272. u32 gart_end = gart_start + dev_priv->gart_size - 1;
  273. return ((off >= fb_start && off <= fb_end) ||
  274. (off >= gart_start && off <= gart_end));
  275. }
  276. /* radeon_cp.c */
  277. extern int radeon_cp_init(DRM_IOCTL_ARGS);
  278. extern int radeon_cp_start(DRM_IOCTL_ARGS);
  279. extern int radeon_cp_stop(DRM_IOCTL_ARGS);
  280. extern int radeon_cp_reset(DRM_IOCTL_ARGS);
  281. extern int radeon_cp_idle(DRM_IOCTL_ARGS);
  282. extern int radeon_cp_resume(DRM_IOCTL_ARGS);
  283. extern int radeon_engine_reset(DRM_IOCTL_ARGS);
  284. extern int radeon_fullscreen(DRM_IOCTL_ARGS);
  285. extern int radeon_cp_buffers(DRM_IOCTL_ARGS);
  286. extern void radeon_freelist_reset(drm_device_t * dev);
  287. extern drm_buf_t *radeon_freelist_get(drm_device_t * dev);
  288. extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
  289. extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
  290. extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
  291. extern int radeon_presetup(struct drm_device *dev);
  292. extern int radeon_driver_postcleanup(struct drm_device *dev);
  293. extern int radeon_mem_alloc(DRM_IOCTL_ARGS);
  294. extern int radeon_mem_free(DRM_IOCTL_ARGS);
  295. extern int radeon_mem_init_heap(DRM_IOCTL_ARGS);
  296. extern void radeon_mem_takedown(struct mem_block **heap);
  297. extern void radeon_mem_release(DRMFILE filp, struct mem_block *heap);
  298. /* radeon_irq.c */
  299. extern int radeon_irq_emit(DRM_IOCTL_ARGS);
  300. extern int radeon_irq_wait(DRM_IOCTL_ARGS);
  301. extern void radeon_do_release(drm_device_t * dev);
  302. extern int radeon_driver_vblank_wait(drm_device_t * dev,
  303. unsigned int *sequence);
  304. extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
  305. extern void radeon_driver_irq_preinstall(drm_device_t * dev);
  306. extern void radeon_driver_irq_postinstall(drm_device_t * dev);
  307. extern void radeon_driver_irq_uninstall(drm_device_t * dev);
  308. extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
  309. extern int radeon_driver_unload(struct drm_device *dev);
  310. extern int radeon_driver_firstopen(struct drm_device *dev);
  311. extern void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp);
  312. extern void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp);
  313. extern void radeon_driver_lastclose(drm_device_t * dev);
  314. extern int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv);
  315. extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
  316. unsigned long arg);
  317. /* r300_cmdbuf.c */
  318. extern void r300_init_reg_flags(void);
  319. extern int r300_do_cp_cmdbuf(drm_device_t * dev, DRMFILE filp,
  320. drm_file_t * filp_priv,
  321. drm_radeon_kcmd_buffer_t * cmdbuf);
  322. /* Flags for stats.boxes
  323. */
  324. #define RADEON_BOX_DMA_IDLE 0x1
  325. #define RADEON_BOX_RING_FULL 0x2
  326. #define RADEON_BOX_FLIP 0x4
  327. #define RADEON_BOX_WAIT_IDLE 0x8
  328. #define RADEON_BOX_TEXTURE_LOAD 0x10
  329. /* Register definitions, register access macros and drmAddMap constants
  330. * for Radeon kernel driver.
  331. */
  332. #define RADEON_AGP_COMMAND 0x0f60
  333. #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
  334. # define RADEON_AGP_ENABLE (1<<8)
  335. #define RADEON_AUX_SCISSOR_CNTL 0x26f0
  336. # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
  337. # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
  338. # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
  339. # define RADEON_SCISSOR_0_ENABLE (1 << 28)
  340. # define RADEON_SCISSOR_1_ENABLE (1 << 29)
  341. # define RADEON_SCISSOR_2_ENABLE (1 << 30)
  342. #define RADEON_BUS_CNTL 0x0030
  343. # define RADEON_BUS_MASTER_DIS (1 << 6)
  344. #define RADEON_CLOCK_CNTL_DATA 0x000c
  345. # define RADEON_PLL_WR_EN (1 << 7)
  346. #define RADEON_CLOCK_CNTL_INDEX 0x0008
  347. #define RADEON_CONFIG_APER_SIZE 0x0108
  348. #define RADEON_CONFIG_MEMSIZE 0x00f8
  349. #define RADEON_CRTC_OFFSET 0x0224
  350. #define RADEON_CRTC_OFFSET_CNTL 0x0228
  351. # define RADEON_CRTC_TILE_EN (1 << 15)
  352. # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  353. #define RADEON_CRTC2_OFFSET 0x0324
  354. #define RADEON_CRTC2_OFFSET_CNTL 0x0328
  355. #define RADEON_PCIE_INDEX 0x0030
  356. #define RADEON_PCIE_DATA 0x0034
  357. #define RADEON_PCIE_TX_GART_CNTL 0x10
  358. # define RADEON_PCIE_TX_GART_EN (1 << 0)
  359. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
  360. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
  361. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
  362. # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
  363. # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
  364. # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
  365. # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
  366. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
  367. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
  368. #define RADEON_PCIE_TX_GART_BASE 0x13
  369. #define RADEON_PCIE_TX_GART_START_LO 0x14
  370. #define RADEON_PCIE_TX_GART_START_HI 0x15
  371. #define RADEON_PCIE_TX_GART_END_LO 0x16
  372. #define RADEON_PCIE_TX_GART_END_HI 0x17
  373. #define RADEON_MPP_TB_CONFIG 0x01c0
  374. #define RADEON_MEM_CNTL 0x0140
  375. #define RADEON_MEM_SDRAM_MODE_REG 0x0158
  376. #define RADEON_AGP_BASE 0x0170
  377. #define RADEON_RB3D_COLOROFFSET 0x1c40
  378. #define RADEON_RB3D_COLORPITCH 0x1c48
  379. #define RADEON_SRC_X_Y 0x1590
  380. #define RADEON_DP_GUI_MASTER_CNTL 0x146c
  381. # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  382. # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  383. # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
  384. # define RADEON_GMC_BRUSH_NONE (15 << 4)
  385. # define RADEON_GMC_DST_16BPP (4 << 8)
  386. # define RADEON_GMC_DST_24BPP (5 << 8)
  387. # define RADEON_GMC_DST_32BPP (6 << 8)
  388. # define RADEON_GMC_DST_DATATYPE_SHIFT 8
  389. # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
  390. # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
  391. # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  392. # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  393. # define RADEON_GMC_WR_MSK_DIS (1 << 30)
  394. # define RADEON_ROP3_S 0x00cc0000
  395. # define RADEON_ROP3_P 0x00f00000
  396. #define RADEON_DP_WRITE_MASK 0x16cc
  397. #define RADEON_SRC_PITCH_OFFSET 0x1428
  398. #define RADEON_DST_PITCH_OFFSET 0x142c
  399. #define RADEON_DST_PITCH_OFFSET_C 0x1c80
  400. # define RADEON_DST_TILE_LINEAR (0 << 30)
  401. # define RADEON_DST_TILE_MACRO (1 << 30)
  402. # define RADEON_DST_TILE_MICRO (2 << 30)
  403. # define RADEON_DST_TILE_BOTH (3 << 30)
  404. #define RADEON_SCRATCH_REG0 0x15e0
  405. #define RADEON_SCRATCH_REG1 0x15e4
  406. #define RADEON_SCRATCH_REG2 0x15e8
  407. #define RADEON_SCRATCH_REG3 0x15ec
  408. #define RADEON_SCRATCH_REG4 0x15f0
  409. #define RADEON_SCRATCH_REG5 0x15f4
  410. #define RADEON_SCRATCH_UMSK 0x0770
  411. #define RADEON_SCRATCH_ADDR 0x0774
  412. #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
  413. #define GET_SCRATCH( x ) (dev_priv->writeback_works \
  414. ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
  415. : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
  416. #define RADEON_GEN_INT_CNTL 0x0040
  417. # define RADEON_CRTC_VBLANK_MASK (1 << 0)
  418. # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
  419. # define RADEON_SW_INT_ENABLE (1 << 25)
  420. #define RADEON_GEN_INT_STATUS 0x0044
  421. # define RADEON_CRTC_VBLANK_STAT (1 << 0)
  422. # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
  423. # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
  424. # define RADEON_SW_INT_TEST (1 << 25)
  425. # define RADEON_SW_INT_TEST_ACK (1 << 25)
  426. # define RADEON_SW_INT_FIRE (1 << 26)
  427. #define RADEON_HOST_PATH_CNTL 0x0130
  428. # define RADEON_HDP_SOFT_RESET (1 << 26)
  429. # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
  430. # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
  431. #define RADEON_ISYNC_CNTL 0x1724
  432. # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
  433. # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
  434. # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
  435. # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
  436. # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
  437. # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
  438. #define RADEON_RBBM_GUICNTL 0x172c
  439. # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
  440. # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
  441. # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
  442. # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
  443. #define RADEON_MC_AGP_LOCATION 0x014c
  444. #define RADEON_MC_FB_LOCATION 0x0148
  445. #define RADEON_MCLK_CNTL 0x0012
  446. # define RADEON_FORCEON_MCLKA (1 << 16)
  447. # define RADEON_FORCEON_MCLKB (1 << 17)
  448. # define RADEON_FORCEON_YCLKA (1 << 18)
  449. # define RADEON_FORCEON_YCLKB (1 << 19)
  450. # define RADEON_FORCEON_MC (1 << 20)
  451. # define RADEON_FORCEON_AIC (1 << 21)
  452. #define RADEON_PP_BORDER_COLOR_0 0x1d40
  453. #define RADEON_PP_BORDER_COLOR_1 0x1d44
  454. #define RADEON_PP_BORDER_COLOR_2 0x1d48
  455. #define RADEON_PP_CNTL 0x1c38
  456. # define RADEON_SCISSOR_ENABLE (1 << 1)
  457. #define RADEON_PP_LUM_MATRIX 0x1d00
  458. #define RADEON_PP_MISC 0x1c14
  459. #define RADEON_PP_ROT_MATRIX_0 0x1d58
  460. #define RADEON_PP_TXFILTER_0 0x1c54
  461. #define RADEON_PP_TXOFFSET_0 0x1c5c
  462. #define RADEON_PP_TXFILTER_1 0x1c6c
  463. #define RADEON_PP_TXFILTER_2 0x1c84
  464. #define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
  465. # define RADEON_RB2D_DC_FLUSH (3 << 0)
  466. # define RADEON_RB2D_DC_FREE (3 << 2)
  467. # define RADEON_RB2D_DC_FLUSH_ALL 0xf
  468. # define RADEON_RB2D_DC_BUSY (1 << 31)
  469. #define RADEON_RB3D_CNTL 0x1c3c
  470. # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
  471. # define RADEON_PLANE_MASK_ENABLE (1 << 1)
  472. # define RADEON_DITHER_ENABLE (1 << 2)
  473. # define RADEON_ROUND_ENABLE (1 << 3)
  474. # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
  475. # define RADEON_DITHER_INIT (1 << 5)
  476. # define RADEON_ROP_ENABLE (1 << 6)
  477. # define RADEON_STENCIL_ENABLE (1 << 7)
  478. # define RADEON_Z_ENABLE (1 << 8)
  479. # define RADEON_ZBLOCK16 (1 << 15)
  480. #define RADEON_RB3D_DEPTHOFFSET 0x1c24
  481. #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
  482. #define RADEON_RB3D_DEPTHPITCH 0x1c28
  483. #define RADEON_RB3D_PLANEMASK 0x1d84
  484. #define RADEON_RB3D_STENCILREFMASK 0x1d7c
  485. #define RADEON_RB3D_ZCACHE_MODE 0x3250
  486. #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
  487. # define RADEON_RB3D_ZC_FLUSH (1 << 0)
  488. # define RADEON_RB3D_ZC_FREE (1 << 2)
  489. # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
  490. # define RADEON_RB3D_ZC_BUSY (1 << 31)
  491. #define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
  492. # define RADEON_RB3D_DC_FLUSH (3 << 0)
  493. # define RADEON_RB3D_DC_FREE (3 << 2)
  494. # define RADEON_RB3D_DC_FLUSH_ALL 0xf
  495. # define RADEON_RB3D_DC_BUSY (1 << 31)
  496. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  497. # define RADEON_Z_TEST_MASK (7 << 4)
  498. # define RADEON_Z_TEST_ALWAYS (7 << 4)
  499. # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
  500. # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
  501. # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
  502. # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
  503. # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
  504. # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
  505. # define RADEON_FORCE_Z_DIRTY (1 << 29)
  506. # define RADEON_Z_WRITE_ENABLE (1 << 30)
  507. # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
  508. #define RADEON_RBBM_SOFT_RESET 0x00f0
  509. # define RADEON_SOFT_RESET_CP (1 << 0)
  510. # define RADEON_SOFT_RESET_HI (1 << 1)
  511. # define RADEON_SOFT_RESET_SE (1 << 2)
  512. # define RADEON_SOFT_RESET_RE (1 << 3)
  513. # define RADEON_SOFT_RESET_PP (1 << 4)
  514. # define RADEON_SOFT_RESET_E2 (1 << 5)
  515. # define RADEON_SOFT_RESET_RB (1 << 6)
  516. # define RADEON_SOFT_RESET_HDP (1 << 7)
  517. #define RADEON_RBBM_STATUS 0x0e40
  518. # define RADEON_RBBM_FIFOCNT_MASK 0x007f
  519. # define RADEON_RBBM_ACTIVE (1 << 31)
  520. #define RADEON_RE_LINE_PATTERN 0x1cd0
  521. #define RADEON_RE_MISC 0x26c4
  522. #define RADEON_RE_TOP_LEFT 0x26c0
  523. #define RADEON_RE_WIDTH_HEIGHT 0x1c44
  524. #define RADEON_RE_STIPPLE_ADDR 0x1cc8
  525. #define RADEON_RE_STIPPLE_DATA 0x1ccc
  526. #define RADEON_SCISSOR_TL_0 0x1cd8
  527. #define RADEON_SCISSOR_BR_0 0x1cdc
  528. #define RADEON_SCISSOR_TL_1 0x1ce0
  529. #define RADEON_SCISSOR_BR_1 0x1ce4
  530. #define RADEON_SCISSOR_TL_2 0x1ce8
  531. #define RADEON_SCISSOR_BR_2 0x1cec
  532. #define RADEON_SE_COORD_FMT 0x1c50
  533. #define RADEON_SE_CNTL 0x1c4c
  534. # define RADEON_FFACE_CULL_CW (0 << 0)
  535. # define RADEON_BFACE_SOLID (3 << 1)
  536. # define RADEON_FFACE_SOLID (3 << 3)
  537. # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
  538. # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
  539. # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
  540. # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
  541. # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
  542. # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
  543. # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
  544. # define RADEON_FOG_SHADE_FLAT (1 << 14)
  545. # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
  546. # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
  547. # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
  548. # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
  549. # define RADEON_ROUND_MODE_TRUNC (0 << 28)
  550. # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
  551. #define RADEON_SE_CNTL_STATUS 0x2140
  552. #define RADEON_SE_LINE_WIDTH 0x1db8
  553. #define RADEON_SE_VPORT_XSCALE 0x1d98
  554. #define RADEON_SE_ZBIAS_FACTOR 0x1db0
  555. #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
  556. #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
  557. #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
  558. # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
  559. # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
  560. #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
  561. #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
  562. # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
  563. #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
  564. #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
  565. #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
  566. #define RADEON_SURFACE_CNTL 0x0b00
  567. # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
  568. # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
  569. # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
  570. # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
  571. # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
  572. # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
  573. # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
  574. # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
  575. # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
  576. #define RADEON_SURFACE0_INFO 0x0b0c
  577. # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
  578. # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
  579. # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
  580. # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
  581. # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
  582. # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
  583. #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
  584. #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
  585. # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
  586. #define RADEON_SURFACE1_INFO 0x0b1c
  587. #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
  588. #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
  589. #define RADEON_SURFACE2_INFO 0x0b2c
  590. #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
  591. #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
  592. #define RADEON_SURFACE3_INFO 0x0b3c
  593. #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
  594. #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
  595. #define RADEON_SURFACE4_INFO 0x0b4c
  596. #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
  597. #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
  598. #define RADEON_SURFACE5_INFO 0x0b5c
  599. #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
  600. #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
  601. #define RADEON_SURFACE6_INFO 0x0b6c
  602. #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
  603. #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
  604. #define RADEON_SURFACE7_INFO 0x0b7c
  605. #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
  606. #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
  607. #define RADEON_SW_SEMAPHORE 0x013c
  608. #define RADEON_WAIT_UNTIL 0x1720
  609. # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
  610. # define RADEON_WAIT_2D_IDLE (1 << 14)
  611. # define RADEON_WAIT_3D_IDLE (1 << 15)
  612. # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
  613. # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
  614. # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
  615. #define RADEON_RB3D_ZMASKOFFSET 0x3234
  616. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  617. # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
  618. # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
  619. /* CP registers */
  620. #define RADEON_CP_ME_RAM_ADDR 0x07d4
  621. #define RADEON_CP_ME_RAM_RADDR 0x07d8
  622. #define RADEON_CP_ME_RAM_DATAH 0x07dc
  623. #define RADEON_CP_ME_RAM_DATAL 0x07e0
  624. #define RADEON_CP_RB_BASE 0x0700
  625. #define RADEON_CP_RB_CNTL 0x0704
  626. # define RADEON_BUF_SWAP_32BIT (2 << 16)
  627. # define RADEON_RB_NO_UPDATE (1 << 27)
  628. #define RADEON_CP_RB_RPTR_ADDR 0x070c
  629. #define RADEON_CP_RB_RPTR 0x0710
  630. #define RADEON_CP_RB_WPTR 0x0714
  631. #define RADEON_CP_RB_WPTR_DELAY 0x0718
  632. # define RADEON_PRE_WRITE_TIMER_SHIFT 0
  633. # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
  634. #define RADEON_CP_IB_BASE 0x0738
  635. #define RADEON_CP_CSQ_CNTL 0x0740
  636. # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
  637. # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
  638. # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
  639. # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
  640. # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
  641. # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
  642. # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
  643. #define RADEON_AIC_CNTL 0x01d0
  644. # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
  645. #define RADEON_AIC_STAT 0x01d4
  646. #define RADEON_AIC_PT_BASE 0x01d8
  647. #define RADEON_AIC_LO_ADDR 0x01dc
  648. #define RADEON_AIC_HI_ADDR 0x01e0
  649. #define RADEON_AIC_TLB_ADDR 0x01e4
  650. #define RADEON_AIC_TLB_DATA 0x01e8
  651. /* CP command packets */
  652. #define RADEON_CP_PACKET0 0x00000000
  653. # define RADEON_ONE_REG_WR (1 << 15)
  654. #define RADEON_CP_PACKET1 0x40000000
  655. #define RADEON_CP_PACKET2 0x80000000
  656. #define RADEON_CP_PACKET3 0xC0000000
  657. # define RADEON_CP_NOP 0x00001000
  658. # define RADEON_CP_NEXT_CHAR 0x00001900
  659. # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
  660. # define RADEON_CP_SET_SCISSORS 0x00001E00
  661. /* GEN_INDX_PRIM is unsupported starting with R300 */
  662. # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
  663. # define RADEON_WAIT_FOR_IDLE 0x00002600
  664. # define RADEON_3D_DRAW_VBUF 0x00002800
  665. # define RADEON_3D_DRAW_IMMD 0x00002900
  666. # define RADEON_3D_DRAW_INDX 0x00002A00
  667. # define RADEON_CP_LOAD_PALETTE 0x00002C00
  668. # define RADEON_3D_LOAD_VBPNTR 0x00002F00
  669. # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
  670. # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
  671. # define RADEON_3D_CLEAR_ZMASK 0x00003200
  672. # define RADEON_CP_INDX_BUFFER 0x00003300
  673. # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
  674. # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
  675. # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
  676. # define RADEON_3D_CLEAR_HIZ 0x00003700
  677. # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
  678. # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
  679. # define RADEON_CNTL_PAINT_MULTI 0x00009A00
  680. # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
  681. # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
  682. #define RADEON_CP_PACKET_MASK 0xC0000000
  683. #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
  684. #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
  685. #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
  686. #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
  687. #define RADEON_VTX_Z_PRESENT (1 << 31)
  688. #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
  689. #define RADEON_PRIM_TYPE_NONE (0 << 0)
  690. #define RADEON_PRIM_TYPE_POINT (1 << 0)
  691. #define RADEON_PRIM_TYPE_LINE (2 << 0)
  692. #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
  693. #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
  694. #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
  695. #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
  696. #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
  697. #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
  698. #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
  699. #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
  700. #define RADEON_PRIM_TYPE_MASK 0xf
  701. #define RADEON_PRIM_WALK_IND (1 << 4)
  702. #define RADEON_PRIM_WALK_LIST (2 << 4)
  703. #define RADEON_PRIM_WALK_RING (3 << 4)
  704. #define RADEON_COLOR_ORDER_BGRA (0 << 6)
  705. #define RADEON_COLOR_ORDER_RGBA (1 << 6)
  706. #define RADEON_MAOS_ENABLE (1 << 7)
  707. #define RADEON_VTX_FMT_R128_MODE (0 << 8)
  708. #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
  709. #define RADEON_NUM_VERTICES_SHIFT 16
  710. #define RADEON_COLOR_FORMAT_CI8 2
  711. #define RADEON_COLOR_FORMAT_ARGB1555 3
  712. #define RADEON_COLOR_FORMAT_RGB565 4
  713. #define RADEON_COLOR_FORMAT_ARGB8888 6
  714. #define RADEON_COLOR_FORMAT_RGB332 7
  715. #define RADEON_COLOR_FORMAT_RGB8 9
  716. #define RADEON_COLOR_FORMAT_ARGB4444 15
  717. #define RADEON_TXFORMAT_I8 0
  718. #define RADEON_TXFORMAT_AI88 1
  719. #define RADEON_TXFORMAT_RGB332 2
  720. #define RADEON_TXFORMAT_ARGB1555 3
  721. #define RADEON_TXFORMAT_RGB565 4
  722. #define RADEON_TXFORMAT_ARGB4444 5
  723. #define RADEON_TXFORMAT_ARGB8888 6
  724. #define RADEON_TXFORMAT_RGBA8888 7
  725. #define RADEON_TXFORMAT_Y8 8
  726. #define RADEON_TXFORMAT_VYUY422 10
  727. #define RADEON_TXFORMAT_YVYU422 11
  728. #define RADEON_TXFORMAT_DXT1 12
  729. #define RADEON_TXFORMAT_DXT23 14
  730. #define RADEON_TXFORMAT_DXT45 15
  731. #define R200_PP_TXCBLEND_0 0x2f00
  732. #define R200_PP_TXCBLEND_1 0x2f10
  733. #define R200_PP_TXCBLEND_2 0x2f20
  734. #define R200_PP_TXCBLEND_3 0x2f30
  735. #define R200_PP_TXCBLEND_4 0x2f40
  736. #define R200_PP_TXCBLEND_5 0x2f50
  737. #define R200_PP_TXCBLEND_6 0x2f60
  738. #define R200_PP_TXCBLEND_7 0x2f70
  739. #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
  740. #define R200_PP_TFACTOR_0 0x2ee0
  741. #define R200_SE_VTX_FMT_0 0x2088
  742. #define R200_SE_VAP_CNTL 0x2080
  743. #define R200_SE_TCL_MATRIX_SEL_0 0x2230
  744. #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
  745. #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
  746. #define R200_PP_TXFILTER_5 0x2ca0
  747. #define R200_PP_TXFILTER_4 0x2c80
  748. #define R200_PP_TXFILTER_3 0x2c60
  749. #define R200_PP_TXFILTER_2 0x2c40
  750. #define R200_PP_TXFILTER_1 0x2c20
  751. #define R200_PP_TXFILTER_0 0x2c00
  752. #define R200_PP_TXOFFSET_5 0x2d78
  753. #define R200_PP_TXOFFSET_4 0x2d60
  754. #define R200_PP_TXOFFSET_3 0x2d48
  755. #define R200_PP_TXOFFSET_2 0x2d30
  756. #define R200_PP_TXOFFSET_1 0x2d18
  757. #define R200_PP_TXOFFSET_0 0x2d00
  758. #define R200_PP_CUBIC_FACES_0 0x2c18
  759. #define R200_PP_CUBIC_FACES_1 0x2c38
  760. #define R200_PP_CUBIC_FACES_2 0x2c58
  761. #define R200_PP_CUBIC_FACES_3 0x2c78
  762. #define R200_PP_CUBIC_FACES_4 0x2c98
  763. #define R200_PP_CUBIC_FACES_5 0x2cb8
  764. #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
  765. #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
  766. #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
  767. #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
  768. #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
  769. #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
  770. #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
  771. #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
  772. #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
  773. #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
  774. #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
  775. #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
  776. #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
  777. #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
  778. #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
  779. #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
  780. #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
  781. #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
  782. #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
  783. #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
  784. #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
  785. #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
  786. #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
  787. #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
  788. #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
  789. #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
  790. #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
  791. #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
  792. #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
  793. #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
  794. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  795. #define R200_SE_VTE_CNTL 0x20b0
  796. #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
  797. #define R200_PP_TAM_DEBUG3 0x2d9c
  798. #define R200_PP_CNTL_X 0x2cc4
  799. #define R200_SE_VAP_CNTL_STATUS 0x2140
  800. #define R200_RE_SCISSOR_TL_0 0x1cd8
  801. #define R200_RE_SCISSOR_TL_1 0x1ce0
  802. #define R200_RE_SCISSOR_TL_2 0x1ce8
  803. #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
  804. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  805. #define R200_SE_VTX_STATE_CNTL 0x2180
  806. #define R200_RE_POINTSIZE 0x2648
  807. #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
  808. #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
  809. #define RADEON_PP_TEX_SIZE_1 0x1d0c
  810. #define RADEON_PP_TEX_SIZE_2 0x1d14
  811. #define RADEON_PP_CUBIC_FACES_0 0x1d24
  812. #define RADEON_PP_CUBIC_FACES_1 0x1d28
  813. #define RADEON_PP_CUBIC_FACES_2 0x1d2c
  814. #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
  815. #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
  816. #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
  817. #define RADEON_SE_TCL_STATE_FLUSH 0x2284
  818. #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
  819. #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
  820. #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
  821. #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
  822. #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
  823. #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
  824. #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
  825. #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
  826. #define R200_3D_DRAW_IMMD_2 0xC0003500
  827. #define R200_SE_VTX_FMT_1 0x208c
  828. #define R200_RE_CNTL 0x1c50
  829. #define R200_RB3D_BLENDCOLOR 0x3218
  830. #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
  831. #define R200_PP_TRI_PERF 0x2cf8
  832. #define R200_PP_AFS_0 0x2f80
  833. #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
  834. #define R200_VAP_PVS_CNTL_1 0x22D0
  835. /* Constants */
  836. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  837. #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
  838. #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
  839. #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
  840. #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
  841. #define RADEON_LAST_DISPATCH 1
  842. #define RADEON_MAX_VB_AGE 0x7fffffff
  843. #define RADEON_MAX_VB_VERTS (0xffff)
  844. #define RADEON_RING_HIGH_MARK 128
  845. #define RADEON_PCIGART_TABLE_SIZE (32*1024)
  846. #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
  847. #define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
  848. #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
  849. #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
  850. #define RADEON_WRITE_PLL( addr, val ) \
  851. do { \
  852. RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
  853. ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
  854. RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
  855. } while (0)
  856. #define RADEON_WRITE_PCIE( addr, val ) \
  857. do { \
  858. RADEON_WRITE8( RADEON_PCIE_INDEX, \
  859. ((addr) & 0xff)); \
  860. RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
  861. } while (0)
  862. #define CP_PACKET0( reg, n ) \
  863. (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
  864. #define CP_PACKET0_TABLE( reg, n ) \
  865. (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
  866. #define CP_PACKET1( reg0, reg1 ) \
  867. (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
  868. #define CP_PACKET2() \
  869. (RADEON_CP_PACKET2)
  870. #define CP_PACKET3( pkt, n ) \
  871. (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
  872. /* ================================================================
  873. * Engine control helper macros
  874. */
  875. #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
  876. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  877. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  878. RADEON_WAIT_HOST_IDLECLEAN) ); \
  879. } while (0)
  880. #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
  881. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  882. OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
  883. RADEON_WAIT_HOST_IDLECLEAN) ); \
  884. } while (0)
  885. #define RADEON_WAIT_UNTIL_IDLE() do { \
  886. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  887. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  888. RADEON_WAIT_3D_IDLECLEAN | \
  889. RADEON_WAIT_HOST_IDLECLEAN) ); \
  890. } while (0)
  891. #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
  892. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  893. OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
  894. } while (0)
  895. #define RADEON_FLUSH_CACHE() do { \
  896. OUT_RING( CP_PACKET0( RADEON_RB3D_DSTCACHE_CTLSTAT, 0 ) ); \
  897. OUT_RING( RADEON_RB3D_DC_FLUSH ); \
  898. } while (0)
  899. #define RADEON_PURGE_CACHE() do { \
  900. OUT_RING( CP_PACKET0( RADEON_RB3D_DSTCACHE_CTLSTAT, 0 ) ); \
  901. OUT_RING( RADEON_RB3D_DC_FLUSH_ALL ); \
  902. } while (0)
  903. #define RADEON_FLUSH_ZCACHE() do { \
  904. OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
  905. OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
  906. } while (0)
  907. #define RADEON_PURGE_ZCACHE() do { \
  908. OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
  909. OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
  910. } while (0)
  911. /* ================================================================
  912. * Misc helper macros
  913. */
  914. /* Perfbox functionality only.
  915. */
  916. #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
  917. do { \
  918. if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
  919. u32 head = GET_RING_HEAD( dev_priv ); \
  920. if (head == dev_priv->ring.tail) \
  921. dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
  922. } \
  923. } while (0)
  924. #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
  925. do { \
  926. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
  927. if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
  928. int __ret = radeon_do_cp_idle( dev_priv ); \
  929. if ( __ret ) return __ret; \
  930. sarea_priv->last_dispatch = 0; \
  931. radeon_freelist_reset( dev ); \
  932. } \
  933. } while (0)
  934. #define RADEON_DISPATCH_AGE( age ) do { \
  935. OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
  936. OUT_RING( age ); \
  937. } while (0)
  938. #define RADEON_FRAME_AGE( age ) do { \
  939. OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
  940. OUT_RING( age ); \
  941. } while (0)
  942. #define RADEON_CLEAR_AGE( age ) do { \
  943. OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
  944. OUT_RING( age ); \
  945. } while (0)
  946. /* ================================================================
  947. * Ring control
  948. */
  949. #define RADEON_VERBOSE 0
  950. #define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
  951. #define BEGIN_RING( n ) do { \
  952. if ( RADEON_VERBOSE ) { \
  953. DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
  954. n, __FUNCTION__ ); \
  955. } \
  956. if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
  957. COMMIT_RING(); \
  958. radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
  959. } \
  960. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  961. ring = dev_priv->ring.start; \
  962. write = dev_priv->ring.tail; \
  963. mask = dev_priv->ring.tail_mask; \
  964. } while (0)
  965. #define ADVANCE_RING() do { \
  966. if ( RADEON_VERBOSE ) { \
  967. DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  968. write, dev_priv->ring.tail ); \
  969. } \
  970. if (((dev_priv->ring.tail + _nr) & mask) != write) { \
  971. DRM_ERROR( \
  972. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  973. ((dev_priv->ring.tail + _nr) & mask), \
  974. write, __LINE__); \
  975. } else \
  976. dev_priv->ring.tail = write; \
  977. } while (0)
  978. #define COMMIT_RING() do { \
  979. /* Flush writes to ring */ \
  980. DRM_MEMORYBARRIER(); \
  981. GET_RING_HEAD( dev_priv ); \
  982. RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
  983. /* read from PCI bus to ensure correct posting */ \
  984. RADEON_READ( RADEON_CP_RB_RPTR ); \
  985. } while (0)
  986. #define OUT_RING( x ) do { \
  987. if ( RADEON_VERBOSE ) { \
  988. DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
  989. (unsigned int)(x), write ); \
  990. } \
  991. ring[write++] = (x); \
  992. write &= mask; \
  993. } while (0)
  994. #define OUT_RING_REG( reg, val ) do { \
  995. OUT_RING( CP_PACKET0( reg, 0 ) ); \
  996. OUT_RING( val ); \
  997. } while (0)
  998. #define OUT_RING_TABLE( tab, sz ) do { \
  999. int _size = (sz); \
  1000. int *_tab = (int *)(tab); \
  1001. \
  1002. if (write + _size > mask) { \
  1003. int _i = (mask+1) - write; \
  1004. _size -= _i; \
  1005. while (_i > 0 ) { \
  1006. *(int *)(ring + write) = *_tab++; \
  1007. write++; \
  1008. _i--; \
  1009. } \
  1010. write = 0; \
  1011. _tab += _i; \
  1012. } \
  1013. while (_size > 0) { \
  1014. *(ring + write) = *_tab++; \
  1015. write++; \
  1016. _size--; \
  1017. } \
  1018. write &= mask; \
  1019. } while (0)
  1020. #endif /* __RADEON_DRV_H__ */