i915_dma.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #define IS_I965G(dev) (dev->pci_device == 0x2972 || \
  33. dev->pci_device == 0x2982 || \
  34. dev->pci_device == 0x2992 || \
  35. dev->pci_device == 0x29A2)
  36. /* Really want an OS-independent resettable timer. Would like to have
  37. * this loop run for (eg) 3 sec, but have the timer reset every time
  38. * the head pointer changes, so that EBUSY only happens if the ring
  39. * actually stalls for (eg) 3 seconds.
  40. */
  41. int i915_wait_ring(drm_device_t * dev, int n, const char *caller)
  42. {
  43. drm_i915_private_t *dev_priv = dev->dev_private;
  44. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  45. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  46. int i;
  47. for (i = 0; i < 10000; i++) {
  48. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  49. ring->space = ring->head - (ring->tail + 8);
  50. if (ring->space < 0)
  51. ring->space += ring->Size;
  52. if (ring->space >= n)
  53. return 0;
  54. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  55. if (ring->head != last_head)
  56. i = 0;
  57. last_head = ring->head;
  58. }
  59. return DRM_ERR(EBUSY);
  60. }
  61. void i915_kernel_lost_context(drm_device_t * dev)
  62. {
  63. drm_i915_private_t *dev_priv = dev->dev_private;
  64. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  65. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  66. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  67. ring->space = ring->head - (ring->tail + 8);
  68. if (ring->space < 0)
  69. ring->space += ring->Size;
  70. if (ring->head == ring->tail)
  71. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  72. }
  73. static int i915_dma_cleanup(drm_device_t * dev)
  74. {
  75. /* Make sure interrupts are disabled here because the uninstall ioctl
  76. * may not have been called from userspace and after dev_private
  77. * is freed, it's too late.
  78. */
  79. if (dev->irq)
  80. drm_irq_uninstall(dev);
  81. if (dev->dev_private) {
  82. drm_i915_private_t *dev_priv =
  83. (drm_i915_private_t *) dev->dev_private;
  84. if (dev_priv->ring.virtual_start) {
  85. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  86. }
  87. if (dev_priv->status_page_dmah) {
  88. drm_pci_free(dev, dev_priv->status_page_dmah);
  89. /* Need to rewrite hardware status page */
  90. I915_WRITE(0x02080, 0x1ffff000);
  91. }
  92. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  93. DRM_MEM_DRIVER);
  94. dev->dev_private = NULL;
  95. }
  96. return 0;
  97. }
  98. static int i915_initialize(drm_device_t * dev,
  99. drm_i915_private_t * dev_priv,
  100. drm_i915_init_t * init)
  101. {
  102. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  103. DRM_GETSAREA();
  104. if (!dev_priv->sarea) {
  105. DRM_ERROR("can not find sarea!\n");
  106. dev->dev_private = (void *)dev_priv;
  107. i915_dma_cleanup(dev);
  108. return DRM_ERR(EINVAL);
  109. }
  110. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  111. if (!dev_priv->mmio_map) {
  112. dev->dev_private = (void *)dev_priv;
  113. i915_dma_cleanup(dev);
  114. DRM_ERROR("can not find mmio map!\n");
  115. return DRM_ERR(EINVAL);
  116. }
  117. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  118. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  119. dev_priv->ring.Start = init->ring_start;
  120. dev_priv->ring.End = init->ring_end;
  121. dev_priv->ring.Size = init->ring_size;
  122. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  123. dev_priv->ring.map.offset = init->ring_start;
  124. dev_priv->ring.map.size = init->ring_size;
  125. dev_priv->ring.map.type = 0;
  126. dev_priv->ring.map.flags = 0;
  127. dev_priv->ring.map.mtrr = 0;
  128. drm_core_ioremap(&dev_priv->ring.map, dev);
  129. if (dev_priv->ring.map.handle == NULL) {
  130. dev->dev_private = (void *)dev_priv;
  131. i915_dma_cleanup(dev);
  132. DRM_ERROR("can not ioremap virtual address for"
  133. " ring buffer\n");
  134. return DRM_ERR(ENOMEM);
  135. }
  136. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  137. dev_priv->cpp = init->cpp;
  138. dev_priv->back_offset = init->back_offset;
  139. dev_priv->front_offset = init->front_offset;
  140. dev_priv->current_page = 0;
  141. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  142. /* We are using separate values as placeholders for mechanisms for
  143. * private backbuffer/depthbuffer usage.
  144. */
  145. dev_priv->use_mi_batchbuffer_start = 0;
  146. /* Allow hardware batchbuffers unless told otherwise.
  147. */
  148. dev_priv->allow_batchbuffer = 1;
  149. /* Program Hardware Status Page */
  150. dev_priv->status_page_dmah = drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE,
  151. 0xffffffff);
  152. if (!dev_priv->status_page_dmah) {
  153. dev->dev_private = (void *)dev_priv;
  154. i915_dma_cleanup(dev);
  155. DRM_ERROR("Can not allocate hardware status page\n");
  156. return DRM_ERR(ENOMEM);
  157. }
  158. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  159. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  160. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  161. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  162. I915_WRITE(0x02080, dev_priv->dma_status_page);
  163. DRM_DEBUG("Enabled hardware status page\n");
  164. dev->dev_private = (void *)dev_priv;
  165. return 0;
  166. }
  167. static int i915_dma_resume(drm_device_t * dev)
  168. {
  169. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  170. DRM_DEBUG("%s\n", __FUNCTION__);
  171. if (!dev_priv->sarea) {
  172. DRM_ERROR("can not find sarea!\n");
  173. return DRM_ERR(EINVAL);
  174. }
  175. if (!dev_priv->mmio_map) {
  176. DRM_ERROR("can not find mmio map!\n");
  177. return DRM_ERR(EINVAL);
  178. }
  179. if (dev_priv->ring.map.handle == NULL) {
  180. DRM_ERROR("can not ioremap virtual address for"
  181. " ring buffer\n");
  182. return DRM_ERR(ENOMEM);
  183. }
  184. /* Program Hardware Status Page */
  185. if (!dev_priv->hw_status_page) {
  186. DRM_ERROR("Can not find hardware status page\n");
  187. return DRM_ERR(EINVAL);
  188. }
  189. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  190. I915_WRITE(0x02080, dev_priv->dma_status_page);
  191. DRM_DEBUG("Enabled hardware status page\n");
  192. return 0;
  193. }
  194. static int i915_dma_init(DRM_IOCTL_ARGS)
  195. {
  196. DRM_DEVICE;
  197. drm_i915_private_t *dev_priv;
  198. drm_i915_init_t init;
  199. int retcode = 0;
  200. DRM_COPY_FROM_USER_IOCTL(init, (drm_i915_init_t __user *) data,
  201. sizeof(init));
  202. switch (init.func) {
  203. case I915_INIT_DMA:
  204. dev_priv = drm_alloc(sizeof(drm_i915_private_t),
  205. DRM_MEM_DRIVER);
  206. if (dev_priv == NULL)
  207. return DRM_ERR(ENOMEM);
  208. retcode = i915_initialize(dev, dev_priv, &init);
  209. break;
  210. case I915_CLEANUP_DMA:
  211. retcode = i915_dma_cleanup(dev);
  212. break;
  213. case I915_RESUME_DMA:
  214. retcode = i915_dma_resume(dev);
  215. break;
  216. default:
  217. retcode = DRM_ERR(EINVAL);
  218. break;
  219. }
  220. return retcode;
  221. }
  222. /* Implement basically the same security restrictions as hardware does
  223. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  224. *
  225. * Most of the calculations below involve calculating the size of a
  226. * particular instruction. It's important to get the size right as
  227. * that tells us where the next instruction to check is. Any illegal
  228. * instruction detected will be given a size of zero, which is a
  229. * signal to abort the rest of the buffer.
  230. */
  231. static int do_validate_cmd(int cmd)
  232. {
  233. switch (((cmd >> 29) & 0x7)) {
  234. case 0x0:
  235. switch ((cmd >> 23) & 0x3f) {
  236. case 0x0:
  237. return 1; /* MI_NOOP */
  238. case 0x4:
  239. return 1; /* MI_FLUSH */
  240. default:
  241. return 0; /* disallow everything else */
  242. }
  243. break;
  244. case 0x1:
  245. return 0; /* reserved */
  246. case 0x2:
  247. return (cmd & 0xff) + 2; /* 2d commands */
  248. case 0x3:
  249. if (((cmd >> 24) & 0x1f) <= 0x18)
  250. return 1;
  251. switch ((cmd >> 24) & 0x1f) {
  252. case 0x1c:
  253. return 1;
  254. case 0x1d:
  255. switch ((cmd >> 16) & 0xff) {
  256. case 0x3:
  257. return (cmd & 0x1f) + 2;
  258. case 0x4:
  259. return (cmd & 0xf) + 2;
  260. default:
  261. return (cmd & 0xffff) + 2;
  262. }
  263. case 0x1e:
  264. if (cmd & (1 << 23))
  265. return (cmd & 0xffff) + 1;
  266. else
  267. return 1;
  268. case 0x1f:
  269. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  270. return (cmd & 0x1ffff) + 2;
  271. else if (cmd & (1 << 17)) /* indirect random */
  272. if ((cmd & 0xffff) == 0)
  273. return 0; /* unknown length, too hard */
  274. else
  275. return (((cmd & 0xffff) + 1) / 2) + 1;
  276. else
  277. return 2; /* indirect sequential */
  278. default:
  279. return 0;
  280. }
  281. default:
  282. return 0;
  283. }
  284. return 0;
  285. }
  286. static int validate_cmd(int cmd)
  287. {
  288. int ret = do_validate_cmd(cmd);
  289. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  290. return ret;
  291. }
  292. static int i915_emit_cmds(drm_device_t * dev, int __user * buffer, int dwords)
  293. {
  294. drm_i915_private_t *dev_priv = dev->dev_private;
  295. int i;
  296. RING_LOCALS;
  297. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  298. return DRM_ERR(EINVAL);
  299. BEGIN_LP_RING((dwords+1)&~1);
  300. for (i = 0; i < dwords;) {
  301. int cmd, sz;
  302. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  303. return DRM_ERR(EINVAL);
  304. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  305. return DRM_ERR(EINVAL);
  306. OUT_RING(cmd);
  307. while (++i, --sz) {
  308. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  309. sizeof(cmd))) {
  310. return DRM_ERR(EINVAL);
  311. }
  312. OUT_RING(cmd);
  313. }
  314. }
  315. if (dwords & 1)
  316. OUT_RING(0);
  317. ADVANCE_LP_RING();
  318. return 0;
  319. }
  320. static int i915_emit_box(drm_device_t * dev,
  321. drm_clip_rect_t __user * boxes,
  322. int i, int DR1, int DR4)
  323. {
  324. drm_i915_private_t *dev_priv = dev->dev_private;
  325. drm_clip_rect_t box;
  326. RING_LOCALS;
  327. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  328. return DRM_ERR(EFAULT);
  329. }
  330. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  331. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  332. box.x1, box.y1, box.x2, box.y2);
  333. return DRM_ERR(EINVAL);
  334. }
  335. if (IS_I965G(dev)) {
  336. BEGIN_LP_RING(4);
  337. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  338. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  339. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  340. OUT_RING(DR4);
  341. ADVANCE_LP_RING();
  342. } else {
  343. BEGIN_LP_RING(6);
  344. OUT_RING(GFX_OP_DRAWRECT_INFO);
  345. OUT_RING(DR1);
  346. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  347. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  348. OUT_RING(DR4);
  349. OUT_RING(0);
  350. ADVANCE_LP_RING();
  351. }
  352. return 0;
  353. }
  354. /* XXX: Emitting the counter should really be moved to part of the IRQ
  355. * emit. For now, do it in both places:
  356. */
  357. static void i915_emit_breadcrumb(drm_device_t *dev)
  358. {
  359. drm_i915_private_t *dev_priv = dev->dev_private;
  360. RING_LOCALS;
  361. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  362. if (dev_priv->counter > 0x7FFFFFFFUL)
  363. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  364. BEGIN_LP_RING(4);
  365. OUT_RING(CMD_STORE_DWORD_IDX);
  366. OUT_RING(20);
  367. OUT_RING(dev_priv->counter);
  368. OUT_RING(0);
  369. ADVANCE_LP_RING();
  370. }
  371. static int i915_dispatch_cmdbuffer(drm_device_t * dev,
  372. drm_i915_cmdbuffer_t * cmd)
  373. {
  374. int nbox = cmd->num_cliprects;
  375. int i = 0, count, ret;
  376. if (cmd->sz & 0x3) {
  377. DRM_ERROR("alignment");
  378. return DRM_ERR(EINVAL);
  379. }
  380. i915_kernel_lost_context(dev);
  381. count = nbox ? nbox : 1;
  382. for (i = 0; i < count; i++) {
  383. if (i < nbox) {
  384. ret = i915_emit_box(dev, cmd->cliprects, i,
  385. cmd->DR1, cmd->DR4);
  386. if (ret)
  387. return ret;
  388. }
  389. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  390. if (ret)
  391. return ret;
  392. }
  393. i915_emit_breadcrumb(dev);
  394. return 0;
  395. }
  396. static int i915_dispatch_batchbuffer(drm_device_t * dev,
  397. drm_i915_batchbuffer_t * batch)
  398. {
  399. drm_i915_private_t *dev_priv = dev->dev_private;
  400. drm_clip_rect_t __user *boxes = batch->cliprects;
  401. int nbox = batch->num_cliprects;
  402. int i = 0, count;
  403. RING_LOCALS;
  404. if ((batch->start | batch->used) & 0x7) {
  405. DRM_ERROR("alignment");
  406. return DRM_ERR(EINVAL);
  407. }
  408. i915_kernel_lost_context(dev);
  409. count = nbox ? nbox : 1;
  410. for (i = 0; i < count; i++) {
  411. if (i < nbox) {
  412. int ret = i915_emit_box(dev, boxes, i,
  413. batch->DR1, batch->DR4);
  414. if (ret)
  415. return ret;
  416. }
  417. if (dev_priv->use_mi_batchbuffer_start) {
  418. BEGIN_LP_RING(2);
  419. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  420. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  421. ADVANCE_LP_RING();
  422. } else {
  423. BEGIN_LP_RING(4);
  424. OUT_RING(MI_BATCH_BUFFER);
  425. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  426. OUT_RING(batch->start + batch->used - 4);
  427. OUT_RING(0);
  428. ADVANCE_LP_RING();
  429. }
  430. }
  431. i915_emit_breadcrumb(dev);
  432. return 0;
  433. }
  434. static int i915_dispatch_flip(drm_device_t * dev)
  435. {
  436. drm_i915_private_t *dev_priv = dev->dev_private;
  437. RING_LOCALS;
  438. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  439. __FUNCTION__,
  440. dev_priv->current_page,
  441. dev_priv->sarea_priv->pf_current_page);
  442. i915_kernel_lost_context(dev);
  443. BEGIN_LP_RING(2);
  444. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  445. OUT_RING(0);
  446. ADVANCE_LP_RING();
  447. BEGIN_LP_RING(6);
  448. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  449. OUT_RING(0);
  450. if (dev_priv->current_page == 0) {
  451. OUT_RING(dev_priv->back_offset);
  452. dev_priv->current_page = 1;
  453. } else {
  454. OUT_RING(dev_priv->front_offset);
  455. dev_priv->current_page = 0;
  456. }
  457. OUT_RING(0);
  458. ADVANCE_LP_RING();
  459. BEGIN_LP_RING(2);
  460. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  461. OUT_RING(0);
  462. ADVANCE_LP_RING();
  463. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  464. BEGIN_LP_RING(4);
  465. OUT_RING(CMD_STORE_DWORD_IDX);
  466. OUT_RING(20);
  467. OUT_RING(dev_priv->counter);
  468. OUT_RING(0);
  469. ADVANCE_LP_RING();
  470. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  471. return 0;
  472. }
  473. static int i915_quiescent(drm_device_t * dev)
  474. {
  475. drm_i915_private_t *dev_priv = dev->dev_private;
  476. i915_kernel_lost_context(dev);
  477. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  478. }
  479. static int i915_flush_ioctl(DRM_IOCTL_ARGS)
  480. {
  481. DRM_DEVICE;
  482. LOCK_TEST_WITH_RETURN(dev, filp);
  483. return i915_quiescent(dev);
  484. }
  485. static int i915_batchbuffer(DRM_IOCTL_ARGS)
  486. {
  487. DRM_DEVICE;
  488. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  489. u32 *hw_status = dev_priv->hw_status_page;
  490. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  491. dev_priv->sarea_priv;
  492. drm_i915_batchbuffer_t batch;
  493. int ret;
  494. if (!dev_priv->allow_batchbuffer) {
  495. DRM_ERROR("Batchbuffer ioctl disabled\n");
  496. return DRM_ERR(EINVAL);
  497. }
  498. DRM_COPY_FROM_USER_IOCTL(batch, (drm_i915_batchbuffer_t __user *) data,
  499. sizeof(batch));
  500. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  501. batch.start, batch.used, batch.num_cliprects);
  502. LOCK_TEST_WITH_RETURN(dev, filp);
  503. if (batch.num_cliprects && DRM_VERIFYAREA_READ(batch.cliprects,
  504. batch.num_cliprects *
  505. sizeof(drm_clip_rect_t)))
  506. return DRM_ERR(EFAULT);
  507. ret = i915_dispatch_batchbuffer(dev, &batch);
  508. sarea_priv->last_dispatch = (int)hw_status[5];
  509. return ret;
  510. }
  511. static int i915_cmdbuffer(DRM_IOCTL_ARGS)
  512. {
  513. DRM_DEVICE;
  514. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  515. u32 *hw_status = dev_priv->hw_status_page;
  516. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  517. dev_priv->sarea_priv;
  518. drm_i915_cmdbuffer_t cmdbuf;
  519. int ret;
  520. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_i915_cmdbuffer_t __user *) data,
  521. sizeof(cmdbuf));
  522. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  523. cmdbuf.buf, cmdbuf.sz, cmdbuf.num_cliprects);
  524. LOCK_TEST_WITH_RETURN(dev, filp);
  525. if (cmdbuf.num_cliprects &&
  526. DRM_VERIFYAREA_READ(cmdbuf.cliprects,
  527. cmdbuf.num_cliprects *
  528. sizeof(drm_clip_rect_t))) {
  529. DRM_ERROR("Fault accessing cliprects\n");
  530. return DRM_ERR(EFAULT);
  531. }
  532. ret = i915_dispatch_cmdbuffer(dev, &cmdbuf);
  533. if (ret) {
  534. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  535. return ret;
  536. }
  537. sarea_priv->last_dispatch = (int)hw_status[5];
  538. return 0;
  539. }
  540. static int i915_flip_bufs(DRM_IOCTL_ARGS)
  541. {
  542. DRM_DEVICE;
  543. DRM_DEBUG("%s\n", __FUNCTION__);
  544. LOCK_TEST_WITH_RETURN(dev, filp);
  545. return i915_dispatch_flip(dev);
  546. }
  547. static int i915_getparam(DRM_IOCTL_ARGS)
  548. {
  549. DRM_DEVICE;
  550. drm_i915_private_t *dev_priv = dev->dev_private;
  551. drm_i915_getparam_t param;
  552. int value;
  553. if (!dev_priv) {
  554. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  555. return DRM_ERR(EINVAL);
  556. }
  557. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_getparam_t __user *) data,
  558. sizeof(param));
  559. switch (param.param) {
  560. case I915_PARAM_IRQ_ACTIVE:
  561. value = dev->irq ? 1 : 0;
  562. break;
  563. case I915_PARAM_ALLOW_BATCHBUFFER:
  564. value = dev_priv->allow_batchbuffer ? 1 : 0;
  565. break;
  566. case I915_PARAM_LAST_DISPATCH:
  567. value = READ_BREADCRUMB(dev_priv);
  568. break;
  569. default:
  570. DRM_ERROR("Unknown parameter %d\n", param.param);
  571. return DRM_ERR(EINVAL);
  572. }
  573. if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
  574. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  575. return DRM_ERR(EFAULT);
  576. }
  577. return 0;
  578. }
  579. static int i915_setparam(DRM_IOCTL_ARGS)
  580. {
  581. DRM_DEVICE;
  582. drm_i915_private_t *dev_priv = dev->dev_private;
  583. drm_i915_setparam_t param;
  584. if (!dev_priv) {
  585. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  586. return DRM_ERR(EINVAL);
  587. }
  588. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_setparam_t __user *) data,
  589. sizeof(param));
  590. switch (param.param) {
  591. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  592. dev_priv->use_mi_batchbuffer_start = param.value;
  593. break;
  594. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  595. dev_priv->tex_lru_log_granularity = param.value;
  596. break;
  597. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  598. dev_priv->allow_batchbuffer = param.value;
  599. break;
  600. default:
  601. DRM_ERROR("unknown parameter %d\n", param.param);
  602. return DRM_ERR(EINVAL);
  603. }
  604. return 0;
  605. }
  606. int i915_driver_load(drm_device_t *dev, unsigned long flags)
  607. {
  608. /* i915 has 4 more counters */
  609. dev->counters += 4;
  610. dev->types[6] = _DRM_STAT_IRQ;
  611. dev->types[7] = _DRM_STAT_PRIMARY;
  612. dev->types[8] = _DRM_STAT_SECONDARY;
  613. dev->types[9] = _DRM_STAT_DMA;
  614. return 0;
  615. }
  616. void i915_driver_lastclose(drm_device_t * dev)
  617. {
  618. if (dev->dev_private) {
  619. drm_i915_private_t *dev_priv = dev->dev_private;
  620. i915_mem_takedown(&(dev_priv->agp_heap));
  621. }
  622. i915_dma_cleanup(dev);
  623. }
  624. void i915_driver_preclose(drm_device_t * dev, DRMFILE filp)
  625. {
  626. if (dev->dev_private) {
  627. drm_i915_private_t *dev_priv = dev->dev_private;
  628. i915_mem_release(dev, filp, dev_priv->agp_heap);
  629. }
  630. }
  631. drm_ioctl_desc_t i915_ioctls[] = {
  632. [DRM_IOCTL_NR(DRM_I915_INIT)] = {i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  633. [DRM_IOCTL_NR(DRM_I915_FLUSH)] = {i915_flush_ioctl, DRM_AUTH},
  634. [DRM_IOCTL_NR(DRM_I915_FLIP)] = {i915_flip_bufs, DRM_AUTH},
  635. [DRM_IOCTL_NR(DRM_I915_BATCHBUFFER)] = {i915_batchbuffer, DRM_AUTH},
  636. [DRM_IOCTL_NR(DRM_I915_IRQ_EMIT)] = {i915_irq_emit, DRM_AUTH},
  637. [DRM_IOCTL_NR(DRM_I915_IRQ_WAIT)] = {i915_irq_wait, DRM_AUTH},
  638. [DRM_IOCTL_NR(DRM_I915_GETPARAM)] = {i915_getparam, DRM_AUTH},
  639. [DRM_IOCTL_NR(DRM_I915_SETPARAM)] = {i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  640. [DRM_IOCTL_NR(DRM_I915_ALLOC)] = {i915_mem_alloc, DRM_AUTH},
  641. [DRM_IOCTL_NR(DRM_I915_FREE)] = {i915_mem_free, DRM_AUTH},
  642. [DRM_IOCTL_NR(DRM_I915_INIT_HEAP)] = {i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  643. [DRM_IOCTL_NR(DRM_I915_CMDBUFFER)] = {i915_cmdbuffer, DRM_AUTH},
  644. [DRM_IOCTL_NR(DRM_I915_DESTROY_HEAP)] = { i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  645. [DRM_IOCTL_NR(DRM_I915_SET_VBLANK_PIPE)] = { i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  646. [DRM_IOCTL_NR(DRM_I915_GET_VBLANK_PIPE)] = { i915_vblank_pipe_get, DRM_AUTH },
  647. [DRM_IOCTL_NR(DRM_I915_VBLANK_SWAP)] = {i915_vblank_swap, DRM_AUTH},
  648. };
  649. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  650. /**
  651. * Determine if the device really is AGP or not.
  652. *
  653. * All Intel graphics chipsets are treated as AGP, even if they are really
  654. * PCI-e.
  655. *
  656. * \param dev The device to be tested.
  657. *
  658. * \returns
  659. * A value of 1 is always retured to indictate every i9x5 is AGP.
  660. */
  661. int i915_driver_device_is_agp(drm_device_t * dev)
  662. {
  663. return 1;
  664. }