drm.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664
  1. /**
  2. * \file drm.h
  3. * Header for the Direct Rendering Manager
  4. *
  5. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  6. *
  7. * \par Acknowledgments:
  8. * Dec 1999, Richard Henderson <rth@twiddle.net>, move to generic \c cmpxchg.
  9. */
  10. /*
  11. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  12. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  13. * All rights reserved.
  14. *
  15. * Permission is hereby granted, free of charge, to any person obtaining a
  16. * copy of this software and associated documentation files (the "Software"),
  17. * to deal in the Software without restriction, including without limitation
  18. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  19. * and/or sell copies of the Software, and to permit persons to whom the
  20. * Software is furnished to do so, subject to the following conditions:
  21. *
  22. * The above copyright notice and this permission notice (including the next
  23. * paragraph) shall be included in all copies or substantial portions of the
  24. * Software.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  27. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  28. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  29. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  30. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  31. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  32. * OTHER DEALINGS IN THE SOFTWARE.
  33. */
  34. #ifndef _DRM_H_
  35. #define _DRM_H_
  36. #if defined(__linux__)
  37. #if defined(__KERNEL__)
  38. #endif
  39. #include <asm/ioctl.h> /* For _IO* macros */
  40. #define DRM_IOCTL_NR(n) _IOC_NR(n)
  41. #define DRM_IOC_VOID _IOC_NONE
  42. #define DRM_IOC_READ _IOC_READ
  43. #define DRM_IOC_WRITE _IOC_WRITE
  44. #define DRM_IOC_READWRITE _IOC_READ|_IOC_WRITE
  45. #define DRM_IOC(dir, group, nr, size) _IOC(dir, group, nr, size)
  46. #elif defined(__FreeBSD__) || defined(__NetBSD__) || defined(__OpenBSD__)
  47. #if defined(__FreeBSD__) && defined(IN_MODULE)
  48. /* Prevent name collision when including sys/ioccom.h */
  49. #undef ioctl
  50. #include <sys/ioccom.h>
  51. #define ioctl(a,b,c) xf86ioctl(a,b,c)
  52. #else
  53. #include <sys/ioccom.h>
  54. #endif /* __FreeBSD__ && xf86ioctl */
  55. #define DRM_IOCTL_NR(n) ((n) & 0xff)
  56. #define DRM_IOC_VOID IOC_VOID
  57. #define DRM_IOC_READ IOC_OUT
  58. #define DRM_IOC_WRITE IOC_IN
  59. #define DRM_IOC_READWRITE IOC_INOUT
  60. #define DRM_IOC(dir, group, nr, size) _IOC(dir, group, nr, size)
  61. #endif
  62. #define XFREE86_VERSION(major,minor,patch,snap) \
  63. ((major << 16) | (minor << 8) | patch)
  64. #ifndef CONFIG_XFREE86_VERSION
  65. #define CONFIG_XFREE86_VERSION XFREE86_VERSION(4,1,0,0)
  66. #endif
  67. #if CONFIG_XFREE86_VERSION < XFREE86_VERSION(4,1,0,0)
  68. #define DRM_PROC_DEVICES "/proc/devices"
  69. #define DRM_PROC_MISC "/proc/misc"
  70. #define DRM_PROC_DRM "/proc/drm"
  71. #define DRM_DEV_DRM "/dev/drm"
  72. #define DRM_DEV_MODE (S_IRUSR|S_IWUSR|S_IRGRP|S_IWGRP)
  73. #define DRM_DEV_UID 0
  74. #define DRM_DEV_GID 0
  75. #endif
  76. #if CONFIG_XFREE86_VERSION >= XFREE86_VERSION(4,1,0,0)
  77. #define DRM_MAJOR 226
  78. #define DRM_MAX_MINOR 15
  79. #endif
  80. #define DRM_NAME "drm" /**< Name in kernel, /dev, and /proc */
  81. #define DRM_MIN_ORDER 5 /**< At least 2^5 bytes = 32 bytes */
  82. #define DRM_MAX_ORDER 22 /**< Up to 2^22 bytes = 4MB */
  83. #define DRM_RAM_PERCENT 10 /**< How much system ram can we lock? */
  84. #define _DRM_LOCK_HELD 0x80000000U /**< Hardware lock is held */
  85. #define _DRM_LOCK_CONT 0x40000000U /**< Hardware lock is contended */
  86. #define _DRM_LOCK_IS_HELD(lock) ((lock) & _DRM_LOCK_HELD)
  87. #define _DRM_LOCK_IS_CONT(lock) ((lock) & _DRM_LOCK_CONT)
  88. #define _DRM_LOCKING_CONTEXT(lock) ((lock) & ~(_DRM_LOCK_HELD|_DRM_LOCK_CONT))
  89. typedef unsigned int drm_handle_t;
  90. typedef unsigned int drm_context_t;
  91. typedef unsigned int drm_drawable_t;
  92. typedef unsigned int drm_magic_t;
  93. /**
  94. * Cliprect.
  95. *
  96. * \warning: If you change this structure, make sure you change
  97. * XF86DRIClipRectRec in the server as well
  98. *
  99. * \note KW: Actually it's illegal to change either for
  100. * backwards-compatibility reasons.
  101. */
  102. typedef struct drm_clip_rect {
  103. unsigned short x1;
  104. unsigned short y1;
  105. unsigned short x2;
  106. unsigned short y2;
  107. } drm_clip_rect_t;
  108. /**
  109. * Drawable information.
  110. */
  111. typedef struct drm_drawable_info {
  112. unsigned int num_rects;
  113. drm_clip_rect_t *rects;
  114. } drm_drawable_info_t;
  115. /**
  116. * Texture region,
  117. */
  118. typedef struct drm_tex_region {
  119. unsigned char next;
  120. unsigned char prev;
  121. unsigned char in_use;
  122. unsigned char padding;
  123. unsigned int age;
  124. } drm_tex_region_t;
  125. /**
  126. * Hardware lock.
  127. *
  128. * The lock structure is a simple cache-line aligned integer. To avoid
  129. * processor bus contention on a multiprocessor system, there should not be any
  130. * other data stored in the same cache line.
  131. */
  132. typedef struct drm_hw_lock {
  133. __volatile__ unsigned int lock; /**< lock variable */
  134. char padding[60]; /**< Pad to cache line */
  135. } drm_hw_lock_t;
  136. /**
  137. * DRM_IOCTL_VERSION ioctl argument type.
  138. *
  139. * \sa drmGetVersion().
  140. */
  141. typedef struct drm_version {
  142. int version_major; /**< Major version */
  143. int version_minor; /**< Minor version */
  144. int version_patchlevel; /**< Patch level */
  145. size_t name_len; /**< Length of name buffer */
  146. char __user *name; /**< Name of driver */
  147. size_t date_len; /**< Length of date buffer */
  148. char __user *date; /**< User-space buffer to hold date */
  149. size_t desc_len; /**< Length of desc buffer */
  150. char __user *desc; /**< User-space buffer to hold desc */
  151. } drm_version_t;
  152. /**
  153. * DRM_IOCTL_GET_UNIQUE ioctl argument type.
  154. *
  155. * \sa drmGetBusid() and drmSetBusId().
  156. */
  157. typedef struct drm_unique {
  158. size_t unique_len; /**< Length of unique */
  159. char __user *unique; /**< Unique name for driver instantiation */
  160. } drm_unique_t;
  161. typedef struct drm_list {
  162. int count; /**< Length of user-space structures */
  163. drm_version_t __user *version;
  164. } drm_list_t;
  165. typedef struct drm_block {
  166. int unused;
  167. } drm_block_t;
  168. /**
  169. * DRM_IOCTL_CONTROL ioctl argument type.
  170. *
  171. * \sa drmCtlInstHandler() and drmCtlUninstHandler().
  172. */
  173. typedef struct drm_control {
  174. enum {
  175. DRM_ADD_COMMAND,
  176. DRM_RM_COMMAND,
  177. DRM_INST_HANDLER,
  178. DRM_UNINST_HANDLER
  179. } func;
  180. int irq;
  181. } drm_control_t;
  182. /**
  183. * Type of memory to map.
  184. */
  185. typedef enum drm_map_type {
  186. _DRM_FRAME_BUFFER = 0, /**< WC (no caching), no core dump */
  187. _DRM_REGISTERS = 1, /**< no caching, no core dump */
  188. _DRM_SHM = 2, /**< shared, cached */
  189. _DRM_AGP = 3, /**< AGP/GART */
  190. _DRM_SCATTER_GATHER = 4, /**< Scatter/gather memory for PCI DMA */
  191. _DRM_CONSISTENT = 5, /**< Consistent memory for PCI DMA */
  192. } drm_map_type_t;
  193. /**
  194. * Memory mapping flags.
  195. */
  196. typedef enum drm_map_flags {
  197. _DRM_RESTRICTED = 0x01, /**< Cannot be mapped to user-virtual */
  198. _DRM_READ_ONLY = 0x02,
  199. _DRM_LOCKED = 0x04, /**< shared, cached, locked */
  200. _DRM_KERNEL = 0x08, /**< kernel requires access */
  201. _DRM_WRITE_COMBINING = 0x10, /**< use write-combining if available */
  202. _DRM_CONTAINS_LOCK = 0x20, /**< SHM page that contains lock */
  203. _DRM_REMOVABLE = 0x40 /**< Removable mapping */
  204. } drm_map_flags_t;
  205. typedef struct drm_ctx_priv_map {
  206. unsigned int ctx_id; /**< Context requesting private mapping */
  207. void *handle; /**< Handle of map */
  208. } drm_ctx_priv_map_t;
  209. /**
  210. * DRM_IOCTL_GET_MAP, DRM_IOCTL_ADD_MAP and DRM_IOCTL_RM_MAP ioctls
  211. * argument type.
  212. *
  213. * \sa drmAddMap().
  214. */
  215. typedef struct drm_map {
  216. unsigned long offset; /**< Requested physical address (0 for SAREA)*/
  217. unsigned long size; /**< Requested physical size (bytes) */
  218. drm_map_type_t type; /**< Type of memory to map */
  219. drm_map_flags_t flags; /**< Flags */
  220. void *handle; /**< User-space: "Handle" to pass to mmap() */
  221. /**< Kernel-space: kernel-virtual address */
  222. int mtrr; /**< MTRR slot used */
  223. /* Private data */
  224. } drm_map_t;
  225. /**
  226. * DRM_IOCTL_GET_CLIENT ioctl argument type.
  227. */
  228. typedef struct drm_client {
  229. int idx; /**< Which client desired? */
  230. int auth; /**< Is client authenticated? */
  231. unsigned long pid; /**< Process ID */
  232. unsigned long uid; /**< User ID */
  233. unsigned long magic; /**< Magic */
  234. unsigned long iocs; /**< Ioctl count */
  235. } drm_client_t;
  236. typedef enum {
  237. _DRM_STAT_LOCK,
  238. _DRM_STAT_OPENS,
  239. _DRM_STAT_CLOSES,
  240. _DRM_STAT_IOCTLS,
  241. _DRM_STAT_LOCKS,
  242. _DRM_STAT_UNLOCKS,
  243. _DRM_STAT_VALUE, /**< Generic value */
  244. _DRM_STAT_BYTE, /**< Generic byte counter (1024bytes/K) */
  245. _DRM_STAT_COUNT, /**< Generic non-byte counter (1000/k) */
  246. _DRM_STAT_IRQ, /**< IRQ */
  247. _DRM_STAT_PRIMARY, /**< Primary DMA bytes */
  248. _DRM_STAT_SECONDARY, /**< Secondary DMA bytes */
  249. _DRM_STAT_DMA, /**< DMA */
  250. _DRM_STAT_SPECIAL, /**< Special DMA (e.g., priority or polled) */
  251. _DRM_STAT_MISSED /**< Missed DMA opportunity */
  252. /* Add to the *END* of the list */
  253. } drm_stat_type_t;
  254. /**
  255. * DRM_IOCTL_GET_STATS ioctl argument type.
  256. */
  257. typedef struct drm_stats {
  258. unsigned long count;
  259. struct {
  260. unsigned long value;
  261. drm_stat_type_t type;
  262. } data[15];
  263. } drm_stats_t;
  264. /**
  265. * Hardware locking flags.
  266. */
  267. typedef enum drm_lock_flags {
  268. _DRM_LOCK_READY = 0x01, /**< Wait until hardware is ready for DMA */
  269. _DRM_LOCK_QUIESCENT = 0x02, /**< Wait until hardware quiescent */
  270. _DRM_LOCK_FLUSH = 0x04, /**< Flush this context's DMA queue first */
  271. _DRM_LOCK_FLUSH_ALL = 0x08, /**< Flush all DMA queues first */
  272. /* These *HALT* flags aren't supported yet
  273. -- they will be used to support the
  274. full-screen DGA-like mode. */
  275. _DRM_HALT_ALL_QUEUES = 0x10, /**< Halt all current and future queues */
  276. _DRM_HALT_CUR_QUEUES = 0x20 /**< Halt all current queues */
  277. } drm_lock_flags_t;
  278. /**
  279. * DRM_IOCTL_LOCK, DRM_IOCTL_UNLOCK and DRM_IOCTL_FINISH ioctl argument type.
  280. *
  281. * \sa drmGetLock() and drmUnlock().
  282. */
  283. typedef struct drm_lock {
  284. int context;
  285. drm_lock_flags_t flags;
  286. } drm_lock_t;
  287. /**
  288. * DMA flags
  289. *
  290. * \warning
  291. * These values \e must match xf86drm.h.
  292. *
  293. * \sa drm_dma.
  294. */
  295. typedef enum drm_dma_flags {
  296. /* Flags for DMA buffer dispatch */
  297. _DRM_DMA_BLOCK = 0x01, /**<
  298. * Block until buffer dispatched.
  299. *
  300. * \note The buffer may not yet have
  301. * been processed by the hardware --
  302. * getting a hardware lock with the
  303. * hardware quiescent will ensure
  304. * that the buffer has been
  305. * processed.
  306. */
  307. _DRM_DMA_WHILE_LOCKED = 0x02, /**< Dispatch while lock held */
  308. _DRM_DMA_PRIORITY = 0x04, /**< High priority dispatch */
  309. /* Flags for DMA buffer request */
  310. _DRM_DMA_WAIT = 0x10, /**< Wait for free buffers */
  311. _DRM_DMA_SMALLER_OK = 0x20, /**< Smaller-than-requested buffers OK */
  312. _DRM_DMA_LARGER_OK = 0x40 /**< Larger-than-requested buffers OK */
  313. } drm_dma_flags_t;
  314. /**
  315. * DRM_IOCTL_ADD_BUFS and DRM_IOCTL_MARK_BUFS ioctl argument type.
  316. *
  317. * \sa drmAddBufs().
  318. */
  319. typedef struct drm_buf_desc {
  320. int count; /**< Number of buffers of this size */
  321. int size; /**< Size in bytes */
  322. int low_mark; /**< Low water mark */
  323. int high_mark; /**< High water mark */
  324. enum {
  325. _DRM_PAGE_ALIGN = 0x01, /**< Align on page boundaries for DMA */
  326. _DRM_AGP_BUFFER = 0x02, /**< Buffer is in AGP space */
  327. _DRM_SG_BUFFER = 0x04, /**< Scatter/gather memory buffer */
  328. _DRM_FB_BUFFER = 0x08, /**< Buffer is in frame buffer */
  329. _DRM_PCI_BUFFER_RO = 0x10 /**< Map PCI DMA buffer read-only */
  330. } flags;
  331. unsigned long agp_start; /**<
  332. * Start address of where the AGP buffers are
  333. * in the AGP aperture
  334. */
  335. } drm_buf_desc_t;
  336. /**
  337. * DRM_IOCTL_INFO_BUFS ioctl argument type.
  338. */
  339. typedef struct drm_buf_info {
  340. int count; /**< Entries in list */
  341. drm_buf_desc_t __user *list;
  342. } drm_buf_info_t;
  343. /**
  344. * DRM_IOCTL_FREE_BUFS ioctl argument type.
  345. */
  346. typedef struct drm_buf_free {
  347. int count;
  348. int __user *list;
  349. } drm_buf_free_t;
  350. /**
  351. * Buffer information
  352. *
  353. * \sa drm_buf_map.
  354. */
  355. typedef struct drm_buf_pub {
  356. int idx; /**< Index into the master buffer list */
  357. int total; /**< Buffer size */
  358. int used; /**< Amount of buffer in use (for DMA) */
  359. void __user *address; /**< Address of buffer */
  360. } drm_buf_pub_t;
  361. /**
  362. * DRM_IOCTL_MAP_BUFS ioctl argument type.
  363. */
  364. typedef struct drm_buf_map {
  365. int count; /**< Length of the buffer list */
  366. void __user *virtual; /**< Mmap'd area in user-virtual */
  367. drm_buf_pub_t __user *list; /**< Buffer information */
  368. } drm_buf_map_t;
  369. /**
  370. * DRM_IOCTL_DMA ioctl argument type.
  371. *
  372. * Indices here refer to the offset into the buffer list in drm_buf_get.
  373. *
  374. * \sa drmDMA().
  375. */
  376. typedef struct drm_dma {
  377. int context; /**< Context handle */
  378. int send_count; /**< Number of buffers to send */
  379. int __user *send_indices; /**< List of handles to buffers */
  380. int __user *send_sizes; /**< Lengths of data to send */
  381. drm_dma_flags_t flags; /**< Flags */
  382. int request_count; /**< Number of buffers requested */
  383. int request_size; /**< Desired size for buffers */
  384. int __user *request_indices; /**< Buffer information */
  385. int __user *request_sizes;
  386. int granted_count; /**< Number of buffers granted */
  387. } drm_dma_t;
  388. typedef enum {
  389. _DRM_CONTEXT_PRESERVED = 0x01,
  390. _DRM_CONTEXT_2DONLY = 0x02
  391. } drm_ctx_flags_t;
  392. /**
  393. * DRM_IOCTL_ADD_CTX ioctl argument type.
  394. *
  395. * \sa drmCreateContext() and drmDestroyContext().
  396. */
  397. typedef struct drm_ctx {
  398. drm_context_t handle;
  399. drm_ctx_flags_t flags;
  400. } drm_ctx_t;
  401. /**
  402. * DRM_IOCTL_RES_CTX ioctl argument type.
  403. */
  404. typedef struct drm_ctx_res {
  405. int count;
  406. drm_ctx_t __user *contexts;
  407. } drm_ctx_res_t;
  408. /**
  409. * DRM_IOCTL_ADD_DRAW and DRM_IOCTL_RM_DRAW ioctl argument type.
  410. */
  411. typedef struct drm_draw {
  412. drm_drawable_t handle;
  413. } drm_draw_t;
  414. /**
  415. * DRM_IOCTL_UPDATE_DRAW ioctl argument type.
  416. */
  417. typedef enum {
  418. DRM_DRAWABLE_CLIPRECTS,
  419. } drm_drawable_info_type_t;
  420. typedef struct drm_update_draw {
  421. drm_drawable_t handle;
  422. unsigned int type;
  423. unsigned int num;
  424. unsigned long long data;
  425. } drm_update_draw_t;
  426. /**
  427. * DRM_IOCTL_GET_MAGIC and DRM_IOCTL_AUTH_MAGIC ioctl argument type.
  428. */
  429. typedef struct drm_auth {
  430. drm_magic_t magic;
  431. } drm_auth_t;
  432. /**
  433. * DRM_IOCTL_IRQ_BUSID ioctl argument type.
  434. *
  435. * \sa drmGetInterruptFromBusID().
  436. */
  437. typedef struct drm_irq_busid {
  438. int irq; /**< IRQ number */
  439. int busnum; /**< bus number */
  440. int devnum; /**< device number */
  441. int funcnum; /**< function number */
  442. } drm_irq_busid_t;
  443. typedef enum {
  444. _DRM_VBLANK_ABSOLUTE = 0x0, /**< Wait for specific vblank sequence number */
  445. _DRM_VBLANK_RELATIVE = 0x1, /**< Wait for given number of vblanks */
  446. _DRM_VBLANK_NEXTONMISS = 0x10000000, /**< If missed, wait for next vblank */
  447. _DRM_VBLANK_SECONDARY = 0x20000000, /**< Secondary display controller */
  448. _DRM_VBLANK_SIGNAL = 0x40000000 /**< Send signal instead of blocking */
  449. } drm_vblank_seq_type_t;
  450. #define _DRM_VBLANK_TYPES_MASK (_DRM_VBLANK_ABSOLUTE | _DRM_VBLANK_RELATIVE)
  451. #define _DRM_VBLANK_FLAGS_MASK (_DRM_VBLANK_SIGNAL | _DRM_VBLANK_SECONDARY | \
  452. _DRM_VBLANK_NEXTONMISS)
  453. struct drm_wait_vblank_request {
  454. drm_vblank_seq_type_t type;
  455. unsigned int sequence;
  456. unsigned long signal;
  457. };
  458. struct drm_wait_vblank_reply {
  459. drm_vblank_seq_type_t type;
  460. unsigned int sequence;
  461. long tval_sec;
  462. long tval_usec;
  463. };
  464. /**
  465. * DRM_IOCTL_WAIT_VBLANK ioctl argument type.
  466. *
  467. * \sa drmWaitVBlank().
  468. */
  469. typedef union drm_wait_vblank {
  470. struct drm_wait_vblank_request request;
  471. struct drm_wait_vblank_reply reply;
  472. } drm_wait_vblank_t;
  473. /**
  474. * DRM_IOCTL_AGP_ENABLE ioctl argument type.
  475. *
  476. * \sa drmAgpEnable().
  477. */
  478. typedef struct drm_agp_mode {
  479. unsigned long mode; /**< AGP mode */
  480. } drm_agp_mode_t;
  481. /**
  482. * DRM_IOCTL_AGP_ALLOC and DRM_IOCTL_AGP_FREE ioctls argument type.
  483. *
  484. * \sa drmAgpAlloc() and drmAgpFree().
  485. */
  486. typedef struct drm_agp_buffer {
  487. unsigned long size; /**< In bytes -- will round to page boundary */
  488. unsigned long handle; /**< Used for binding / unbinding */
  489. unsigned long type; /**< Type of memory to allocate */
  490. unsigned long physical; /**< Physical used by i810 */
  491. } drm_agp_buffer_t;
  492. /**
  493. * DRM_IOCTL_AGP_BIND and DRM_IOCTL_AGP_UNBIND ioctls argument type.
  494. *
  495. * \sa drmAgpBind() and drmAgpUnbind().
  496. */
  497. typedef struct drm_agp_binding {
  498. unsigned long handle; /**< From drm_agp_buffer */
  499. unsigned long offset; /**< In bytes -- will round to page boundary */
  500. } drm_agp_binding_t;
  501. /**
  502. * DRM_IOCTL_AGP_INFO ioctl argument type.
  503. *
  504. * \sa drmAgpVersionMajor(), drmAgpVersionMinor(), drmAgpGetMode(),
  505. * drmAgpBase(), drmAgpSize(), drmAgpMemoryUsed(), drmAgpMemoryAvail(),
  506. * drmAgpVendorId() and drmAgpDeviceId().
  507. */
  508. typedef struct drm_agp_info {
  509. int agp_version_major;
  510. int agp_version_minor;
  511. unsigned long mode;
  512. unsigned long aperture_base; /* physical address */
  513. unsigned long aperture_size; /* bytes */
  514. unsigned long memory_allowed; /* bytes */
  515. unsigned long memory_used;
  516. /* PCI information */
  517. unsigned short id_vendor;
  518. unsigned short id_device;
  519. } drm_agp_info_t;
  520. /**
  521. * DRM_IOCTL_SG_ALLOC ioctl argument type.
  522. */
  523. typedef struct drm_scatter_gather {
  524. unsigned long size; /**< In bytes -- will round to page boundary */
  525. unsigned long handle; /**< Used for mapping / unmapping */
  526. } drm_scatter_gather_t;
  527. /**
  528. * DRM_IOCTL_SET_VERSION ioctl argument type.
  529. */
  530. typedef struct drm_set_version {
  531. int drm_di_major;
  532. int drm_di_minor;
  533. int drm_dd_major;
  534. int drm_dd_minor;
  535. } drm_set_version_t;
  536. #define DRM_IOCTL_BASE 'd'
  537. #define DRM_IO(nr) _IO(DRM_IOCTL_BASE,nr)
  538. #define DRM_IOR(nr,type) _IOR(DRM_IOCTL_BASE,nr,type)
  539. #define DRM_IOW(nr,type) _IOW(DRM_IOCTL_BASE,nr,type)
  540. #define DRM_IOWR(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
  541. #define DRM_IOCTL_VERSION DRM_IOWR(0x00, drm_version_t)
  542. #define DRM_IOCTL_GET_UNIQUE DRM_IOWR(0x01, drm_unique_t)
  543. #define DRM_IOCTL_GET_MAGIC DRM_IOR( 0x02, drm_auth_t)
  544. #define DRM_IOCTL_IRQ_BUSID DRM_IOWR(0x03, drm_irq_busid_t)
  545. #define DRM_IOCTL_GET_MAP DRM_IOWR(0x04, drm_map_t)
  546. #define DRM_IOCTL_GET_CLIENT DRM_IOWR(0x05, drm_client_t)
  547. #define DRM_IOCTL_GET_STATS DRM_IOR( 0x06, drm_stats_t)
  548. #define DRM_IOCTL_SET_VERSION DRM_IOWR(0x07, drm_set_version_t)
  549. #define DRM_IOCTL_SET_UNIQUE DRM_IOW( 0x10, drm_unique_t)
  550. #define DRM_IOCTL_AUTH_MAGIC DRM_IOW( 0x11, drm_auth_t)
  551. #define DRM_IOCTL_BLOCK DRM_IOWR(0x12, drm_block_t)
  552. #define DRM_IOCTL_UNBLOCK DRM_IOWR(0x13, drm_block_t)
  553. #define DRM_IOCTL_CONTROL DRM_IOW( 0x14, drm_control_t)
  554. #define DRM_IOCTL_ADD_MAP DRM_IOWR(0x15, drm_map_t)
  555. #define DRM_IOCTL_ADD_BUFS DRM_IOWR(0x16, drm_buf_desc_t)
  556. #define DRM_IOCTL_MARK_BUFS DRM_IOW( 0x17, drm_buf_desc_t)
  557. #define DRM_IOCTL_INFO_BUFS DRM_IOWR(0x18, drm_buf_info_t)
  558. #define DRM_IOCTL_MAP_BUFS DRM_IOWR(0x19, drm_buf_map_t)
  559. #define DRM_IOCTL_FREE_BUFS DRM_IOW( 0x1a, drm_buf_free_t)
  560. #define DRM_IOCTL_RM_MAP DRM_IOW( 0x1b, drm_map_t)
  561. #define DRM_IOCTL_SET_SAREA_CTX DRM_IOW( 0x1c, drm_ctx_priv_map_t)
  562. #define DRM_IOCTL_GET_SAREA_CTX DRM_IOWR(0x1d, drm_ctx_priv_map_t)
  563. #define DRM_IOCTL_ADD_CTX DRM_IOWR(0x20, drm_ctx_t)
  564. #define DRM_IOCTL_RM_CTX DRM_IOWR(0x21, drm_ctx_t)
  565. #define DRM_IOCTL_MOD_CTX DRM_IOW( 0x22, drm_ctx_t)
  566. #define DRM_IOCTL_GET_CTX DRM_IOWR(0x23, drm_ctx_t)
  567. #define DRM_IOCTL_SWITCH_CTX DRM_IOW( 0x24, drm_ctx_t)
  568. #define DRM_IOCTL_NEW_CTX DRM_IOW( 0x25, drm_ctx_t)
  569. #define DRM_IOCTL_RES_CTX DRM_IOWR(0x26, drm_ctx_res_t)
  570. #define DRM_IOCTL_ADD_DRAW DRM_IOWR(0x27, drm_draw_t)
  571. #define DRM_IOCTL_RM_DRAW DRM_IOWR(0x28, drm_draw_t)
  572. #define DRM_IOCTL_DMA DRM_IOWR(0x29, drm_dma_t)
  573. #define DRM_IOCTL_LOCK DRM_IOW( 0x2a, drm_lock_t)
  574. #define DRM_IOCTL_UNLOCK DRM_IOW( 0x2b, drm_lock_t)
  575. #define DRM_IOCTL_FINISH DRM_IOW( 0x2c, drm_lock_t)
  576. #define DRM_IOCTL_AGP_ACQUIRE DRM_IO( 0x30)
  577. #define DRM_IOCTL_AGP_RELEASE DRM_IO( 0x31)
  578. #define DRM_IOCTL_AGP_ENABLE DRM_IOW( 0x32, drm_agp_mode_t)
  579. #define DRM_IOCTL_AGP_INFO DRM_IOR( 0x33, drm_agp_info_t)
  580. #define DRM_IOCTL_AGP_ALLOC DRM_IOWR(0x34, drm_agp_buffer_t)
  581. #define DRM_IOCTL_AGP_FREE DRM_IOW( 0x35, drm_agp_buffer_t)
  582. #define DRM_IOCTL_AGP_BIND DRM_IOW( 0x36, drm_agp_binding_t)
  583. #define DRM_IOCTL_AGP_UNBIND DRM_IOW( 0x37, drm_agp_binding_t)
  584. #define DRM_IOCTL_SG_ALLOC DRM_IOW( 0x38, drm_scatter_gather_t)
  585. #define DRM_IOCTL_SG_FREE DRM_IOW( 0x39, drm_scatter_gather_t)
  586. #define DRM_IOCTL_WAIT_VBLANK DRM_IOWR(0x3a, drm_wait_vblank_t)
  587. #define DRM_IOCTL_UPDATE_DRAW DRM_IOW(0x3f, drm_update_draw_t)
  588. /**
  589. * Device specific ioctls should only be in their respective headers
  590. * The device specific ioctl range is from 0x40 to 0x79.
  591. *
  592. * \sa drmCommandNone(), drmCommandRead(), drmCommandWrite(), and
  593. * drmCommandReadWrite().
  594. */
  595. #define DRM_COMMAND_BASE 0x40
  596. #endif