idt77252.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873
  1. /*******************************************************************
  2. * ident "$Id: idt77252.c,v 1.2 2001/11/11 08:13:54 ecd Exp $"
  3. *
  4. * $Author: ecd $
  5. * $Date: 2001/11/11 08:13:54 $
  6. *
  7. * Copyright (c) 2000 ATecoM GmbH
  8. *
  9. * The author may be reached at ecd@atecom.com.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  17. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  18. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  19. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  20. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  21. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  22. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  23. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  24. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  25. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *
  27. * You should have received a copy of the GNU General Public License along
  28. * with this program; if not, write to the Free Software Foundation, Inc.,
  29. * 675 Mass Ave, Cambridge, MA 02139, USA.
  30. *
  31. *******************************************************************/
  32. static char const rcsid[] =
  33. "$Id: idt77252.c,v 1.2 2001/11/11 08:13:54 ecd Exp $";
  34. #include <linux/module.h>
  35. #include <linux/pci.h>
  36. #include <linux/poison.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/kernel.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/atmdev.h>
  42. #include <linux/atm.h>
  43. #include <linux/delay.h>
  44. #include <linux/init.h>
  45. #include <linux/bitops.h>
  46. #include <linux/wait.h>
  47. #include <linux/jiffies.h>
  48. #include <asm/semaphore.h>
  49. #include <asm/io.h>
  50. #include <asm/uaccess.h>
  51. #include <asm/atomic.h>
  52. #include <asm/byteorder.h>
  53. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  54. #include "suni.h"
  55. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  56. #include "idt77252.h"
  57. #include "idt77252_tables.h"
  58. static unsigned int vpibits = 1;
  59. #define CONFIG_ATM_IDT77252_SEND_IDLE 1
  60. /*
  61. * Debug HACKs.
  62. */
  63. #define DEBUG_MODULE 1
  64. #undef HAVE_EEPROM /* does not work, yet. */
  65. #ifdef CONFIG_ATM_IDT77252_DEBUG
  66. static unsigned long debug = DBG_GENERAL;
  67. #endif
  68. #define SAR_RX_DELAY (SAR_CFG_RXINT_NODELAY)
  69. /*
  70. * SCQ Handling.
  71. */
  72. static struct scq_info *alloc_scq(struct idt77252_dev *, int);
  73. static void free_scq(struct idt77252_dev *, struct scq_info *);
  74. static int queue_skb(struct idt77252_dev *, struct vc_map *,
  75. struct sk_buff *, int oam);
  76. static void drain_scq(struct idt77252_dev *, struct vc_map *);
  77. static unsigned long get_free_scd(struct idt77252_dev *, struct vc_map *);
  78. static void fill_scd(struct idt77252_dev *, struct scq_info *, int);
  79. /*
  80. * FBQ Handling.
  81. */
  82. static int push_rx_skb(struct idt77252_dev *,
  83. struct sk_buff *, int queue);
  84. static void recycle_rx_skb(struct idt77252_dev *, struct sk_buff *);
  85. static void flush_rx_pool(struct idt77252_dev *, struct rx_pool *);
  86. static void recycle_rx_pool_skb(struct idt77252_dev *,
  87. struct rx_pool *);
  88. static void add_rx_skb(struct idt77252_dev *, int queue,
  89. unsigned int size, unsigned int count);
  90. /*
  91. * RSQ Handling.
  92. */
  93. static int init_rsq(struct idt77252_dev *);
  94. static void deinit_rsq(struct idt77252_dev *);
  95. static void idt77252_rx(struct idt77252_dev *);
  96. /*
  97. * TSQ handling.
  98. */
  99. static int init_tsq(struct idt77252_dev *);
  100. static void deinit_tsq(struct idt77252_dev *);
  101. static void idt77252_tx(struct idt77252_dev *);
  102. /*
  103. * ATM Interface.
  104. */
  105. static void idt77252_dev_close(struct atm_dev *dev);
  106. static int idt77252_open(struct atm_vcc *vcc);
  107. static void idt77252_close(struct atm_vcc *vcc);
  108. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb);
  109. static int idt77252_send_oam(struct atm_vcc *vcc, void *cell,
  110. int flags);
  111. static void idt77252_phy_put(struct atm_dev *dev, unsigned char value,
  112. unsigned long addr);
  113. static unsigned char idt77252_phy_get(struct atm_dev *dev, unsigned long addr);
  114. static int idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos,
  115. int flags);
  116. static int idt77252_proc_read(struct atm_dev *dev, loff_t * pos,
  117. char *page);
  118. static void idt77252_softint(struct work_struct *work);
  119. static struct atmdev_ops idt77252_ops =
  120. {
  121. .dev_close = idt77252_dev_close,
  122. .open = idt77252_open,
  123. .close = idt77252_close,
  124. .send = idt77252_send,
  125. .send_oam = idt77252_send_oam,
  126. .phy_put = idt77252_phy_put,
  127. .phy_get = idt77252_phy_get,
  128. .change_qos = idt77252_change_qos,
  129. .proc_read = idt77252_proc_read,
  130. .owner = THIS_MODULE
  131. };
  132. static struct idt77252_dev *idt77252_chain = NULL;
  133. static unsigned int idt77252_sram_write_errors = 0;
  134. /*****************************************************************************/
  135. /* */
  136. /* I/O and Utility Bus */
  137. /* */
  138. /*****************************************************************************/
  139. static void
  140. waitfor_idle(struct idt77252_dev *card)
  141. {
  142. u32 stat;
  143. stat = readl(SAR_REG_STAT);
  144. while (stat & SAR_STAT_CMDBZ)
  145. stat = readl(SAR_REG_STAT);
  146. }
  147. static u32
  148. read_sram(struct idt77252_dev *card, unsigned long addr)
  149. {
  150. unsigned long flags;
  151. u32 value;
  152. spin_lock_irqsave(&card->cmd_lock, flags);
  153. writel(SAR_CMD_READ_SRAM | (addr << 2), SAR_REG_CMD);
  154. waitfor_idle(card);
  155. value = readl(SAR_REG_DR0);
  156. spin_unlock_irqrestore(&card->cmd_lock, flags);
  157. return value;
  158. }
  159. static void
  160. write_sram(struct idt77252_dev *card, unsigned long addr, u32 value)
  161. {
  162. unsigned long flags;
  163. if ((idt77252_sram_write_errors == 0) &&
  164. (((addr > card->tst[0] + card->tst_size - 2) &&
  165. (addr < card->tst[0] + card->tst_size)) ||
  166. ((addr > card->tst[1] + card->tst_size - 2) &&
  167. (addr < card->tst[1] + card->tst_size)))) {
  168. printk("%s: ERROR: TST JMP section at %08lx written: %08x\n",
  169. card->name, addr, value);
  170. }
  171. spin_lock_irqsave(&card->cmd_lock, flags);
  172. writel(value, SAR_REG_DR0);
  173. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  174. waitfor_idle(card);
  175. spin_unlock_irqrestore(&card->cmd_lock, flags);
  176. }
  177. static u8
  178. read_utility(void *dev, unsigned long ubus_addr)
  179. {
  180. struct idt77252_dev *card = dev;
  181. unsigned long flags;
  182. u8 value;
  183. if (!card) {
  184. printk("Error: No such device.\n");
  185. return -1;
  186. }
  187. spin_lock_irqsave(&card->cmd_lock, flags);
  188. writel(SAR_CMD_READ_UTILITY + ubus_addr, SAR_REG_CMD);
  189. waitfor_idle(card);
  190. value = readl(SAR_REG_DR0);
  191. spin_unlock_irqrestore(&card->cmd_lock, flags);
  192. return value;
  193. }
  194. static void
  195. write_utility(void *dev, unsigned long ubus_addr, u8 value)
  196. {
  197. struct idt77252_dev *card = dev;
  198. unsigned long flags;
  199. if (!card) {
  200. printk("Error: No such device.\n");
  201. return;
  202. }
  203. spin_lock_irqsave(&card->cmd_lock, flags);
  204. writel((u32) value, SAR_REG_DR0);
  205. writel(SAR_CMD_WRITE_UTILITY + ubus_addr, SAR_REG_CMD);
  206. waitfor_idle(card);
  207. spin_unlock_irqrestore(&card->cmd_lock, flags);
  208. }
  209. #ifdef HAVE_EEPROM
  210. static u32 rdsrtab[] =
  211. {
  212. SAR_GP_EECS | SAR_GP_EESCLK,
  213. 0,
  214. SAR_GP_EESCLK, /* 0 */
  215. 0,
  216. SAR_GP_EESCLK, /* 0 */
  217. 0,
  218. SAR_GP_EESCLK, /* 0 */
  219. 0,
  220. SAR_GP_EESCLK, /* 0 */
  221. 0,
  222. SAR_GP_EESCLK, /* 0 */
  223. SAR_GP_EEDO,
  224. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  225. 0,
  226. SAR_GP_EESCLK, /* 0 */
  227. SAR_GP_EEDO,
  228. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  229. };
  230. static u32 wrentab[] =
  231. {
  232. SAR_GP_EECS | SAR_GP_EESCLK,
  233. 0,
  234. SAR_GP_EESCLK, /* 0 */
  235. 0,
  236. SAR_GP_EESCLK, /* 0 */
  237. 0,
  238. SAR_GP_EESCLK, /* 0 */
  239. 0,
  240. SAR_GP_EESCLK, /* 0 */
  241. SAR_GP_EEDO,
  242. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  243. SAR_GP_EEDO,
  244. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  245. 0,
  246. SAR_GP_EESCLK, /* 0 */
  247. 0,
  248. SAR_GP_EESCLK /* 0 */
  249. };
  250. static u32 rdtab[] =
  251. {
  252. SAR_GP_EECS | SAR_GP_EESCLK,
  253. 0,
  254. SAR_GP_EESCLK, /* 0 */
  255. 0,
  256. SAR_GP_EESCLK, /* 0 */
  257. 0,
  258. SAR_GP_EESCLK, /* 0 */
  259. 0,
  260. SAR_GP_EESCLK, /* 0 */
  261. 0,
  262. SAR_GP_EESCLK, /* 0 */
  263. 0,
  264. SAR_GP_EESCLK, /* 0 */
  265. SAR_GP_EEDO,
  266. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  267. SAR_GP_EEDO,
  268. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  269. };
  270. static u32 wrtab[] =
  271. {
  272. SAR_GP_EECS | SAR_GP_EESCLK,
  273. 0,
  274. SAR_GP_EESCLK, /* 0 */
  275. 0,
  276. SAR_GP_EESCLK, /* 0 */
  277. 0,
  278. SAR_GP_EESCLK, /* 0 */
  279. 0,
  280. SAR_GP_EESCLK, /* 0 */
  281. 0,
  282. SAR_GP_EESCLK, /* 0 */
  283. 0,
  284. SAR_GP_EESCLK, /* 0 */
  285. SAR_GP_EEDO,
  286. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  287. 0,
  288. SAR_GP_EESCLK /* 0 */
  289. };
  290. static u32 clktab[] =
  291. {
  292. 0,
  293. SAR_GP_EESCLK,
  294. 0,
  295. SAR_GP_EESCLK,
  296. 0,
  297. SAR_GP_EESCLK,
  298. 0,
  299. SAR_GP_EESCLK,
  300. 0,
  301. SAR_GP_EESCLK,
  302. 0,
  303. SAR_GP_EESCLK,
  304. 0,
  305. SAR_GP_EESCLK,
  306. 0,
  307. SAR_GP_EESCLK,
  308. 0
  309. };
  310. static u32
  311. idt77252_read_gp(struct idt77252_dev *card)
  312. {
  313. u32 gp;
  314. gp = readl(SAR_REG_GP);
  315. #if 0
  316. printk("RD: %s\n", gp & SAR_GP_EEDI ? "1" : "0");
  317. #endif
  318. return gp;
  319. }
  320. static void
  321. idt77252_write_gp(struct idt77252_dev *card, u32 value)
  322. {
  323. unsigned long flags;
  324. #if 0
  325. printk("WR: %s %s %s\n", value & SAR_GP_EECS ? " " : "/CS",
  326. value & SAR_GP_EESCLK ? "HIGH" : "LOW ",
  327. value & SAR_GP_EEDO ? "1" : "0");
  328. #endif
  329. spin_lock_irqsave(&card->cmd_lock, flags);
  330. waitfor_idle(card);
  331. writel(value, SAR_REG_GP);
  332. spin_unlock_irqrestore(&card->cmd_lock, flags);
  333. }
  334. static u8
  335. idt77252_eeprom_read_status(struct idt77252_dev *card)
  336. {
  337. u8 byte;
  338. u32 gp;
  339. int i, j;
  340. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  341. for (i = 0; i < sizeof(rdsrtab)/sizeof(rdsrtab[0]); i++) {
  342. idt77252_write_gp(card, gp | rdsrtab[i]);
  343. udelay(5);
  344. }
  345. idt77252_write_gp(card, gp | SAR_GP_EECS);
  346. udelay(5);
  347. byte = 0;
  348. for (i = 0, j = 0; i < 8; i++) {
  349. byte <<= 1;
  350. idt77252_write_gp(card, gp | clktab[j++]);
  351. udelay(5);
  352. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  353. idt77252_write_gp(card, gp | clktab[j++]);
  354. udelay(5);
  355. }
  356. idt77252_write_gp(card, gp | SAR_GP_EECS);
  357. udelay(5);
  358. return byte;
  359. }
  360. static u8
  361. idt77252_eeprom_read_byte(struct idt77252_dev *card, u8 offset)
  362. {
  363. u8 byte;
  364. u32 gp;
  365. int i, j;
  366. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  367. for (i = 0; i < sizeof(rdtab)/sizeof(rdtab[0]); i++) {
  368. idt77252_write_gp(card, gp | rdtab[i]);
  369. udelay(5);
  370. }
  371. idt77252_write_gp(card, gp | SAR_GP_EECS);
  372. udelay(5);
  373. for (i = 0, j = 0; i < 8; i++) {
  374. idt77252_write_gp(card, gp | clktab[j++] |
  375. (offset & 1 ? SAR_GP_EEDO : 0));
  376. udelay(5);
  377. idt77252_write_gp(card, gp | clktab[j++] |
  378. (offset & 1 ? SAR_GP_EEDO : 0));
  379. udelay(5);
  380. offset >>= 1;
  381. }
  382. idt77252_write_gp(card, gp | SAR_GP_EECS);
  383. udelay(5);
  384. byte = 0;
  385. for (i = 0, j = 0; i < 8; i++) {
  386. byte <<= 1;
  387. idt77252_write_gp(card, gp | clktab[j++]);
  388. udelay(5);
  389. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  390. idt77252_write_gp(card, gp | clktab[j++]);
  391. udelay(5);
  392. }
  393. idt77252_write_gp(card, gp | SAR_GP_EECS);
  394. udelay(5);
  395. return byte;
  396. }
  397. static void
  398. idt77252_eeprom_write_byte(struct idt77252_dev *card, u8 offset, u8 data)
  399. {
  400. u32 gp;
  401. int i, j;
  402. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  403. for (i = 0; i < sizeof(wrentab)/sizeof(wrentab[0]); i++) {
  404. idt77252_write_gp(card, gp | wrentab[i]);
  405. udelay(5);
  406. }
  407. idt77252_write_gp(card, gp | SAR_GP_EECS);
  408. udelay(5);
  409. for (i = 0; i < sizeof(wrtab)/sizeof(wrtab[0]); i++) {
  410. idt77252_write_gp(card, gp | wrtab[i]);
  411. udelay(5);
  412. }
  413. idt77252_write_gp(card, gp | SAR_GP_EECS);
  414. udelay(5);
  415. for (i = 0, j = 0; i < 8; i++) {
  416. idt77252_write_gp(card, gp | clktab[j++] |
  417. (offset & 1 ? SAR_GP_EEDO : 0));
  418. udelay(5);
  419. idt77252_write_gp(card, gp | clktab[j++] |
  420. (offset & 1 ? SAR_GP_EEDO : 0));
  421. udelay(5);
  422. offset >>= 1;
  423. }
  424. idt77252_write_gp(card, gp | SAR_GP_EECS);
  425. udelay(5);
  426. for (i = 0, j = 0; i < 8; i++) {
  427. idt77252_write_gp(card, gp | clktab[j++] |
  428. (data & 1 ? SAR_GP_EEDO : 0));
  429. udelay(5);
  430. idt77252_write_gp(card, gp | clktab[j++] |
  431. (data & 1 ? SAR_GP_EEDO : 0));
  432. udelay(5);
  433. data >>= 1;
  434. }
  435. idt77252_write_gp(card, gp | SAR_GP_EECS);
  436. udelay(5);
  437. }
  438. static void
  439. idt77252_eeprom_init(struct idt77252_dev *card)
  440. {
  441. u32 gp;
  442. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  443. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  444. udelay(5);
  445. idt77252_write_gp(card, gp | SAR_GP_EECS);
  446. udelay(5);
  447. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  448. udelay(5);
  449. idt77252_write_gp(card, gp | SAR_GP_EECS);
  450. udelay(5);
  451. }
  452. #endif /* HAVE_EEPROM */
  453. #ifdef CONFIG_ATM_IDT77252_DEBUG
  454. static void
  455. dump_tct(struct idt77252_dev *card, int index)
  456. {
  457. unsigned long tct;
  458. int i;
  459. tct = (unsigned long) (card->tct_base + index * SAR_SRAM_TCT_SIZE);
  460. printk("%s: TCT %x:", card->name, index);
  461. for (i = 0; i < 8; i++) {
  462. printk(" %08x", read_sram(card, tct + i));
  463. }
  464. printk("\n");
  465. }
  466. static void
  467. idt77252_tx_dump(struct idt77252_dev *card)
  468. {
  469. struct atm_vcc *vcc;
  470. struct vc_map *vc;
  471. int i;
  472. printk("%s\n", __FUNCTION__);
  473. for (i = 0; i < card->tct_size; i++) {
  474. vc = card->vcs[i];
  475. if (!vc)
  476. continue;
  477. vcc = NULL;
  478. if (vc->rx_vcc)
  479. vcc = vc->rx_vcc;
  480. else if (vc->tx_vcc)
  481. vcc = vc->tx_vcc;
  482. if (!vcc)
  483. continue;
  484. printk("%s: Connection %d:\n", card->name, vc->index);
  485. dump_tct(card, vc->index);
  486. }
  487. }
  488. #endif
  489. /*****************************************************************************/
  490. /* */
  491. /* SCQ Handling */
  492. /* */
  493. /*****************************************************************************/
  494. static int
  495. sb_pool_add(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  496. {
  497. struct sb_pool *pool = &card->sbpool[queue];
  498. int index;
  499. index = pool->index;
  500. while (pool->skb[index]) {
  501. index = (index + 1) & FBQ_MASK;
  502. if (index == pool->index)
  503. return -ENOBUFS;
  504. }
  505. pool->skb[index] = skb;
  506. IDT77252_PRV_POOL(skb) = POOL_HANDLE(queue, index);
  507. pool->index = (index + 1) & FBQ_MASK;
  508. return 0;
  509. }
  510. static void
  511. sb_pool_remove(struct idt77252_dev *card, struct sk_buff *skb)
  512. {
  513. unsigned int queue, index;
  514. u32 handle;
  515. handle = IDT77252_PRV_POOL(skb);
  516. queue = POOL_QUEUE(handle);
  517. if (queue > 3)
  518. return;
  519. index = POOL_INDEX(handle);
  520. if (index > FBQ_SIZE - 1)
  521. return;
  522. card->sbpool[queue].skb[index] = NULL;
  523. }
  524. static struct sk_buff *
  525. sb_pool_skb(struct idt77252_dev *card, u32 handle)
  526. {
  527. unsigned int queue, index;
  528. queue = POOL_QUEUE(handle);
  529. if (queue > 3)
  530. return NULL;
  531. index = POOL_INDEX(handle);
  532. if (index > FBQ_SIZE - 1)
  533. return NULL;
  534. return card->sbpool[queue].skb[index];
  535. }
  536. static struct scq_info *
  537. alloc_scq(struct idt77252_dev *card, int class)
  538. {
  539. struct scq_info *scq;
  540. scq = kzalloc(sizeof(struct scq_info), GFP_KERNEL);
  541. if (!scq)
  542. return NULL;
  543. scq->base = pci_alloc_consistent(card->pcidev, SCQ_SIZE,
  544. &scq->paddr);
  545. if (scq->base == NULL) {
  546. kfree(scq);
  547. return NULL;
  548. }
  549. memset(scq->base, 0, SCQ_SIZE);
  550. scq->next = scq->base;
  551. scq->last = scq->base + (SCQ_ENTRIES - 1);
  552. atomic_set(&scq->used, 0);
  553. spin_lock_init(&scq->lock);
  554. spin_lock_init(&scq->skblock);
  555. skb_queue_head_init(&scq->transmit);
  556. skb_queue_head_init(&scq->pending);
  557. TXPRINTK("idt77252: SCQ: base 0x%p, next 0x%p, last 0x%p, paddr %08llx\n",
  558. scq->base, scq->next, scq->last, (unsigned long long)scq->paddr);
  559. return scq;
  560. }
  561. static void
  562. free_scq(struct idt77252_dev *card, struct scq_info *scq)
  563. {
  564. struct sk_buff *skb;
  565. struct atm_vcc *vcc;
  566. pci_free_consistent(card->pcidev, SCQ_SIZE,
  567. scq->base, scq->paddr);
  568. while ((skb = skb_dequeue(&scq->transmit))) {
  569. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  570. skb->len, PCI_DMA_TODEVICE);
  571. vcc = ATM_SKB(skb)->vcc;
  572. if (vcc->pop)
  573. vcc->pop(vcc, skb);
  574. else
  575. dev_kfree_skb(skb);
  576. }
  577. while ((skb = skb_dequeue(&scq->pending))) {
  578. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  579. skb->len, PCI_DMA_TODEVICE);
  580. vcc = ATM_SKB(skb)->vcc;
  581. if (vcc->pop)
  582. vcc->pop(vcc, skb);
  583. else
  584. dev_kfree_skb(skb);
  585. }
  586. kfree(scq);
  587. }
  588. static int
  589. push_on_scq(struct idt77252_dev *card, struct vc_map *vc, struct sk_buff *skb)
  590. {
  591. struct scq_info *scq = vc->scq;
  592. unsigned long flags;
  593. struct scqe *tbd;
  594. int entries;
  595. TXPRINTK("%s: SCQ: next 0x%p\n", card->name, scq->next);
  596. atomic_inc(&scq->used);
  597. entries = atomic_read(&scq->used);
  598. if (entries > (SCQ_ENTRIES - 1)) {
  599. atomic_dec(&scq->used);
  600. goto out;
  601. }
  602. skb_queue_tail(&scq->transmit, skb);
  603. spin_lock_irqsave(&vc->lock, flags);
  604. if (vc->estimator) {
  605. struct atm_vcc *vcc = vc->tx_vcc;
  606. struct sock *sk = sk_atm(vcc);
  607. vc->estimator->cells += (skb->len + 47) / 48;
  608. if (atomic_read(&sk->sk_wmem_alloc) >
  609. (sk->sk_sndbuf >> 1)) {
  610. u32 cps = vc->estimator->maxcps;
  611. vc->estimator->cps = cps;
  612. vc->estimator->avcps = cps << 5;
  613. if (vc->lacr < vc->init_er) {
  614. vc->lacr = vc->init_er;
  615. writel(TCMDQ_LACR | (vc->lacr << 16) |
  616. vc->index, SAR_REG_TCMDQ);
  617. }
  618. }
  619. }
  620. spin_unlock_irqrestore(&vc->lock, flags);
  621. tbd = &IDT77252_PRV_TBD(skb);
  622. spin_lock_irqsave(&scq->lock, flags);
  623. scq->next->word_1 = cpu_to_le32(tbd->word_1 |
  624. SAR_TBD_TSIF | SAR_TBD_GTSI);
  625. scq->next->word_2 = cpu_to_le32(tbd->word_2);
  626. scq->next->word_3 = cpu_to_le32(tbd->word_3);
  627. scq->next->word_4 = cpu_to_le32(tbd->word_4);
  628. if (scq->next == scq->last)
  629. scq->next = scq->base;
  630. else
  631. scq->next++;
  632. write_sram(card, scq->scd,
  633. scq->paddr +
  634. (u32)((unsigned long)scq->next - (unsigned long)scq->base));
  635. spin_unlock_irqrestore(&scq->lock, flags);
  636. scq->trans_start = jiffies;
  637. if (test_and_clear_bit(VCF_IDLE, &vc->flags)) {
  638. writel(TCMDQ_START_LACR | (vc->lacr << 16) | vc->index,
  639. SAR_REG_TCMDQ);
  640. }
  641. TXPRINTK("%d entries in SCQ used (push).\n", atomic_read(&scq->used));
  642. XPRINTK("%s: SCQ (after push %2d) head = 0x%x, next = 0x%p.\n",
  643. card->name, atomic_read(&scq->used),
  644. read_sram(card, scq->scd + 1), scq->next);
  645. return 0;
  646. out:
  647. if (time_after(jiffies, scq->trans_start + HZ)) {
  648. printk("%s: Error pushing TBD for %d.%d\n",
  649. card->name, vc->tx_vcc->vpi, vc->tx_vcc->vci);
  650. #ifdef CONFIG_ATM_IDT77252_DEBUG
  651. idt77252_tx_dump(card);
  652. #endif
  653. scq->trans_start = jiffies;
  654. }
  655. return -ENOBUFS;
  656. }
  657. static void
  658. drain_scq(struct idt77252_dev *card, struct vc_map *vc)
  659. {
  660. struct scq_info *scq = vc->scq;
  661. struct sk_buff *skb;
  662. struct atm_vcc *vcc;
  663. TXPRINTK("%s: SCQ (before drain %2d) next = 0x%p.\n",
  664. card->name, atomic_read(&scq->used), scq->next);
  665. skb = skb_dequeue(&scq->transmit);
  666. if (skb) {
  667. TXPRINTK("%s: freeing skb at %p.\n", card->name, skb);
  668. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  669. skb->len, PCI_DMA_TODEVICE);
  670. vcc = ATM_SKB(skb)->vcc;
  671. if (vcc->pop)
  672. vcc->pop(vcc, skb);
  673. else
  674. dev_kfree_skb(skb);
  675. atomic_inc(&vcc->stats->tx);
  676. }
  677. atomic_dec(&scq->used);
  678. spin_lock(&scq->skblock);
  679. while ((skb = skb_dequeue(&scq->pending))) {
  680. if (push_on_scq(card, vc, skb)) {
  681. skb_queue_head(&vc->scq->pending, skb);
  682. break;
  683. }
  684. }
  685. spin_unlock(&scq->skblock);
  686. }
  687. static int
  688. queue_skb(struct idt77252_dev *card, struct vc_map *vc,
  689. struct sk_buff *skb, int oam)
  690. {
  691. struct atm_vcc *vcc;
  692. struct scqe *tbd;
  693. unsigned long flags;
  694. int error;
  695. int aal;
  696. if (skb->len == 0) {
  697. printk("%s: invalid skb->len (%d)\n", card->name, skb->len);
  698. return -EINVAL;
  699. }
  700. TXPRINTK("%s: Sending %d bytes of data.\n",
  701. card->name, skb->len);
  702. tbd = &IDT77252_PRV_TBD(skb);
  703. vcc = ATM_SKB(skb)->vcc;
  704. IDT77252_PRV_PADDR(skb) = pci_map_single(card->pcidev, skb->data,
  705. skb->len, PCI_DMA_TODEVICE);
  706. error = -EINVAL;
  707. if (oam) {
  708. if (skb->len != 52)
  709. goto errout;
  710. tbd->word_1 = SAR_TBD_OAM | ATM_CELL_PAYLOAD | SAR_TBD_EPDU;
  711. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  712. tbd->word_3 = 0x00000000;
  713. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  714. (skb->data[2] << 8) | (skb->data[3] << 0);
  715. if (test_bit(VCF_RSV, &vc->flags))
  716. vc = card->vcs[0];
  717. goto done;
  718. }
  719. if (test_bit(VCF_RSV, &vc->flags)) {
  720. printk("%s: Trying to transmit on reserved VC\n", card->name);
  721. goto errout;
  722. }
  723. aal = vcc->qos.aal;
  724. switch (aal) {
  725. case ATM_AAL0:
  726. case ATM_AAL34:
  727. if (skb->len > 52)
  728. goto errout;
  729. if (aal == ATM_AAL0)
  730. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL0 |
  731. ATM_CELL_PAYLOAD;
  732. else
  733. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL34 |
  734. ATM_CELL_PAYLOAD;
  735. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  736. tbd->word_3 = 0x00000000;
  737. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  738. (skb->data[2] << 8) | (skb->data[3] << 0);
  739. break;
  740. case ATM_AAL5:
  741. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL5 | skb->len;
  742. tbd->word_2 = IDT77252_PRV_PADDR(skb);
  743. tbd->word_3 = skb->len;
  744. tbd->word_4 = (vcc->vpi << SAR_TBD_VPI_SHIFT) |
  745. (vcc->vci << SAR_TBD_VCI_SHIFT);
  746. break;
  747. case ATM_AAL1:
  748. case ATM_AAL2:
  749. default:
  750. printk("%s: Traffic type not supported.\n", card->name);
  751. error = -EPROTONOSUPPORT;
  752. goto errout;
  753. }
  754. done:
  755. spin_lock_irqsave(&vc->scq->skblock, flags);
  756. skb_queue_tail(&vc->scq->pending, skb);
  757. while ((skb = skb_dequeue(&vc->scq->pending))) {
  758. if (push_on_scq(card, vc, skb)) {
  759. skb_queue_head(&vc->scq->pending, skb);
  760. break;
  761. }
  762. }
  763. spin_unlock_irqrestore(&vc->scq->skblock, flags);
  764. return 0;
  765. errout:
  766. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  767. skb->len, PCI_DMA_TODEVICE);
  768. return error;
  769. }
  770. static unsigned long
  771. get_free_scd(struct idt77252_dev *card, struct vc_map *vc)
  772. {
  773. int i;
  774. for (i = 0; i < card->scd_size; i++) {
  775. if (!card->scd2vc[i]) {
  776. card->scd2vc[i] = vc;
  777. vc->scd_index = i;
  778. return card->scd_base + i * SAR_SRAM_SCD_SIZE;
  779. }
  780. }
  781. return 0;
  782. }
  783. static void
  784. fill_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  785. {
  786. write_sram(card, scq->scd, scq->paddr);
  787. write_sram(card, scq->scd + 1, 0x00000000);
  788. write_sram(card, scq->scd + 2, 0xffffffff);
  789. write_sram(card, scq->scd + 3, 0x00000000);
  790. }
  791. static void
  792. clear_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  793. {
  794. return;
  795. }
  796. /*****************************************************************************/
  797. /* */
  798. /* RSQ Handling */
  799. /* */
  800. /*****************************************************************************/
  801. static int
  802. init_rsq(struct idt77252_dev *card)
  803. {
  804. struct rsq_entry *rsqe;
  805. card->rsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  806. &card->rsq.paddr);
  807. if (card->rsq.base == NULL) {
  808. printk("%s: can't allocate RSQ.\n", card->name);
  809. return -1;
  810. }
  811. memset(card->rsq.base, 0, RSQSIZE);
  812. card->rsq.last = card->rsq.base + RSQ_NUM_ENTRIES - 1;
  813. card->rsq.next = card->rsq.last;
  814. for (rsqe = card->rsq.base; rsqe <= card->rsq.last; rsqe++)
  815. rsqe->word_4 = 0;
  816. writel((unsigned long) card->rsq.last - (unsigned long) card->rsq.base,
  817. SAR_REG_RSQH);
  818. writel(card->rsq.paddr, SAR_REG_RSQB);
  819. IPRINTK("%s: RSQ base at 0x%lx (0x%x).\n", card->name,
  820. (unsigned long) card->rsq.base,
  821. readl(SAR_REG_RSQB));
  822. IPRINTK("%s: RSQ head = 0x%x, base = 0x%x, tail = 0x%x.\n",
  823. card->name,
  824. readl(SAR_REG_RSQH),
  825. readl(SAR_REG_RSQB),
  826. readl(SAR_REG_RSQT));
  827. return 0;
  828. }
  829. static void
  830. deinit_rsq(struct idt77252_dev *card)
  831. {
  832. pci_free_consistent(card->pcidev, RSQSIZE,
  833. card->rsq.base, card->rsq.paddr);
  834. }
  835. static void
  836. dequeue_rx(struct idt77252_dev *card, struct rsq_entry *rsqe)
  837. {
  838. struct atm_vcc *vcc;
  839. struct sk_buff *skb;
  840. struct rx_pool *rpp;
  841. struct vc_map *vc;
  842. u32 header, vpi, vci;
  843. u32 stat;
  844. int i;
  845. stat = le32_to_cpu(rsqe->word_4);
  846. if (stat & SAR_RSQE_IDLE) {
  847. RXPRINTK("%s: message about inactive connection.\n",
  848. card->name);
  849. return;
  850. }
  851. skb = sb_pool_skb(card, le32_to_cpu(rsqe->word_2));
  852. if (skb == NULL) {
  853. printk("%s: NULL skb in %s, rsqe: %08x %08x %08x %08x\n",
  854. card->name, __FUNCTION__,
  855. le32_to_cpu(rsqe->word_1), le32_to_cpu(rsqe->word_2),
  856. le32_to_cpu(rsqe->word_3), le32_to_cpu(rsqe->word_4));
  857. return;
  858. }
  859. header = le32_to_cpu(rsqe->word_1);
  860. vpi = (header >> 16) & 0x00ff;
  861. vci = (header >> 0) & 0xffff;
  862. RXPRINTK("%s: SDU for %d.%d received in buffer 0x%p (data 0x%p).\n",
  863. card->name, vpi, vci, skb, skb->data);
  864. if ((vpi >= (1 << card->vpibits)) || (vci != (vci & card->vcimask))) {
  865. printk("%s: SDU received for out-of-range vc %u.%u\n",
  866. card->name, vpi, vci);
  867. recycle_rx_skb(card, skb);
  868. return;
  869. }
  870. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  871. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  872. printk("%s: SDU received on non RX vc %u.%u\n",
  873. card->name, vpi, vci);
  874. recycle_rx_skb(card, skb);
  875. return;
  876. }
  877. vcc = vc->rx_vcc;
  878. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(skb),
  879. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  880. if ((vcc->qos.aal == ATM_AAL0) ||
  881. (vcc->qos.aal == ATM_AAL34)) {
  882. struct sk_buff *sb;
  883. unsigned char *cell;
  884. u32 aal0;
  885. cell = skb->data;
  886. for (i = (stat & SAR_RSQE_CELLCNT); i; i--) {
  887. if ((sb = dev_alloc_skb(64)) == NULL) {
  888. printk("%s: Can't allocate buffers for aal0.\n",
  889. card->name);
  890. atomic_add(i, &vcc->stats->rx_drop);
  891. break;
  892. }
  893. if (!atm_charge(vcc, sb->truesize)) {
  894. RXPRINTK("%s: atm_charge() dropped aal0 packets.\n",
  895. card->name);
  896. atomic_add(i - 1, &vcc->stats->rx_drop);
  897. dev_kfree_skb(sb);
  898. break;
  899. }
  900. aal0 = (vpi << ATM_HDR_VPI_SHIFT) |
  901. (vci << ATM_HDR_VCI_SHIFT);
  902. aal0 |= (stat & SAR_RSQE_EPDU) ? 0x00000002 : 0;
  903. aal0 |= (stat & SAR_RSQE_CLP) ? 0x00000001 : 0;
  904. *((u32 *) sb->data) = aal0;
  905. skb_put(sb, sizeof(u32));
  906. memcpy(skb_put(sb, ATM_CELL_PAYLOAD),
  907. cell, ATM_CELL_PAYLOAD);
  908. ATM_SKB(sb)->vcc = vcc;
  909. __net_timestamp(sb);
  910. vcc->push(vcc, sb);
  911. atomic_inc(&vcc->stats->rx);
  912. cell += ATM_CELL_PAYLOAD;
  913. }
  914. recycle_rx_skb(card, skb);
  915. return;
  916. }
  917. if (vcc->qos.aal != ATM_AAL5) {
  918. printk("%s: Unexpected AAL type in dequeue_rx(): %d.\n",
  919. card->name, vcc->qos.aal);
  920. recycle_rx_skb(card, skb);
  921. return;
  922. }
  923. skb->len = (stat & SAR_RSQE_CELLCNT) * ATM_CELL_PAYLOAD;
  924. rpp = &vc->rcv.rx_pool;
  925. rpp->len += skb->len;
  926. if (!rpp->count++)
  927. rpp->first = skb;
  928. *rpp->last = skb;
  929. rpp->last = &skb->next;
  930. if (stat & SAR_RSQE_EPDU) {
  931. unsigned char *l1l2;
  932. unsigned int len;
  933. l1l2 = (unsigned char *) ((unsigned long) skb->data + skb->len - 6);
  934. len = (l1l2[0] << 8) | l1l2[1];
  935. len = len ? len : 0x10000;
  936. RXPRINTK("%s: PDU has %d bytes.\n", card->name, len);
  937. if ((len + 8 > rpp->len) || (len + (47 + 8) < rpp->len)) {
  938. RXPRINTK("%s: AAL5 PDU size mismatch: %d != %d. "
  939. "(CDC: %08x)\n",
  940. card->name, len, rpp->len, readl(SAR_REG_CDC));
  941. recycle_rx_pool_skb(card, rpp);
  942. atomic_inc(&vcc->stats->rx_err);
  943. return;
  944. }
  945. if (stat & SAR_RSQE_CRC) {
  946. RXPRINTK("%s: AAL5 CRC error.\n", card->name);
  947. recycle_rx_pool_skb(card, rpp);
  948. atomic_inc(&vcc->stats->rx_err);
  949. return;
  950. }
  951. if (rpp->count > 1) {
  952. struct sk_buff *sb;
  953. skb = dev_alloc_skb(rpp->len);
  954. if (!skb) {
  955. RXPRINTK("%s: Can't alloc RX skb.\n",
  956. card->name);
  957. recycle_rx_pool_skb(card, rpp);
  958. atomic_inc(&vcc->stats->rx_err);
  959. return;
  960. }
  961. if (!atm_charge(vcc, skb->truesize)) {
  962. recycle_rx_pool_skb(card, rpp);
  963. dev_kfree_skb(skb);
  964. return;
  965. }
  966. sb = rpp->first;
  967. for (i = 0; i < rpp->count; i++) {
  968. memcpy(skb_put(skb, sb->len),
  969. sb->data, sb->len);
  970. sb = sb->next;
  971. }
  972. recycle_rx_pool_skb(card, rpp);
  973. skb_trim(skb, len);
  974. ATM_SKB(skb)->vcc = vcc;
  975. __net_timestamp(skb);
  976. vcc->push(vcc, skb);
  977. atomic_inc(&vcc->stats->rx);
  978. return;
  979. }
  980. skb->next = NULL;
  981. flush_rx_pool(card, rpp);
  982. if (!atm_charge(vcc, skb->truesize)) {
  983. recycle_rx_skb(card, skb);
  984. return;
  985. }
  986. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  987. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  988. sb_pool_remove(card, skb);
  989. skb_trim(skb, len);
  990. ATM_SKB(skb)->vcc = vcc;
  991. __net_timestamp(skb);
  992. vcc->push(vcc, skb);
  993. atomic_inc(&vcc->stats->rx);
  994. if (skb->truesize > SAR_FB_SIZE_3)
  995. add_rx_skb(card, 3, SAR_FB_SIZE_3, 1);
  996. else if (skb->truesize > SAR_FB_SIZE_2)
  997. add_rx_skb(card, 2, SAR_FB_SIZE_2, 1);
  998. else if (skb->truesize > SAR_FB_SIZE_1)
  999. add_rx_skb(card, 1, SAR_FB_SIZE_1, 1);
  1000. else
  1001. add_rx_skb(card, 0, SAR_FB_SIZE_0, 1);
  1002. return;
  1003. }
  1004. }
  1005. static void
  1006. idt77252_rx(struct idt77252_dev *card)
  1007. {
  1008. struct rsq_entry *rsqe;
  1009. if (card->rsq.next == card->rsq.last)
  1010. rsqe = card->rsq.base;
  1011. else
  1012. rsqe = card->rsq.next + 1;
  1013. if (!(le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID)) {
  1014. RXPRINTK("%s: no entry in RSQ.\n", card->name);
  1015. return;
  1016. }
  1017. do {
  1018. dequeue_rx(card, rsqe);
  1019. rsqe->word_4 = 0;
  1020. card->rsq.next = rsqe;
  1021. if (card->rsq.next == card->rsq.last)
  1022. rsqe = card->rsq.base;
  1023. else
  1024. rsqe = card->rsq.next + 1;
  1025. } while (le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID);
  1026. writel((unsigned long) card->rsq.next - (unsigned long) card->rsq.base,
  1027. SAR_REG_RSQH);
  1028. }
  1029. static void
  1030. idt77252_rx_raw(struct idt77252_dev *card)
  1031. {
  1032. struct sk_buff *queue;
  1033. u32 head, tail;
  1034. struct atm_vcc *vcc;
  1035. struct vc_map *vc;
  1036. struct sk_buff *sb;
  1037. if (card->raw_cell_head == NULL) {
  1038. u32 handle = le32_to_cpu(*(card->raw_cell_hnd + 1));
  1039. card->raw_cell_head = sb_pool_skb(card, handle);
  1040. }
  1041. queue = card->raw_cell_head;
  1042. if (!queue)
  1043. return;
  1044. head = IDT77252_PRV_PADDR(queue) + (queue->data - queue->head - 16);
  1045. tail = readl(SAR_REG_RAWCT);
  1046. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(queue),
  1047. queue->end - queue->head - 16,
  1048. PCI_DMA_FROMDEVICE);
  1049. while (head != tail) {
  1050. unsigned int vpi, vci, pti;
  1051. u32 header;
  1052. header = le32_to_cpu(*(u32 *) &queue->data[0]);
  1053. vpi = (header & ATM_HDR_VPI_MASK) >> ATM_HDR_VPI_SHIFT;
  1054. vci = (header & ATM_HDR_VCI_MASK) >> ATM_HDR_VCI_SHIFT;
  1055. pti = (header & ATM_HDR_PTI_MASK) >> ATM_HDR_PTI_SHIFT;
  1056. #ifdef CONFIG_ATM_IDT77252_DEBUG
  1057. if (debug & DBG_RAW_CELL) {
  1058. int i;
  1059. printk("%s: raw cell %x.%02x.%04x.%x.%x\n",
  1060. card->name, (header >> 28) & 0x000f,
  1061. (header >> 20) & 0x00ff,
  1062. (header >> 4) & 0xffff,
  1063. (header >> 1) & 0x0007,
  1064. (header >> 0) & 0x0001);
  1065. for (i = 16; i < 64; i++)
  1066. printk(" %02x", queue->data[i]);
  1067. printk("\n");
  1068. }
  1069. #endif
  1070. if (vpi >= (1<<card->vpibits) || vci >= (1<<card->vcibits)) {
  1071. RPRINTK("%s: SDU received for out-of-range vc %u.%u\n",
  1072. card->name, vpi, vci);
  1073. goto drop;
  1074. }
  1075. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1076. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  1077. RPRINTK("%s: SDU received on non RX vc %u.%u\n",
  1078. card->name, vpi, vci);
  1079. goto drop;
  1080. }
  1081. vcc = vc->rx_vcc;
  1082. if (vcc->qos.aal != ATM_AAL0) {
  1083. RPRINTK("%s: raw cell for non AAL0 vc %u.%u\n",
  1084. card->name, vpi, vci);
  1085. atomic_inc(&vcc->stats->rx_drop);
  1086. goto drop;
  1087. }
  1088. if ((sb = dev_alloc_skb(64)) == NULL) {
  1089. printk("%s: Can't allocate buffers for AAL0.\n",
  1090. card->name);
  1091. atomic_inc(&vcc->stats->rx_err);
  1092. goto drop;
  1093. }
  1094. if (!atm_charge(vcc, sb->truesize)) {
  1095. RXPRINTK("%s: atm_charge() dropped AAL0 packets.\n",
  1096. card->name);
  1097. dev_kfree_skb(sb);
  1098. goto drop;
  1099. }
  1100. *((u32 *) sb->data) = header;
  1101. skb_put(sb, sizeof(u32));
  1102. memcpy(skb_put(sb, ATM_CELL_PAYLOAD), &(queue->data[16]),
  1103. ATM_CELL_PAYLOAD);
  1104. ATM_SKB(sb)->vcc = vcc;
  1105. __net_timestamp(sb);
  1106. vcc->push(vcc, sb);
  1107. atomic_inc(&vcc->stats->rx);
  1108. drop:
  1109. skb_pull(queue, 64);
  1110. head = IDT77252_PRV_PADDR(queue)
  1111. + (queue->data - queue->head - 16);
  1112. if (queue->len < 128) {
  1113. struct sk_buff *next;
  1114. u32 handle;
  1115. head = le32_to_cpu(*(u32 *) &queue->data[0]);
  1116. handle = le32_to_cpu(*(u32 *) &queue->data[4]);
  1117. next = sb_pool_skb(card, handle);
  1118. recycle_rx_skb(card, queue);
  1119. if (next) {
  1120. card->raw_cell_head = next;
  1121. queue = card->raw_cell_head;
  1122. pci_dma_sync_single_for_cpu(card->pcidev,
  1123. IDT77252_PRV_PADDR(queue),
  1124. queue->end - queue->data,
  1125. PCI_DMA_FROMDEVICE);
  1126. } else {
  1127. card->raw_cell_head = NULL;
  1128. printk("%s: raw cell queue overrun\n",
  1129. card->name);
  1130. break;
  1131. }
  1132. }
  1133. }
  1134. }
  1135. /*****************************************************************************/
  1136. /* */
  1137. /* TSQ Handling */
  1138. /* */
  1139. /*****************************************************************************/
  1140. static int
  1141. init_tsq(struct idt77252_dev *card)
  1142. {
  1143. struct tsq_entry *tsqe;
  1144. card->tsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  1145. &card->tsq.paddr);
  1146. if (card->tsq.base == NULL) {
  1147. printk("%s: can't allocate TSQ.\n", card->name);
  1148. return -1;
  1149. }
  1150. memset(card->tsq.base, 0, TSQSIZE);
  1151. card->tsq.last = card->tsq.base + TSQ_NUM_ENTRIES - 1;
  1152. card->tsq.next = card->tsq.last;
  1153. for (tsqe = card->tsq.base; tsqe <= card->tsq.last; tsqe++)
  1154. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1155. writel(card->tsq.paddr, SAR_REG_TSQB);
  1156. writel((unsigned long) card->tsq.next - (unsigned long) card->tsq.base,
  1157. SAR_REG_TSQH);
  1158. return 0;
  1159. }
  1160. static void
  1161. deinit_tsq(struct idt77252_dev *card)
  1162. {
  1163. pci_free_consistent(card->pcidev, TSQSIZE,
  1164. card->tsq.base, card->tsq.paddr);
  1165. }
  1166. static void
  1167. idt77252_tx(struct idt77252_dev *card)
  1168. {
  1169. struct tsq_entry *tsqe;
  1170. unsigned int vpi, vci;
  1171. struct vc_map *vc;
  1172. u32 conn, stat;
  1173. if (card->tsq.next == card->tsq.last)
  1174. tsqe = card->tsq.base;
  1175. else
  1176. tsqe = card->tsq.next + 1;
  1177. TXPRINTK("idt77252_tx: tsq %p: base %p, next %p, last %p\n", tsqe,
  1178. card->tsq.base, card->tsq.next, card->tsq.last);
  1179. TXPRINTK("idt77252_tx: tsqb %08x, tsqt %08x, tsqh %08x, \n",
  1180. readl(SAR_REG_TSQB),
  1181. readl(SAR_REG_TSQT),
  1182. readl(SAR_REG_TSQH));
  1183. stat = le32_to_cpu(tsqe->word_2);
  1184. if (stat & SAR_TSQE_INVALID)
  1185. return;
  1186. do {
  1187. TXPRINTK("tsqe: 0x%p [0x%08x 0x%08x]\n", tsqe,
  1188. le32_to_cpu(tsqe->word_1),
  1189. le32_to_cpu(tsqe->word_2));
  1190. switch (stat & SAR_TSQE_TYPE) {
  1191. case SAR_TSQE_TYPE_TIMER:
  1192. TXPRINTK("%s: Timer RollOver detected.\n", card->name);
  1193. break;
  1194. case SAR_TSQE_TYPE_IDLE:
  1195. conn = le32_to_cpu(tsqe->word_1);
  1196. if (SAR_TSQE_TAG(stat) == 0x10) {
  1197. #ifdef NOTDEF
  1198. printk("%s: Connection %d halted.\n",
  1199. card->name,
  1200. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1201. #endif
  1202. break;
  1203. }
  1204. vc = card->vcs[conn & 0x1fff];
  1205. if (!vc) {
  1206. printk("%s: could not find VC from conn %d\n",
  1207. card->name, conn & 0x1fff);
  1208. break;
  1209. }
  1210. printk("%s: Connection %d IDLE.\n",
  1211. card->name, vc->index);
  1212. set_bit(VCF_IDLE, &vc->flags);
  1213. break;
  1214. case SAR_TSQE_TYPE_TSR:
  1215. conn = le32_to_cpu(tsqe->word_1);
  1216. vc = card->vcs[conn & 0x1fff];
  1217. if (!vc) {
  1218. printk("%s: no VC at index %d\n",
  1219. card->name,
  1220. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1221. break;
  1222. }
  1223. drain_scq(card, vc);
  1224. break;
  1225. case SAR_TSQE_TYPE_TBD_COMP:
  1226. conn = le32_to_cpu(tsqe->word_1);
  1227. vpi = (conn >> SAR_TBD_VPI_SHIFT) & 0x00ff;
  1228. vci = (conn >> SAR_TBD_VCI_SHIFT) & 0xffff;
  1229. if (vpi >= (1 << card->vpibits) ||
  1230. vci >= (1 << card->vcibits)) {
  1231. printk("%s: TBD complete: "
  1232. "out of range VPI.VCI %u.%u\n",
  1233. card->name, vpi, vci);
  1234. break;
  1235. }
  1236. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1237. if (!vc) {
  1238. printk("%s: TBD complete: "
  1239. "no VC at VPI.VCI %u.%u\n",
  1240. card->name, vpi, vci);
  1241. break;
  1242. }
  1243. drain_scq(card, vc);
  1244. break;
  1245. }
  1246. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1247. card->tsq.next = tsqe;
  1248. if (card->tsq.next == card->tsq.last)
  1249. tsqe = card->tsq.base;
  1250. else
  1251. tsqe = card->tsq.next + 1;
  1252. TXPRINTK("tsqe: %p: base %p, next %p, last %p\n", tsqe,
  1253. card->tsq.base, card->tsq.next, card->tsq.last);
  1254. stat = le32_to_cpu(tsqe->word_2);
  1255. } while (!(stat & SAR_TSQE_INVALID));
  1256. writel((unsigned long)card->tsq.next - (unsigned long)card->tsq.base,
  1257. SAR_REG_TSQH);
  1258. XPRINTK("idt77252_tx-after writel%d: TSQ head = 0x%x, tail = 0x%x, next = 0x%p.\n",
  1259. card->index, readl(SAR_REG_TSQH),
  1260. readl(SAR_REG_TSQT), card->tsq.next);
  1261. }
  1262. static void
  1263. tst_timer(unsigned long data)
  1264. {
  1265. struct idt77252_dev *card = (struct idt77252_dev *)data;
  1266. unsigned long base, idle, jump;
  1267. unsigned long flags;
  1268. u32 pc;
  1269. int e;
  1270. spin_lock_irqsave(&card->tst_lock, flags);
  1271. base = card->tst[card->tst_index];
  1272. idle = card->tst[card->tst_index ^ 1];
  1273. if (test_bit(TST_SWITCH_WAIT, &card->tst_state)) {
  1274. jump = base + card->tst_size - 2;
  1275. pc = readl(SAR_REG_NOW) >> 2;
  1276. if ((pc ^ idle) & ~(card->tst_size - 1)) {
  1277. mod_timer(&card->tst_timer, jiffies + 1);
  1278. goto out;
  1279. }
  1280. clear_bit(TST_SWITCH_WAIT, &card->tst_state);
  1281. card->tst_index ^= 1;
  1282. write_sram(card, jump, TSTE_OPC_JMP | (base << 2));
  1283. base = card->tst[card->tst_index];
  1284. idle = card->tst[card->tst_index ^ 1];
  1285. for (e = 0; e < card->tst_size - 2; e++) {
  1286. if (card->soft_tst[e].tste & TSTE_PUSH_IDLE) {
  1287. write_sram(card, idle + e,
  1288. card->soft_tst[e].tste & TSTE_MASK);
  1289. card->soft_tst[e].tste &= ~(TSTE_PUSH_IDLE);
  1290. }
  1291. }
  1292. }
  1293. if (test_and_clear_bit(TST_SWITCH_PENDING, &card->tst_state)) {
  1294. for (e = 0; e < card->tst_size - 2; e++) {
  1295. if (card->soft_tst[e].tste & TSTE_PUSH_ACTIVE) {
  1296. write_sram(card, idle + e,
  1297. card->soft_tst[e].tste & TSTE_MASK);
  1298. card->soft_tst[e].tste &= ~(TSTE_PUSH_ACTIVE);
  1299. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1300. }
  1301. }
  1302. jump = base + card->tst_size - 2;
  1303. write_sram(card, jump, TSTE_OPC_NULL);
  1304. set_bit(TST_SWITCH_WAIT, &card->tst_state);
  1305. mod_timer(&card->tst_timer, jiffies + 1);
  1306. }
  1307. out:
  1308. spin_unlock_irqrestore(&card->tst_lock, flags);
  1309. }
  1310. static int
  1311. __fill_tst(struct idt77252_dev *card, struct vc_map *vc,
  1312. int n, unsigned int opc)
  1313. {
  1314. unsigned long cl, avail;
  1315. unsigned long idle;
  1316. int e, r;
  1317. u32 data;
  1318. avail = card->tst_size - 2;
  1319. for (e = 0; e < avail; e++) {
  1320. if (card->soft_tst[e].vc == NULL)
  1321. break;
  1322. }
  1323. if (e >= avail) {
  1324. printk("%s: No free TST entries found\n", card->name);
  1325. return -1;
  1326. }
  1327. NPRINTK("%s: conn %d: first TST entry at %d.\n",
  1328. card->name, vc ? vc->index : -1, e);
  1329. r = n;
  1330. cl = avail;
  1331. data = opc & TSTE_OPC_MASK;
  1332. if (vc && (opc != TSTE_OPC_NULL))
  1333. data = opc | vc->index;
  1334. idle = card->tst[card->tst_index ^ 1];
  1335. /*
  1336. * Fill Soft TST.
  1337. */
  1338. while (r > 0) {
  1339. if ((cl >= avail) && (card->soft_tst[e].vc == NULL)) {
  1340. if (vc)
  1341. card->soft_tst[e].vc = vc;
  1342. else
  1343. card->soft_tst[e].vc = (void *)-1;
  1344. card->soft_tst[e].tste = data;
  1345. if (timer_pending(&card->tst_timer))
  1346. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1347. else {
  1348. write_sram(card, idle + e, data);
  1349. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1350. }
  1351. cl -= card->tst_size;
  1352. r--;
  1353. }
  1354. if (++e == avail)
  1355. e = 0;
  1356. cl += n;
  1357. }
  1358. return 0;
  1359. }
  1360. static int
  1361. fill_tst(struct idt77252_dev *card, struct vc_map *vc, int n, unsigned int opc)
  1362. {
  1363. unsigned long flags;
  1364. int res;
  1365. spin_lock_irqsave(&card->tst_lock, flags);
  1366. res = __fill_tst(card, vc, n, opc);
  1367. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1368. if (!timer_pending(&card->tst_timer))
  1369. mod_timer(&card->tst_timer, jiffies + 1);
  1370. spin_unlock_irqrestore(&card->tst_lock, flags);
  1371. return res;
  1372. }
  1373. static int
  1374. __clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1375. {
  1376. unsigned long idle;
  1377. int e;
  1378. idle = card->tst[card->tst_index ^ 1];
  1379. for (e = 0; e < card->tst_size - 2; e++) {
  1380. if (card->soft_tst[e].vc == vc) {
  1381. card->soft_tst[e].vc = NULL;
  1382. card->soft_tst[e].tste = TSTE_OPC_VAR;
  1383. if (timer_pending(&card->tst_timer))
  1384. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1385. else {
  1386. write_sram(card, idle + e, TSTE_OPC_VAR);
  1387. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1388. }
  1389. }
  1390. }
  1391. return 0;
  1392. }
  1393. static int
  1394. clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1395. {
  1396. unsigned long flags;
  1397. int res;
  1398. spin_lock_irqsave(&card->tst_lock, flags);
  1399. res = __clear_tst(card, vc);
  1400. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1401. if (!timer_pending(&card->tst_timer))
  1402. mod_timer(&card->tst_timer, jiffies + 1);
  1403. spin_unlock_irqrestore(&card->tst_lock, flags);
  1404. return res;
  1405. }
  1406. static int
  1407. change_tst(struct idt77252_dev *card, struct vc_map *vc,
  1408. int n, unsigned int opc)
  1409. {
  1410. unsigned long flags;
  1411. int res;
  1412. spin_lock_irqsave(&card->tst_lock, flags);
  1413. __clear_tst(card, vc);
  1414. res = __fill_tst(card, vc, n, opc);
  1415. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1416. if (!timer_pending(&card->tst_timer))
  1417. mod_timer(&card->tst_timer, jiffies + 1);
  1418. spin_unlock_irqrestore(&card->tst_lock, flags);
  1419. return res;
  1420. }
  1421. static int
  1422. set_tct(struct idt77252_dev *card, struct vc_map *vc)
  1423. {
  1424. unsigned long tct;
  1425. tct = (unsigned long) (card->tct_base + vc->index * SAR_SRAM_TCT_SIZE);
  1426. switch (vc->class) {
  1427. case SCHED_CBR:
  1428. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1429. card->name, tct, vc->scq->scd);
  1430. write_sram(card, tct + 0, TCT_CBR | vc->scq->scd);
  1431. write_sram(card, tct + 1, 0);
  1432. write_sram(card, tct + 2, 0);
  1433. write_sram(card, tct + 3, 0);
  1434. write_sram(card, tct + 4, 0);
  1435. write_sram(card, tct + 5, 0);
  1436. write_sram(card, tct + 6, 0);
  1437. write_sram(card, tct + 7, 0);
  1438. break;
  1439. case SCHED_UBR:
  1440. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1441. card->name, tct, vc->scq->scd);
  1442. write_sram(card, tct + 0, TCT_UBR | vc->scq->scd);
  1443. write_sram(card, tct + 1, 0);
  1444. write_sram(card, tct + 2, TCT_TSIF);
  1445. write_sram(card, tct + 3, TCT_HALT | TCT_IDLE);
  1446. write_sram(card, tct + 4, 0);
  1447. write_sram(card, tct + 5, vc->init_er);
  1448. write_sram(card, tct + 6, 0);
  1449. write_sram(card, tct + 7, TCT_FLAG_UBR);
  1450. break;
  1451. case SCHED_VBR:
  1452. case SCHED_ABR:
  1453. default:
  1454. return -ENOSYS;
  1455. }
  1456. return 0;
  1457. }
  1458. /*****************************************************************************/
  1459. /* */
  1460. /* FBQ Handling */
  1461. /* */
  1462. /*****************************************************************************/
  1463. static __inline__ int
  1464. idt77252_fbq_level(struct idt77252_dev *card, int queue)
  1465. {
  1466. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) & 0x0f;
  1467. }
  1468. static __inline__ int
  1469. idt77252_fbq_full(struct idt77252_dev *card, int queue)
  1470. {
  1471. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) == 0x0f;
  1472. }
  1473. static int
  1474. push_rx_skb(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  1475. {
  1476. unsigned long flags;
  1477. u32 handle;
  1478. u32 addr;
  1479. skb->data = skb->tail = skb->head;
  1480. skb->len = 0;
  1481. skb_reserve(skb, 16);
  1482. switch (queue) {
  1483. case 0:
  1484. skb_put(skb, SAR_FB_SIZE_0);
  1485. break;
  1486. case 1:
  1487. skb_put(skb, SAR_FB_SIZE_1);
  1488. break;
  1489. case 2:
  1490. skb_put(skb, SAR_FB_SIZE_2);
  1491. break;
  1492. case 3:
  1493. skb_put(skb, SAR_FB_SIZE_3);
  1494. break;
  1495. default:
  1496. dev_kfree_skb(skb);
  1497. return -1;
  1498. }
  1499. if (idt77252_fbq_full(card, queue))
  1500. return -1;
  1501. memset(&skb->data[(skb->len & ~(0x3f)) - 64], 0, 2 * sizeof(u32));
  1502. handle = IDT77252_PRV_POOL(skb);
  1503. addr = IDT77252_PRV_PADDR(skb);
  1504. spin_lock_irqsave(&card->cmd_lock, flags);
  1505. writel(handle, card->fbq[queue]);
  1506. writel(addr, card->fbq[queue]);
  1507. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1508. return 0;
  1509. }
  1510. static void
  1511. add_rx_skb(struct idt77252_dev *card, int queue,
  1512. unsigned int size, unsigned int count)
  1513. {
  1514. struct sk_buff *skb;
  1515. dma_addr_t paddr;
  1516. u32 handle;
  1517. while (count--) {
  1518. skb = dev_alloc_skb(size);
  1519. if (!skb)
  1520. return;
  1521. if (sb_pool_add(card, skb, queue)) {
  1522. printk("%s: SB POOL full\n", __FUNCTION__);
  1523. goto outfree;
  1524. }
  1525. paddr = pci_map_single(card->pcidev, skb->data,
  1526. skb->end - skb->data,
  1527. PCI_DMA_FROMDEVICE);
  1528. IDT77252_PRV_PADDR(skb) = paddr;
  1529. if (push_rx_skb(card, skb, queue)) {
  1530. printk("%s: FB QUEUE full\n", __FUNCTION__);
  1531. goto outunmap;
  1532. }
  1533. }
  1534. return;
  1535. outunmap:
  1536. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1537. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  1538. handle = IDT77252_PRV_POOL(skb);
  1539. card->sbpool[POOL_QUEUE(handle)].skb[POOL_INDEX(handle)] = NULL;
  1540. outfree:
  1541. dev_kfree_skb(skb);
  1542. }
  1543. static void
  1544. recycle_rx_skb(struct idt77252_dev *card, struct sk_buff *skb)
  1545. {
  1546. u32 handle = IDT77252_PRV_POOL(skb);
  1547. int err;
  1548. pci_dma_sync_single_for_device(card->pcidev, IDT77252_PRV_PADDR(skb),
  1549. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  1550. err = push_rx_skb(card, skb, POOL_QUEUE(handle));
  1551. if (err) {
  1552. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1553. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  1554. sb_pool_remove(card, skb);
  1555. dev_kfree_skb(skb);
  1556. }
  1557. }
  1558. static void
  1559. flush_rx_pool(struct idt77252_dev *card, struct rx_pool *rpp)
  1560. {
  1561. rpp->len = 0;
  1562. rpp->count = 0;
  1563. rpp->first = NULL;
  1564. rpp->last = &rpp->first;
  1565. }
  1566. static void
  1567. recycle_rx_pool_skb(struct idt77252_dev *card, struct rx_pool *rpp)
  1568. {
  1569. struct sk_buff *skb, *next;
  1570. int i;
  1571. skb = rpp->first;
  1572. for (i = 0; i < rpp->count; i++) {
  1573. next = skb->next;
  1574. skb->next = NULL;
  1575. recycle_rx_skb(card, skb);
  1576. skb = next;
  1577. }
  1578. flush_rx_pool(card, rpp);
  1579. }
  1580. /*****************************************************************************/
  1581. /* */
  1582. /* ATM Interface */
  1583. /* */
  1584. /*****************************************************************************/
  1585. static void
  1586. idt77252_phy_put(struct atm_dev *dev, unsigned char value, unsigned long addr)
  1587. {
  1588. write_utility(dev->dev_data, 0x100 + (addr & 0x1ff), value);
  1589. }
  1590. static unsigned char
  1591. idt77252_phy_get(struct atm_dev *dev, unsigned long addr)
  1592. {
  1593. return read_utility(dev->dev_data, 0x100 + (addr & 0x1ff));
  1594. }
  1595. static inline int
  1596. idt77252_send_skb(struct atm_vcc *vcc, struct sk_buff *skb, int oam)
  1597. {
  1598. struct atm_dev *dev = vcc->dev;
  1599. struct idt77252_dev *card = dev->dev_data;
  1600. struct vc_map *vc = vcc->dev_data;
  1601. int err;
  1602. if (vc == NULL) {
  1603. printk("%s: NULL connection in send().\n", card->name);
  1604. atomic_inc(&vcc->stats->tx_err);
  1605. dev_kfree_skb(skb);
  1606. return -EINVAL;
  1607. }
  1608. if (!test_bit(VCF_TX, &vc->flags)) {
  1609. printk("%s: Trying to transmit on a non-tx VC.\n", card->name);
  1610. atomic_inc(&vcc->stats->tx_err);
  1611. dev_kfree_skb(skb);
  1612. return -EINVAL;
  1613. }
  1614. switch (vcc->qos.aal) {
  1615. case ATM_AAL0:
  1616. case ATM_AAL1:
  1617. case ATM_AAL5:
  1618. break;
  1619. default:
  1620. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1621. atomic_inc(&vcc->stats->tx_err);
  1622. dev_kfree_skb(skb);
  1623. return -EINVAL;
  1624. }
  1625. if (skb_shinfo(skb)->nr_frags != 0) {
  1626. printk("%s: No scatter-gather yet.\n", card->name);
  1627. atomic_inc(&vcc->stats->tx_err);
  1628. dev_kfree_skb(skb);
  1629. return -EINVAL;
  1630. }
  1631. ATM_SKB(skb)->vcc = vcc;
  1632. err = queue_skb(card, vc, skb, oam);
  1633. if (err) {
  1634. atomic_inc(&vcc->stats->tx_err);
  1635. dev_kfree_skb(skb);
  1636. return err;
  1637. }
  1638. return 0;
  1639. }
  1640. int
  1641. idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb)
  1642. {
  1643. return idt77252_send_skb(vcc, skb, 0);
  1644. }
  1645. static int
  1646. idt77252_send_oam(struct atm_vcc *vcc, void *cell, int flags)
  1647. {
  1648. struct atm_dev *dev = vcc->dev;
  1649. struct idt77252_dev *card = dev->dev_data;
  1650. struct sk_buff *skb;
  1651. skb = dev_alloc_skb(64);
  1652. if (!skb) {
  1653. printk("%s: Out of memory in send_oam().\n", card->name);
  1654. atomic_inc(&vcc->stats->tx_err);
  1655. return -ENOMEM;
  1656. }
  1657. atomic_add(skb->truesize, &sk_atm(vcc)->sk_wmem_alloc);
  1658. memcpy(skb_put(skb, 52), cell, 52);
  1659. return idt77252_send_skb(vcc, skb, 1);
  1660. }
  1661. static __inline__ unsigned int
  1662. idt77252_fls(unsigned int x)
  1663. {
  1664. int r = 1;
  1665. if (x == 0)
  1666. return 0;
  1667. if (x & 0xffff0000) {
  1668. x >>= 16;
  1669. r += 16;
  1670. }
  1671. if (x & 0xff00) {
  1672. x >>= 8;
  1673. r += 8;
  1674. }
  1675. if (x & 0xf0) {
  1676. x >>= 4;
  1677. r += 4;
  1678. }
  1679. if (x & 0xc) {
  1680. x >>= 2;
  1681. r += 2;
  1682. }
  1683. if (x & 0x2)
  1684. r += 1;
  1685. return r;
  1686. }
  1687. static u16
  1688. idt77252_int_to_atmfp(unsigned int rate)
  1689. {
  1690. u16 m, e;
  1691. if (rate == 0)
  1692. return 0;
  1693. e = idt77252_fls(rate) - 1;
  1694. if (e < 9)
  1695. m = (rate - (1 << e)) << (9 - e);
  1696. else if (e == 9)
  1697. m = (rate - (1 << e));
  1698. else /* e > 9 */
  1699. m = (rate - (1 << e)) >> (e - 9);
  1700. return 0x4000 | (e << 9) | m;
  1701. }
  1702. static u8
  1703. idt77252_rate_logindex(struct idt77252_dev *card, int pcr)
  1704. {
  1705. u16 afp;
  1706. afp = idt77252_int_to_atmfp(pcr < 0 ? -pcr : pcr);
  1707. if (pcr < 0)
  1708. return rate_to_log[(afp >> 5) & 0x1ff];
  1709. return rate_to_log[((afp >> 5) + 1) & 0x1ff];
  1710. }
  1711. static void
  1712. idt77252_est_timer(unsigned long data)
  1713. {
  1714. struct vc_map *vc = (struct vc_map *)data;
  1715. struct idt77252_dev *card = vc->card;
  1716. struct rate_estimator *est;
  1717. unsigned long flags;
  1718. u32 rate, cps;
  1719. u64 ncells;
  1720. u8 lacr;
  1721. spin_lock_irqsave(&vc->lock, flags);
  1722. est = vc->estimator;
  1723. if (!est)
  1724. goto out;
  1725. ncells = est->cells;
  1726. rate = ((u32)(ncells - est->last_cells)) << (7 - est->interval);
  1727. est->last_cells = ncells;
  1728. est->avcps += ((long)rate - (long)est->avcps) >> est->ewma_log;
  1729. est->cps = (est->avcps + 0x1f) >> 5;
  1730. cps = est->cps;
  1731. if (cps < (est->maxcps >> 4))
  1732. cps = est->maxcps >> 4;
  1733. lacr = idt77252_rate_logindex(card, cps);
  1734. if (lacr > vc->max_er)
  1735. lacr = vc->max_er;
  1736. if (lacr != vc->lacr) {
  1737. vc->lacr = lacr;
  1738. writel(TCMDQ_LACR|(vc->lacr << 16)|vc->index, SAR_REG_TCMDQ);
  1739. }
  1740. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1741. add_timer(&est->timer);
  1742. out:
  1743. spin_unlock_irqrestore(&vc->lock, flags);
  1744. }
  1745. static struct rate_estimator *
  1746. idt77252_init_est(struct vc_map *vc, int pcr)
  1747. {
  1748. struct rate_estimator *est;
  1749. est = kzalloc(sizeof(struct rate_estimator), GFP_KERNEL);
  1750. if (!est)
  1751. return NULL;
  1752. est->maxcps = pcr < 0 ? -pcr : pcr;
  1753. est->cps = est->maxcps;
  1754. est->avcps = est->cps << 5;
  1755. est->interval = 2; /* XXX: make this configurable */
  1756. est->ewma_log = 2; /* XXX: make this configurable */
  1757. init_timer(&est->timer);
  1758. est->timer.data = (unsigned long)vc;
  1759. est->timer.function = idt77252_est_timer;
  1760. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1761. add_timer(&est->timer);
  1762. return est;
  1763. }
  1764. static int
  1765. idt77252_init_cbr(struct idt77252_dev *card, struct vc_map *vc,
  1766. struct atm_vcc *vcc, struct atm_qos *qos)
  1767. {
  1768. int tst_free, tst_used, tst_entries;
  1769. unsigned long tmpl, modl;
  1770. int tcr, tcra;
  1771. if ((qos->txtp.max_pcr == 0) &&
  1772. (qos->txtp.pcr == 0) && (qos->txtp.min_pcr == 0)) {
  1773. printk("%s: trying to open a CBR VC with cell rate = 0\n",
  1774. card->name);
  1775. return -EINVAL;
  1776. }
  1777. tst_used = 0;
  1778. tst_free = card->tst_free;
  1779. if (test_bit(VCF_TX, &vc->flags))
  1780. tst_used = vc->ntste;
  1781. tst_free += tst_used;
  1782. tcr = atm_pcr_goal(&qos->txtp);
  1783. tcra = tcr >= 0 ? tcr : -tcr;
  1784. TXPRINTK("%s: CBR target cell rate = %d\n", card->name, tcra);
  1785. tmpl = (unsigned long) tcra * ((unsigned long) card->tst_size - 2);
  1786. modl = tmpl % (unsigned long)card->utopia_pcr;
  1787. tst_entries = (int) (tmpl / card->utopia_pcr);
  1788. if (tcr > 0) {
  1789. if (modl > 0)
  1790. tst_entries++;
  1791. } else if (tcr == 0) {
  1792. tst_entries = tst_free - SAR_TST_RESERVED;
  1793. if (tst_entries <= 0) {
  1794. printk("%s: no CBR bandwidth free.\n", card->name);
  1795. return -ENOSR;
  1796. }
  1797. }
  1798. if (tst_entries == 0) {
  1799. printk("%s: selected CBR bandwidth < granularity.\n",
  1800. card->name);
  1801. return -EINVAL;
  1802. }
  1803. if (tst_entries > (tst_free - SAR_TST_RESERVED)) {
  1804. printk("%s: not enough CBR bandwidth free.\n", card->name);
  1805. return -ENOSR;
  1806. }
  1807. vc->ntste = tst_entries;
  1808. card->tst_free = tst_free - tst_entries;
  1809. if (test_bit(VCF_TX, &vc->flags)) {
  1810. if (tst_used == tst_entries)
  1811. return 0;
  1812. OPRINTK("%s: modify %d -> %d entries in TST.\n",
  1813. card->name, tst_used, tst_entries);
  1814. change_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1815. return 0;
  1816. }
  1817. OPRINTK("%s: setting %d entries in TST.\n", card->name, tst_entries);
  1818. fill_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1819. return 0;
  1820. }
  1821. static int
  1822. idt77252_init_ubr(struct idt77252_dev *card, struct vc_map *vc,
  1823. struct atm_vcc *vcc, struct atm_qos *qos)
  1824. {
  1825. unsigned long flags;
  1826. int tcr;
  1827. spin_lock_irqsave(&vc->lock, flags);
  1828. if (vc->estimator) {
  1829. del_timer(&vc->estimator->timer);
  1830. kfree(vc->estimator);
  1831. vc->estimator = NULL;
  1832. }
  1833. spin_unlock_irqrestore(&vc->lock, flags);
  1834. tcr = atm_pcr_goal(&qos->txtp);
  1835. if (tcr == 0)
  1836. tcr = card->link_pcr;
  1837. vc->estimator = idt77252_init_est(vc, tcr);
  1838. vc->class = SCHED_UBR;
  1839. vc->init_er = idt77252_rate_logindex(card, tcr);
  1840. vc->lacr = vc->init_er;
  1841. if (tcr < 0)
  1842. vc->max_er = vc->init_er;
  1843. else
  1844. vc->max_er = 0xff;
  1845. return 0;
  1846. }
  1847. static int
  1848. idt77252_init_tx(struct idt77252_dev *card, struct vc_map *vc,
  1849. struct atm_vcc *vcc, struct atm_qos *qos)
  1850. {
  1851. int error;
  1852. if (test_bit(VCF_TX, &vc->flags))
  1853. return -EBUSY;
  1854. switch (qos->txtp.traffic_class) {
  1855. case ATM_CBR:
  1856. vc->class = SCHED_CBR;
  1857. break;
  1858. case ATM_UBR:
  1859. vc->class = SCHED_UBR;
  1860. break;
  1861. case ATM_VBR:
  1862. case ATM_ABR:
  1863. default:
  1864. return -EPROTONOSUPPORT;
  1865. }
  1866. vc->scq = alloc_scq(card, vc->class);
  1867. if (!vc->scq) {
  1868. printk("%s: can't get SCQ.\n", card->name);
  1869. return -ENOMEM;
  1870. }
  1871. vc->scq->scd = get_free_scd(card, vc);
  1872. if (vc->scq->scd == 0) {
  1873. printk("%s: no SCD available.\n", card->name);
  1874. free_scq(card, vc->scq);
  1875. return -ENOMEM;
  1876. }
  1877. fill_scd(card, vc->scq, vc->class);
  1878. if (set_tct(card, vc)) {
  1879. printk("%s: class %d not supported.\n",
  1880. card->name, qos->txtp.traffic_class);
  1881. card->scd2vc[vc->scd_index] = NULL;
  1882. free_scq(card, vc->scq);
  1883. return -EPROTONOSUPPORT;
  1884. }
  1885. switch (vc->class) {
  1886. case SCHED_CBR:
  1887. error = idt77252_init_cbr(card, vc, vcc, qos);
  1888. if (error) {
  1889. card->scd2vc[vc->scd_index] = NULL;
  1890. free_scq(card, vc->scq);
  1891. return error;
  1892. }
  1893. clear_bit(VCF_IDLE, &vc->flags);
  1894. writel(TCMDQ_START | vc->index, SAR_REG_TCMDQ);
  1895. break;
  1896. case SCHED_UBR:
  1897. error = idt77252_init_ubr(card, vc, vcc, qos);
  1898. if (error) {
  1899. card->scd2vc[vc->scd_index] = NULL;
  1900. free_scq(card, vc->scq);
  1901. return error;
  1902. }
  1903. set_bit(VCF_IDLE, &vc->flags);
  1904. break;
  1905. }
  1906. vc->tx_vcc = vcc;
  1907. set_bit(VCF_TX, &vc->flags);
  1908. return 0;
  1909. }
  1910. static int
  1911. idt77252_init_rx(struct idt77252_dev *card, struct vc_map *vc,
  1912. struct atm_vcc *vcc, struct atm_qos *qos)
  1913. {
  1914. unsigned long flags;
  1915. unsigned long addr;
  1916. u32 rcte = 0;
  1917. if (test_bit(VCF_RX, &vc->flags))
  1918. return -EBUSY;
  1919. vc->rx_vcc = vcc;
  1920. set_bit(VCF_RX, &vc->flags);
  1921. if ((vcc->vci == 3) || (vcc->vci == 4))
  1922. return 0;
  1923. flush_rx_pool(card, &vc->rcv.rx_pool);
  1924. rcte |= SAR_RCTE_CONNECTOPEN;
  1925. rcte |= SAR_RCTE_RAWCELLINTEN;
  1926. switch (qos->aal) {
  1927. case ATM_AAL0:
  1928. rcte |= SAR_RCTE_RCQ;
  1929. break;
  1930. case ATM_AAL1:
  1931. rcte |= SAR_RCTE_OAM; /* Let SAR drop Video */
  1932. break;
  1933. case ATM_AAL34:
  1934. rcte |= SAR_RCTE_AAL34;
  1935. break;
  1936. case ATM_AAL5:
  1937. rcte |= SAR_RCTE_AAL5;
  1938. break;
  1939. default:
  1940. rcte |= SAR_RCTE_RCQ;
  1941. break;
  1942. }
  1943. if (qos->aal != ATM_AAL5)
  1944. rcte |= SAR_RCTE_FBP_1;
  1945. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_2)
  1946. rcte |= SAR_RCTE_FBP_3;
  1947. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_1)
  1948. rcte |= SAR_RCTE_FBP_2;
  1949. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_0)
  1950. rcte |= SAR_RCTE_FBP_1;
  1951. else
  1952. rcte |= SAR_RCTE_FBP_01;
  1953. addr = card->rct_base + (vc->index << 2);
  1954. OPRINTK("%s: writing RCT at 0x%lx\n", card->name, addr);
  1955. write_sram(card, addr, rcte);
  1956. spin_lock_irqsave(&card->cmd_lock, flags);
  1957. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2), SAR_REG_CMD);
  1958. waitfor_idle(card);
  1959. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1960. return 0;
  1961. }
  1962. static int
  1963. idt77252_open(struct atm_vcc *vcc)
  1964. {
  1965. struct atm_dev *dev = vcc->dev;
  1966. struct idt77252_dev *card = dev->dev_data;
  1967. struct vc_map *vc;
  1968. unsigned int index;
  1969. unsigned int inuse;
  1970. int error;
  1971. int vci = vcc->vci;
  1972. short vpi = vcc->vpi;
  1973. if (vpi == ATM_VPI_UNSPEC || vci == ATM_VCI_UNSPEC)
  1974. return 0;
  1975. if (vpi >= (1 << card->vpibits)) {
  1976. printk("%s: unsupported VPI: %d\n", card->name, vpi);
  1977. return -EINVAL;
  1978. }
  1979. if (vci >= (1 << card->vcibits)) {
  1980. printk("%s: unsupported VCI: %d\n", card->name, vci);
  1981. return -EINVAL;
  1982. }
  1983. set_bit(ATM_VF_ADDR, &vcc->flags);
  1984. down(&card->mutex);
  1985. OPRINTK("%s: opening vpi.vci: %d.%d\n", card->name, vpi, vci);
  1986. switch (vcc->qos.aal) {
  1987. case ATM_AAL0:
  1988. case ATM_AAL1:
  1989. case ATM_AAL5:
  1990. break;
  1991. default:
  1992. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1993. up(&card->mutex);
  1994. return -EPROTONOSUPPORT;
  1995. }
  1996. index = VPCI2VC(card, vpi, vci);
  1997. if (!card->vcs[index]) {
  1998. card->vcs[index] = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  1999. if (!card->vcs[index]) {
  2000. printk("%s: can't alloc vc in open()\n", card->name);
  2001. up(&card->mutex);
  2002. return -ENOMEM;
  2003. }
  2004. card->vcs[index]->card = card;
  2005. card->vcs[index]->index = index;
  2006. spin_lock_init(&card->vcs[index]->lock);
  2007. }
  2008. vc = card->vcs[index];
  2009. vcc->dev_data = vc;
  2010. IPRINTK("%s: idt77252_open: vc = %d (%d.%d) %s/%s (max RX SDU: %u)\n",
  2011. card->name, vc->index, vcc->vpi, vcc->vci,
  2012. vcc->qos.rxtp.traffic_class != ATM_NONE ? "rx" : "--",
  2013. vcc->qos.txtp.traffic_class != ATM_NONE ? "tx" : "--",
  2014. vcc->qos.rxtp.max_sdu);
  2015. inuse = 0;
  2016. if (vcc->qos.txtp.traffic_class != ATM_NONE &&
  2017. test_bit(VCF_TX, &vc->flags))
  2018. inuse = 1;
  2019. if (vcc->qos.rxtp.traffic_class != ATM_NONE &&
  2020. test_bit(VCF_RX, &vc->flags))
  2021. inuse += 2;
  2022. if (inuse) {
  2023. printk("%s: %s vci already in use.\n", card->name,
  2024. inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
  2025. up(&card->mutex);
  2026. return -EADDRINUSE;
  2027. }
  2028. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2029. error = idt77252_init_tx(card, vc, vcc, &vcc->qos);
  2030. if (error) {
  2031. up(&card->mutex);
  2032. return error;
  2033. }
  2034. }
  2035. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2036. error = idt77252_init_rx(card, vc, vcc, &vcc->qos);
  2037. if (error) {
  2038. up(&card->mutex);
  2039. return error;
  2040. }
  2041. }
  2042. set_bit(ATM_VF_READY, &vcc->flags);
  2043. up(&card->mutex);
  2044. return 0;
  2045. }
  2046. static void
  2047. idt77252_close(struct atm_vcc *vcc)
  2048. {
  2049. struct atm_dev *dev = vcc->dev;
  2050. struct idt77252_dev *card = dev->dev_data;
  2051. struct vc_map *vc = vcc->dev_data;
  2052. unsigned long flags;
  2053. unsigned long addr;
  2054. unsigned long timeout;
  2055. down(&card->mutex);
  2056. IPRINTK("%s: idt77252_close: vc = %d (%d.%d)\n",
  2057. card->name, vc->index, vcc->vpi, vcc->vci);
  2058. clear_bit(ATM_VF_READY, &vcc->flags);
  2059. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2060. spin_lock_irqsave(&vc->lock, flags);
  2061. clear_bit(VCF_RX, &vc->flags);
  2062. vc->rx_vcc = NULL;
  2063. spin_unlock_irqrestore(&vc->lock, flags);
  2064. if ((vcc->vci == 3) || (vcc->vci == 4))
  2065. goto done;
  2066. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2067. spin_lock_irqsave(&card->cmd_lock, flags);
  2068. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2), SAR_REG_CMD);
  2069. waitfor_idle(card);
  2070. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2071. if (vc->rcv.rx_pool.count) {
  2072. DPRINTK("%s: closing a VC with pending rx buffers.\n",
  2073. card->name);
  2074. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2075. }
  2076. }
  2077. done:
  2078. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2079. spin_lock_irqsave(&vc->lock, flags);
  2080. clear_bit(VCF_TX, &vc->flags);
  2081. clear_bit(VCF_IDLE, &vc->flags);
  2082. clear_bit(VCF_RSV, &vc->flags);
  2083. vc->tx_vcc = NULL;
  2084. if (vc->estimator) {
  2085. del_timer(&vc->estimator->timer);
  2086. kfree(vc->estimator);
  2087. vc->estimator = NULL;
  2088. }
  2089. spin_unlock_irqrestore(&vc->lock, flags);
  2090. timeout = 5 * 1000;
  2091. while (atomic_read(&vc->scq->used) > 0) {
  2092. timeout = msleep_interruptible(timeout);
  2093. if (!timeout)
  2094. break;
  2095. }
  2096. if (!timeout)
  2097. printk("%s: SCQ drain timeout: %u used\n",
  2098. card->name, atomic_read(&vc->scq->used));
  2099. writel(TCMDQ_HALT | vc->index, SAR_REG_TCMDQ);
  2100. clear_scd(card, vc->scq, vc->class);
  2101. if (vc->class == SCHED_CBR) {
  2102. clear_tst(card, vc);
  2103. card->tst_free += vc->ntste;
  2104. vc->ntste = 0;
  2105. }
  2106. card->scd2vc[vc->scd_index] = NULL;
  2107. free_scq(card, vc->scq);
  2108. }
  2109. up(&card->mutex);
  2110. }
  2111. static int
  2112. idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos, int flags)
  2113. {
  2114. struct atm_dev *dev = vcc->dev;
  2115. struct idt77252_dev *card = dev->dev_data;
  2116. struct vc_map *vc = vcc->dev_data;
  2117. int error = 0;
  2118. down(&card->mutex);
  2119. if (qos->txtp.traffic_class != ATM_NONE) {
  2120. if (!test_bit(VCF_TX, &vc->flags)) {
  2121. error = idt77252_init_tx(card, vc, vcc, qos);
  2122. if (error)
  2123. goto out;
  2124. } else {
  2125. switch (qos->txtp.traffic_class) {
  2126. case ATM_CBR:
  2127. error = idt77252_init_cbr(card, vc, vcc, qos);
  2128. if (error)
  2129. goto out;
  2130. break;
  2131. case ATM_UBR:
  2132. error = idt77252_init_ubr(card, vc, vcc, qos);
  2133. if (error)
  2134. goto out;
  2135. if (!test_bit(VCF_IDLE, &vc->flags)) {
  2136. writel(TCMDQ_LACR | (vc->lacr << 16) |
  2137. vc->index, SAR_REG_TCMDQ);
  2138. }
  2139. break;
  2140. case ATM_VBR:
  2141. case ATM_ABR:
  2142. error = -EOPNOTSUPP;
  2143. goto out;
  2144. }
  2145. }
  2146. }
  2147. if ((qos->rxtp.traffic_class != ATM_NONE) &&
  2148. !test_bit(VCF_RX, &vc->flags)) {
  2149. error = idt77252_init_rx(card, vc, vcc, qos);
  2150. if (error)
  2151. goto out;
  2152. }
  2153. memcpy(&vcc->qos, qos, sizeof(struct atm_qos));
  2154. set_bit(ATM_VF_HASQOS, &vcc->flags);
  2155. out:
  2156. up(&card->mutex);
  2157. return error;
  2158. }
  2159. static int
  2160. idt77252_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
  2161. {
  2162. struct idt77252_dev *card = dev->dev_data;
  2163. int i, left;
  2164. left = (int) *pos;
  2165. if (!left--)
  2166. return sprintf(page, "IDT77252 Interrupts:\n");
  2167. if (!left--)
  2168. return sprintf(page, "TSIF: %lu\n", card->irqstat[15]);
  2169. if (!left--)
  2170. return sprintf(page, "TXICP: %lu\n", card->irqstat[14]);
  2171. if (!left--)
  2172. return sprintf(page, "TSQF: %lu\n", card->irqstat[12]);
  2173. if (!left--)
  2174. return sprintf(page, "TMROF: %lu\n", card->irqstat[11]);
  2175. if (!left--)
  2176. return sprintf(page, "PHYI: %lu\n", card->irqstat[10]);
  2177. if (!left--)
  2178. return sprintf(page, "FBQ3A: %lu\n", card->irqstat[8]);
  2179. if (!left--)
  2180. return sprintf(page, "FBQ2A: %lu\n", card->irqstat[7]);
  2181. if (!left--)
  2182. return sprintf(page, "RSQF: %lu\n", card->irqstat[6]);
  2183. if (!left--)
  2184. return sprintf(page, "EPDU: %lu\n", card->irqstat[5]);
  2185. if (!left--)
  2186. return sprintf(page, "RAWCF: %lu\n", card->irqstat[4]);
  2187. if (!left--)
  2188. return sprintf(page, "FBQ1A: %lu\n", card->irqstat[3]);
  2189. if (!left--)
  2190. return sprintf(page, "FBQ0A: %lu\n", card->irqstat[2]);
  2191. if (!left--)
  2192. return sprintf(page, "RSQAF: %lu\n", card->irqstat[1]);
  2193. if (!left--)
  2194. return sprintf(page, "IDT77252 Transmit Connection Table:\n");
  2195. for (i = 0; i < card->tct_size; i++) {
  2196. unsigned long tct;
  2197. struct atm_vcc *vcc;
  2198. struct vc_map *vc;
  2199. char *p;
  2200. vc = card->vcs[i];
  2201. if (!vc)
  2202. continue;
  2203. vcc = NULL;
  2204. if (vc->tx_vcc)
  2205. vcc = vc->tx_vcc;
  2206. if (!vcc)
  2207. continue;
  2208. if (left--)
  2209. continue;
  2210. p = page;
  2211. p += sprintf(p, " %4u: %u.%u: ", i, vcc->vpi, vcc->vci);
  2212. tct = (unsigned long) (card->tct_base + i * SAR_SRAM_TCT_SIZE);
  2213. for (i = 0; i < 8; i++)
  2214. p += sprintf(p, " %08x", read_sram(card, tct + i));
  2215. p += sprintf(p, "\n");
  2216. return p - page;
  2217. }
  2218. return 0;
  2219. }
  2220. /*****************************************************************************/
  2221. /* */
  2222. /* Interrupt handler */
  2223. /* */
  2224. /*****************************************************************************/
  2225. static void
  2226. idt77252_collect_stat(struct idt77252_dev *card)
  2227. {
  2228. u32 cdc, vpec, icc;
  2229. cdc = readl(SAR_REG_CDC);
  2230. vpec = readl(SAR_REG_VPEC);
  2231. icc = readl(SAR_REG_ICC);
  2232. #ifdef NOTDEF
  2233. printk("%s:", card->name);
  2234. if (cdc & 0x7f0000) {
  2235. char *s = "";
  2236. printk(" [");
  2237. if (cdc & (1 << 22)) {
  2238. printk("%sRM ID", s);
  2239. s = " | ";
  2240. }
  2241. if (cdc & (1 << 21)) {
  2242. printk("%sCON TAB", s);
  2243. s = " | ";
  2244. }
  2245. if (cdc & (1 << 20)) {
  2246. printk("%sNO FB", s);
  2247. s = " | ";
  2248. }
  2249. if (cdc & (1 << 19)) {
  2250. printk("%sOAM CRC", s);
  2251. s = " | ";
  2252. }
  2253. if (cdc & (1 << 18)) {
  2254. printk("%sRM CRC", s);
  2255. s = " | ";
  2256. }
  2257. if (cdc & (1 << 17)) {
  2258. printk("%sRM FIFO", s);
  2259. s = " | ";
  2260. }
  2261. if (cdc & (1 << 16)) {
  2262. printk("%sRX FIFO", s);
  2263. s = " | ";
  2264. }
  2265. printk("]");
  2266. }
  2267. printk(" CDC %04x, VPEC %04x, ICC: %04x\n",
  2268. cdc & 0xffff, vpec & 0xffff, icc & 0xffff);
  2269. #endif
  2270. }
  2271. static irqreturn_t
  2272. idt77252_interrupt(int irq, void *dev_id)
  2273. {
  2274. struct idt77252_dev *card = dev_id;
  2275. u32 stat;
  2276. stat = readl(SAR_REG_STAT) & 0xffff;
  2277. if (!stat) /* no interrupt for us */
  2278. return IRQ_NONE;
  2279. if (test_and_set_bit(IDT77252_BIT_INTERRUPT, &card->flags)) {
  2280. printk("%s: Re-entering irq_handler()\n", card->name);
  2281. goto out;
  2282. }
  2283. writel(stat, SAR_REG_STAT); /* reset interrupt */
  2284. if (stat & SAR_STAT_TSIF) { /* entry written to TSQ */
  2285. INTPRINTK("%s: TSIF\n", card->name);
  2286. card->irqstat[15]++;
  2287. idt77252_tx(card);
  2288. }
  2289. if (stat & SAR_STAT_TXICP) { /* Incomplete CS-PDU has */
  2290. INTPRINTK("%s: TXICP\n", card->name);
  2291. card->irqstat[14]++;
  2292. #ifdef CONFIG_ATM_IDT77252_DEBUG
  2293. idt77252_tx_dump(card);
  2294. #endif
  2295. }
  2296. if (stat & SAR_STAT_TSQF) { /* TSQ 7/8 full */
  2297. INTPRINTK("%s: TSQF\n", card->name);
  2298. card->irqstat[12]++;
  2299. idt77252_tx(card);
  2300. }
  2301. if (stat & SAR_STAT_TMROF) { /* Timer overflow */
  2302. INTPRINTK("%s: TMROF\n", card->name);
  2303. card->irqstat[11]++;
  2304. idt77252_collect_stat(card);
  2305. }
  2306. if (stat & SAR_STAT_EPDU) { /* Got complete CS-PDU */
  2307. INTPRINTK("%s: EPDU\n", card->name);
  2308. card->irqstat[5]++;
  2309. idt77252_rx(card);
  2310. }
  2311. if (stat & SAR_STAT_RSQAF) { /* RSQ is 7/8 full */
  2312. INTPRINTK("%s: RSQAF\n", card->name);
  2313. card->irqstat[1]++;
  2314. idt77252_rx(card);
  2315. }
  2316. if (stat & SAR_STAT_RSQF) { /* RSQ is full */
  2317. INTPRINTK("%s: RSQF\n", card->name);
  2318. card->irqstat[6]++;
  2319. idt77252_rx(card);
  2320. }
  2321. if (stat & SAR_STAT_RAWCF) { /* Raw cell received */
  2322. INTPRINTK("%s: RAWCF\n", card->name);
  2323. card->irqstat[4]++;
  2324. idt77252_rx_raw(card);
  2325. }
  2326. if (stat & SAR_STAT_PHYI) { /* PHY device interrupt */
  2327. INTPRINTK("%s: PHYI", card->name);
  2328. card->irqstat[10]++;
  2329. if (card->atmdev->phy && card->atmdev->phy->interrupt)
  2330. card->atmdev->phy->interrupt(card->atmdev);
  2331. }
  2332. if (stat & (SAR_STAT_FBQ0A | SAR_STAT_FBQ1A |
  2333. SAR_STAT_FBQ2A | SAR_STAT_FBQ3A)) {
  2334. writel(readl(SAR_REG_CFG) & ~(SAR_CFG_FBIE), SAR_REG_CFG);
  2335. INTPRINTK("%s: FBQA: %04x\n", card->name, stat);
  2336. if (stat & SAR_STAT_FBQ0A)
  2337. card->irqstat[2]++;
  2338. if (stat & SAR_STAT_FBQ1A)
  2339. card->irqstat[3]++;
  2340. if (stat & SAR_STAT_FBQ2A)
  2341. card->irqstat[7]++;
  2342. if (stat & SAR_STAT_FBQ3A)
  2343. card->irqstat[8]++;
  2344. schedule_work(&card->tqueue);
  2345. }
  2346. out:
  2347. clear_bit(IDT77252_BIT_INTERRUPT, &card->flags);
  2348. return IRQ_HANDLED;
  2349. }
  2350. static void
  2351. idt77252_softint(struct work_struct *work)
  2352. {
  2353. struct idt77252_dev *card =
  2354. container_of(work, struct idt77252_dev, tqueue);
  2355. u32 stat;
  2356. int done;
  2357. for (done = 1; ; done = 1) {
  2358. stat = readl(SAR_REG_STAT) >> 16;
  2359. if ((stat & 0x0f) < SAR_FBQ0_HIGH) {
  2360. add_rx_skb(card, 0, SAR_FB_SIZE_0, 32);
  2361. done = 0;
  2362. }
  2363. stat >>= 4;
  2364. if ((stat & 0x0f) < SAR_FBQ1_HIGH) {
  2365. add_rx_skb(card, 1, SAR_FB_SIZE_1, 32);
  2366. done = 0;
  2367. }
  2368. stat >>= 4;
  2369. if ((stat & 0x0f) < SAR_FBQ2_HIGH) {
  2370. add_rx_skb(card, 2, SAR_FB_SIZE_2, 32);
  2371. done = 0;
  2372. }
  2373. stat >>= 4;
  2374. if ((stat & 0x0f) < SAR_FBQ3_HIGH) {
  2375. add_rx_skb(card, 3, SAR_FB_SIZE_3, 32);
  2376. done = 0;
  2377. }
  2378. if (done)
  2379. break;
  2380. }
  2381. writel(readl(SAR_REG_CFG) | SAR_CFG_FBIE, SAR_REG_CFG);
  2382. }
  2383. static int
  2384. open_card_oam(struct idt77252_dev *card)
  2385. {
  2386. unsigned long flags;
  2387. unsigned long addr;
  2388. struct vc_map *vc;
  2389. int vpi, vci;
  2390. int index;
  2391. u32 rcte;
  2392. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2393. for (vci = 3; vci < 5; vci++) {
  2394. index = VPCI2VC(card, vpi, vci);
  2395. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2396. if (!vc) {
  2397. printk("%s: can't alloc vc\n", card->name);
  2398. return -ENOMEM;
  2399. }
  2400. vc->index = index;
  2401. card->vcs[index] = vc;
  2402. flush_rx_pool(card, &vc->rcv.rx_pool);
  2403. rcte = SAR_RCTE_CONNECTOPEN |
  2404. SAR_RCTE_RAWCELLINTEN |
  2405. SAR_RCTE_RCQ |
  2406. SAR_RCTE_FBP_1;
  2407. addr = card->rct_base + (vc->index << 2);
  2408. write_sram(card, addr, rcte);
  2409. spin_lock_irqsave(&card->cmd_lock, flags);
  2410. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2),
  2411. SAR_REG_CMD);
  2412. waitfor_idle(card);
  2413. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2414. }
  2415. }
  2416. return 0;
  2417. }
  2418. static void
  2419. close_card_oam(struct idt77252_dev *card)
  2420. {
  2421. unsigned long flags;
  2422. unsigned long addr;
  2423. struct vc_map *vc;
  2424. int vpi, vci;
  2425. int index;
  2426. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2427. for (vci = 3; vci < 5; vci++) {
  2428. index = VPCI2VC(card, vpi, vci);
  2429. vc = card->vcs[index];
  2430. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2431. spin_lock_irqsave(&card->cmd_lock, flags);
  2432. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2),
  2433. SAR_REG_CMD);
  2434. waitfor_idle(card);
  2435. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2436. if (vc->rcv.rx_pool.count) {
  2437. DPRINTK("%s: closing a VC "
  2438. "with pending rx buffers.\n",
  2439. card->name);
  2440. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2441. }
  2442. }
  2443. }
  2444. }
  2445. static int
  2446. open_card_ubr0(struct idt77252_dev *card)
  2447. {
  2448. struct vc_map *vc;
  2449. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2450. if (!vc) {
  2451. printk("%s: can't alloc vc\n", card->name);
  2452. return -ENOMEM;
  2453. }
  2454. card->vcs[0] = vc;
  2455. vc->class = SCHED_UBR0;
  2456. vc->scq = alloc_scq(card, vc->class);
  2457. if (!vc->scq) {
  2458. printk("%s: can't get SCQ.\n", card->name);
  2459. return -ENOMEM;
  2460. }
  2461. card->scd2vc[0] = vc;
  2462. vc->scd_index = 0;
  2463. vc->scq->scd = card->scd_base;
  2464. fill_scd(card, vc->scq, vc->class);
  2465. write_sram(card, card->tct_base + 0, TCT_UBR | card->scd_base);
  2466. write_sram(card, card->tct_base + 1, 0);
  2467. write_sram(card, card->tct_base + 2, 0);
  2468. write_sram(card, card->tct_base + 3, 0);
  2469. write_sram(card, card->tct_base + 4, 0);
  2470. write_sram(card, card->tct_base + 5, 0);
  2471. write_sram(card, card->tct_base + 6, 0);
  2472. write_sram(card, card->tct_base + 7, TCT_FLAG_UBR);
  2473. clear_bit(VCF_IDLE, &vc->flags);
  2474. writel(TCMDQ_START | 0, SAR_REG_TCMDQ);
  2475. return 0;
  2476. }
  2477. static int
  2478. idt77252_dev_open(struct idt77252_dev *card)
  2479. {
  2480. u32 conf;
  2481. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2482. printk("%s: SAR not yet initialized.\n", card->name);
  2483. return -1;
  2484. }
  2485. conf = SAR_CFG_RXPTH| /* enable receive path */
  2486. SAR_RX_DELAY | /* interrupt on complete PDU */
  2487. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2488. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2489. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2490. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2491. SAR_CFG_TXEN | /* transmit operation enable */
  2492. SAR_CFG_TXINT | /* interrupt on transmit status */
  2493. SAR_CFG_TXUIE | /* interrupt on transmit underrun */
  2494. SAR_CFG_TXSFI | /* interrupt on TSQ almost full */
  2495. SAR_CFG_PHYIE /* enable PHY interrupts */
  2496. ;
  2497. #ifdef CONFIG_ATM_IDT77252_RCV_ALL
  2498. /* Test RAW cell receive. */
  2499. conf |= SAR_CFG_VPECA;
  2500. #endif
  2501. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2502. if (open_card_oam(card)) {
  2503. printk("%s: Error initializing OAM.\n", card->name);
  2504. return -1;
  2505. }
  2506. if (open_card_ubr0(card)) {
  2507. printk("%s: Error initializing UBR0.\n", card->name);
  2508. return -1;
  2509. }
  2510. IPRINTK("%s: opened IDT77252 ABR SAR.\n", card->name);
  2511. return 0;
  2512. }
  2513. void
  2514. idt77252_dev_close(struct atm_dev *dev)
  2515. {
  2516. struct idt77252_dev *card = dev->dev_data;
  2517. u32 conf;
  2518. close_card_oam(card);
  2519. conf = SAR_CFG_RXPTH | /* enable receive path */
  2520. SAR_RX_DELAY | /* interrupt on complete PDU */
  2521. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2522. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2523. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2524. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2525. SAR_CFG_TXEN | /* transmit operation enable */
  2526. SAR_CFG_TXINT | /* interrupt on transmit status */
  2527. SAR_CFG_TXUIE | /* interrupt on xmit underrun */
  2528. SAR_CFG_TXSFI /* interrupt on TSQ almost full */
  2529. ;
  2530. writel(readl(SAR_REG_CFG) & ~(conf), SAR_REG_CFG);
  2531. DIPRINTK("%s: closed IDT77252 ABR SAR.\n", card->name);
  2532. }
  2533. /*****************************************************************************/
  2534. /* */
  2535. /* Initialisation and Deinitialization of IDT77252 */
  2536. /* */
  2537. /*****************************************************************************/
  2538. static void
  2539. deinit_card(struct idt77252_dev *card)
  2540. {
  2541. struct sk_buff *skb;
  2542. int i, j;
  2543. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2544. printk("%s: SAR not yet initialized.\n", card->name);
  2545. return;
  2546. }
  2547. DIPRINTK("idt77252: deinitialize card %u\n", card->index);
  2548. writel(0, SAR_REG_CFG);
  2549. if (card->atmdev)
  2550. atm_dev_deregister(card->atmdev);
  2551. for (i = 0; i < 4; i++) {
  2552. for (j = 0; j < FBQ_SIZE; j++) {
  2553. skb = card->sbpool[i].skb[j];
  2554. if (skb) {
  2555. pci_unmap_single(card->pcidev,
  2556. IDT77252_PRV_PADDR(skb),
  2557. skb->end - skb->data,
  2558. PCI_DMA_FROMDEVICE);
  2559. card->sbpool[i].skb[j] = NULL;
  2560. dev_kfree_skb(skb);
  2561. }
  2562. }
  2563. }
  2564. vfree(card->soft_tst);
  2565. vfree(card->scd2vc);
  2566. vfree(card->vcs);
  2567. if (card->raw_cell_hnd) {
  2568. pci_free_consistent(card->pcidev, 2 * sizeof(u32),
  2569. card->raw_cell_hnd, card->raw_cell_paddr);
  2570. }
  2571. if (card->rsq.base) {
  2572. DIPRINTK("%s: Release RSQ ...\n", card->name);
  2573. deinit_rsq(card);
  2574. }
  2575. if (card->tsq.base) {
  2576. DIPRINTK("%s: Release TSQ ...\n", card->name);
  2577. deinit_tsq(card);
  2578. }
  2579. DIPRINTK("idt77252: Release IRQ.\n");
  2580. free_irq(card->pcidev->irq, card);
  2581. for (i = 0; i < 4; i++) {
  2582. if (card->fbq[i])
  2583. iounmap(card->fbq[i]);
  2584. }
  2585. if (card->membase)
  2586. iounmap(card->membase);
  2587. clear_bit(IDT77252_BIT_INIT, &card->flags);
  2588. DIPRINTK("%s: Card deinitialized.\n", card->name);
  2589. }
  2590. static int __devinit
  2591. init_sram(struct idt77252_dev *card)
  2592. {
  2593. int i;
  2594. for (i = 0; i < card->sramsize; i += 4)
  2595. write_sram(card, (i >> 2), 0);
  2596. /* set SRAM layout for THIS card */
  2597. if (card->sramsize == (512 * 1024)) {
  2598. card->tct_base = SAR_SRAM_TCT_128_BASE;
  2599. card->tct_size = (SAR_SRAM_TCT_128_TOP - card->tct_base + 1)
  2600. / SAR_SRAM_TCT_SIZE;
  2601. card->rct_base = SAR_SRAM_RCT_128_BASE;
  2602. card->rct_size = (SAR_SRAM_RCT_128_TOP - card->rct_base + 1)
  2603. / SAR_SRAM_RCT_SIZE;
  2604. card->rt_base = SAR_SRAM_RT_128_BASE;
  2605. card->scd_base = SAR_SRAM_SCD_128_BASE;
  2606. card->scd_size = (SAR_SRAM_SCD_128_TOP - card->scd_base + 1)
  2607. / SAR_SRAM_SCD_SIZE;
  2608. card->tst[0] = SAR_SRAM_TST1_128_BASE;
  2609. card->tst[1] = SAR_SRAM_TST2_128_BASE;
  2610. card->tst_size = SAR_SRAM_TST1_128_TOP - card->tst[0] + 1;
  2611. card->abrst_base = SAR_SRAM_ABRSTD_128_BASE;
  2612. card->abrst_size = SAR_ABRSTD_SIZE_8K;
  2613. card->fifo_base = SAR_SRAM_FIFO_128_BASE;
  2614. card->fifo_size = SAR_RXFD_SIZE_32K;
  2615. } else {
  2616. card->tct_base = SAR_SRAM_TCT_32_BASE;
  2617. card->tct_size = (SAR_SRAM_TCT_32_TOP - card->tct_base + 1)
  2618. / SAR_SRAM_TCT_SIZE;
  2619. card->rct_base = SAR_SRAM_RCT_32_BASE;
  2620. card->rct_size = (SAR_SRAM_RCT_32_TOP - card->rct_base + 1)
  2621. / SAR_SRAM_RCT_SIZE;
  2622. card->rt_base = SAR_SRAM_RT_32_BASE;
  2623. card->scd_base = SAR_SRAM_SCD_32_BASE;
  2624. card->scd_size = (SAR_SRAM_SCD_32_TOP - card->scd_base + 1)
  2625. / SAR_SRAM_SCD_SIZE;
  2626. card->tst[0] = SAR_SRAM_TST1_32_BASE;
  2627. card->tst[1] = SAR_SRAM_TST2_32_BASE;
  2628. card->tst_size = (SAR_SRAM_TST1_32_TOP - card->tst[0] + 1);
  2629. card->abrst_base = SAR_SRAM_ABRSTD_32_BASE;
  2630. card->abrst_size = SAR_ABRSTD_SIZE_1K;
  2631. card->fifo_base = SAR_SRAM_FIFO_32_BASE;
  2632. card->fifo_size = SAR_RXFD_SIZE_4K;
  2633. }
  2634. /* Initialize TCT */
  2635. for (i = 0; i < card->tct_size; i++) {
  2636. write_sram(card, i * SAR_SRAM_TCT_SIZE + 0, 0);
  2637. write_sram(card, i * SAR_SRAM_TCT_SIZE + 1, 0);
  2638. write_sram(card, i * SAR_SRAM_TCT_SIZE + 2, 0);
  2639. write_sram(card, i * SAR_SRAM_TCT_SIZE + 3, 0);
  2640. write_sram(card, i * SAR_SRAM_TCT_SIZE + 4, 0);
  2641. write_sram(card, i * SAR_SRAM_TCT_SIZE + 5, 0);
  2642. write_sram(card, i * SAR_SRAM_TCT_SIZE + 6, 0);
  2643. write_sram(card, i * SAR_SRAM_TCT_SIZE + 7, 0);
  2644. }
  2645. /* Initialize RCT */
  2646. for (i = 0; i < card->rct_size; i++) {
  2647. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE,
  2648. (u32) SAR_RCTE_RAWCELLINTEN);
  2649. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 1,
  2650. (u32) 0);
  2651. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 2,
  2652. (u32) 0);
  2653. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 3,
  2654. (u32) 0xffffffff);
  2655. }
  2656. writel((SAR_FBQ0_LOW << 28) | 0x00000000 | 0x00000000 |
  2657. (SAR_FB_SIZE_0 / 48), SAR_REG_FBQS0);
  2658. writel((SAR_FBQ1_LOW << 28) | 0x00000000 | 0x00000000 |
  2659. (SAR_FB_SIZE_1 / 48), SAR_REG_FBQS1);
  2660. writel((SAR_FBQ2_LOW << 28) | 0x00000000 | 0x00000000 |
  2661. (SAR_FB_SIZE_2 / 48), SAR_REG_FBQS2);
  2662. writel((SAR_FBQ3_LOW << 28) | 0x00000000 | 0x00000000 |
  2663. (SAR_FB_SIZE_3 / 48), SAR_REG_FBQS3);
  2664. /* Initialize rate table */
  2665. for (i = 0; i < 256; i++) {
  2666. write_sram(card, card->rt_base + i, log_to_rate[i]);
  2667. }
  2668. for (i = 0; i < 128; i++) {
  2669. unsigned int tmp;
  2670. tmp = rate_to_log[(i << 2) + 0] << 0;
  2671. tmp |= rate_to_log[(i << 2) + 1] << 8;
  2672. tmp |= rate_to_log[(i << 2) + 2] << 16;
  2673. tmp |= rate_to_log[(i << 2) + 3] << 24;
  2674. write_sram(card, card->rt_base + 256 + i, tmp);
  2675. }
  2676. #if 0 /* Fill RDF and AIR tables. */
  2677. for (i = 0; i < 128; i++) {
  2678. unsigned int tmp;
  2679. tmp = RDF[0][(i << 1) + 0] << 16;
  2680. tmp |= RDF[0][(i << 1) + 1] << 0;
  2681. write_sram(card, card->rt_base + 512 + i, tmp);
  2682. }
  2683. for (i = 0; i < 128; i++) {
  2684. unsigned int tmp;
  2685. tmp = AIR[0][(i << 1) + 0] << 16;
  2686. tmp |= AIR[0][(i << 1) + 1] << 0;
  2687. write_sram(card, card->rt_base + 640 + i, tmp);
  2688. }
  2689. #endif
  2690. IPRINTK("%s: initialize rate table ...\n", card->name);
  2691. writel(card->rt_base << 2, SAR_REG_RTBL);
  2692. /* Initialize TSTs */
  2693. IPRINTK("%s: initialize TST ...\n", card->name);
  2694. card->tst_free = card->tst_size - 2; /* last two are jumps */
  2695. for (i = card->tst[0]; i < card->tst[0] + card->tst_size - 2; i++)
  2696. write_sram(card, i, TSTE_OPC_VAR);
  2697. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2698. idt77252_sram_write_errors = 1;
  2699. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2700. idt77252_sram_write_errors = 0;
  2701. for (i = card->tst[1]; i < card->tst[1] + card->tst_size - 2; i++)
  2702. write_sram(card, i, TSTE_OPC_VAR);
  2703. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2704. idt77252_sram_write_errors = 1;
  2705. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2706. idt77252_sram_write_errors = 0;
  2707. card->tst_index = 0;
  2708. writel(card->tst[0] << 2, SAR_REG_TSTB);
  2709. /* Initialize ABRSTD and Receive FIFO */
  2710. IPRINTK("%s: initialize ABRSTD ...\n", card->name);
  2711. writel(card->abrst_size | (card->abrst_base << 2),
  2712. SAR_REG_ABRSTD);
  2713. IPRINTK("%s: initialize receive fifo ...\n", card->name);
  2714. writel(card->fifo_size | (card->fifo_base << 2),
  2715. SAR_REG_RXFD);
  2716. IPRINTK("%s: SRAM initialization complete.\n", card->name);
  2717. return 0;
  2718. }
  2719. static int __devinit
  2720. init_card(struct atm_dev *dev)
  2721. {
  2722. struct idt77252_dev *card = dev->dev_data;
  2723. struct pci_dev *pcidev = card->pcidev;
  2724. unsigned long tmpl, modl;
  2725. unsigned int linkrate, rsvdcr;
  2726. unsigned int tst_entries;
  2727. struct net_device *tmp;
  2728. char tname[10];
  2729. u32 size;
  2730. u_char pci_byte;
  2731. u32 conf;
  2732. int i, k;
  2733. if (test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2734. printk("Error: SAR already initialized.\n");
  2735. return -1;
  2736. }
  2737. /*****************************************************************/
  2738. /* P C I C O N F I G U R A T I O N */
  2739. /*****************************************************************/
  2740. /* Set PCI Retry-Timeout and TRDY timeout */
  2741. IPRINTK("%s: Checking PCI retries.\n", card->name);
  2742. if (pci_read_config_byte(pcidev, 0x40, &pci_byte) != 0) {
  2743. printk("%s: can't read PCI retry timeout.\n", card->name);
  2744. deinit_card(card);
  2745. return -1;
  2746. }
  2747. if (pci_byte != 0) {
  2748. IPRINTK("%s: PCI retry timeout: %d, set to 0.\n",
  2749. card->name, pci_byte);
  2750. if (pci_write_config_byte(pcidev, 0x40, 0) != 0) {
  2751. printk("%s: can't set PCI retry timeout.\n",
  2752. card->name);
  2753. deinit_card(card);
  2754. return -1;
  2755. }
  2756. }
  2757. IPRINTK("%s: Checking PCI TRDY.\n", card->name);
  2758. if (pci_read_config_byte(pcidev, 0x41, &pci_byte) != 0) {
  2759. printk("%s: can't read PCI TRDY timeout.\n", card->name);
  2760. deinit_card(card);
  2761. return -1;
  2762. }
  2763. if (pci_byte != 0) {
  2764. IPRINTK("%s: PCI TRDY timeout: %d, set to 0.\n",
  2765. card->name, pci_byte);
  2766. if (pci_write_config_byte(pcidev, 0x41, 0) != 0) {
  2767. printk("%s: can't set PCI TRDY timeout.\n", card->name);
  2768. deinit_card(card);
  2769. return -1;
  2770. }
  2771. }
  2772. /* Reset Timer register */
  2773. if (readl(SAR_REG_STAT) & SAR_STAT_TMROF) {
  2774. printk("%s: resetting timer overflow.\n", card->name);
  2775. writel(SAR_STAT_TMROF, SAR_REG_STAT);
  2776. }
  2777. IPRINTK("%s: Request IRQ ... ", card->name);
  2778. if (request_irq(pcidev->irq, idt77252_interrupt, IRQF_DISABLED|IRQF_SHARED,
  2779. card->name, card) != 0) {
  2780. printk("%s: can't allocate IRQ.\n", card->name);
  2781. deinit_card(card);
  2782. return -1;
  2783. }
  2784. IPRINTK("got %d.\n", pcidev->irq);
  2785. /*****************************************************************/
  2786. /* C H E C K A N D I N I T S R A M */
  2787. /*****************************************************************/
  2788. IPRINTK("%s: Initializing SRAM\n", card->name);
  2789. /* preset size of connecton table, so that init_sram() knows about it */
  2790. conf = SAR_CFG_TX_FIFO_SIZE_9 | /* Use maximum fifo size */
  2791. SAR_CFG_RXSTQ_SIZE_8k | /* Receive Status Queue is 8k */
  2792. SAR_CFG_IDLE_CLP | /* Set CLP on idle cells */
  2793. #ifndef CONFIG_ATM_IDT77252_SEND_IDLE
  2794. SAR_CFG_NO_IDLE | /* Do not send idle cells */
  2795. #endif
  2796. 0;
  2797. if (card->sramsize == (512 * 1024))
  2798. conf |= SAR_CFG_CNTBL_1k;
  2799. else
  2800. conf |= SAR_CFG_CNTBL_512;
  2801. switch (vpibits) {
  2802. case 0:
  2803. conf |= SAR_CFG_VPVCS_0;
  2804. break;
  2805. default:
  2806. case 1:
  2807. conf |= SAR_CFG_VPVCS_1;
  2808. break;
  2809. case 2:
  2810. conf |= SAR_CFG_VPVCS_2;
  2811. break;
  2812. case 8:
  2813. conf |= SAR_CFG_VPVCS_8;
  2814. break;
  2815. }
  2816. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2817. if (init_sram(card) < 0)
  2818. return -1;
  2819. /********************************************************************/
  2820. /* A L L O C R A M A N D S E T V A R I O U S T H I N G S */
  2821. /********************************************************************/
  2822. /* Initialize TSQ */
  2823. if (0 != init_tsq(card)) {
  2824. deinit_card(card);
  2825. return -1;
  2826. }
  2827. /* Initialize RSQ */
  2828. if (0 != init_rsq(card)) {
  2829. deinit_card(card);
  2830. return -1;
  2831. }
  2832. card->vpibits = vpibits;
  2833. if (card->sramsize == (512 * 1024)) {
  2834. card->vcibits = 10 - card->vpibits;
  2835. } else {
  2836. card->vcibits = 9 - card->vpibits;
  2837. }
  2838. card->vcimask = 0;
  2839. for (k = 0, i = 1; k < card->vcibits; k++) {
  2840. card->vcimask |= i;
  2841. i <<= 1;
  2842. }
  2843. IPRINTK("%s: Setting VPI/VCI mask to zero.\n", card->name);
  2844. writel(0, SAR_REG_VPM);
  2845. /* Little Endian Order */
  2846. writel(0, SAR_REG_GP);
  2847. /* Initialize RAW Cell Handle Register */
  2848. card->raw_cell_hnd = pci_alloc_consistent(card->pcidev, 2 * sizeof(u32),
  2849. &card->raw_cell_paddr);
  2850. if (!card->raw_cell_hnd) {
  2851. printk("%s: memory allocation failure.\n", card->name);
  2852. deinit_card(card);
  2853. return -1;
  2854. }
  2855. memset(card->raw_cell_hnd, 0, 2 * sizeof(u32));
  2856. writel(card->raw_cell_paddr, SAR_REG_RAWHND);
  2857. IPRINTK("%s: raw cell handle is at 0x%p.\n", card->name,
  2858. card->raw_cell_hnd);
  2859. size = sizeof(struct vc_map *) * card->tct_size;
  2860. IPRINTK("%s: allocate %d byte for VC map.\n", card->name, size);
  2861. if (NULL == (card->vcs = vmalloc(size))) {
  2862. printk("%s: memory allocation failure.\n", card->name);
  2863. deinit_card(card);
  2864. return -1;
  2865. }
  2866. memset(card->vcs, 0, size);
  2867. size = sizeof(struct vc_map *) * card->scd_size;
  2868. IPRINTK("%s: allocate %d byte for SCD to VC mapping.\n",
  2869. card->name, size);
  2870. if (NULL == (card->scd2vc = vmalloc(size))) {
  2871. printk("%s: memory allocation failure.\n", card->name);
  2872. deinit_card(card);
  2873. return -1;
  2874. }
  2875. memset(card->scd2vc, 0, size);
  2876. size = sizeof(struct tst_info) * (card->tst_size - 2);
  2877. IPRINTK("%s: allocate %d byte for TST to VC mapping.\n",
  2878. card->name, size);
  2879. if (NULL == (card->soft_tst = vmalloc(size))) {
  2880. printk("%s: memory allocation failure.\n", card->name);
  2881. deinit_card(card);
  2882. return -1;
  2883. }
  2884. for (i = 0; i < card->tst_size - 2; i++) {
  2885. card->soft_tst[i].tste = TSTE_OPC_VAR;
  2886. card->soft_tst[i].vc = NULL;
  2887. }
  2888. if (dev->phy == NULL) {
  2889. printk("%s: No LT device defined.\n", card->name);
  2890. deinit_card(card);
  2891. return -1;
  2892. }
  2893. if (dev->phy->ioctl == NULL) {
  2894. printk("%s: LT had no IOCTL funtion defined.\n", card->name);
  2895. deinit_card(card);
  2896. return -1;
  2897. }
  2898. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  2899. /*
  2900. * this is a jhs hack to get around special functionality in the
  2901. * phy driver for the atecom hardware; the functionality doesn't
  2902. * exist in the linux atm suni driver
  2903. *
  2904. * it isn't the right way to do things, but as the guy from NIST
  2905. * said, talking about their measurement of the fine structure
  2906. * constant, "it's good enough for government work."
  2907. */
  2908. linkrate = 149760000;
  2909. #endif
  2910. card->link_pcr = (linkrate / 8 / 53);
  2911. printk("%s: Linkrate on ATM line : %u bit/s, %u cell/s.\n",
  2912. card->name, linkrate, card->link_pcr);
  2913. #ifdef CONFIG_ATM_IDT77252_SEND_IDLE
  2914. card->utopia_pcr = card->link_pcr;
  2915. #else
  2916. card->utopia_pcr = (160000000 / 8 / 54);
  2917. #endif
  2918. rsvdcr = 0;
  2919. if (card->utopia_pcr > card->link_pcr)
  2920. rsvdcr = card->utopia_pcr - card->link_pcr;
  2921. tmpl = (unsigned long) rsvdcr * ((unsigned long) card->tst_size - 2);
  2922. modl = tmpl % (unsigned long)card->utopia_pcr;
  2923. tst_entries = (int) (tmpl / (unsigned long)card->utopia_pcr);
  2924. if (modl)
  2925. tst_entries++;
  2926. card->tst_free -= tst_entries;
  2927. fill_tst(card, NULL, tst_entries, TSTE_OPC_NULL);
  2928. #ifdef HAVE_EEPROM
  2929. idt77252_eeprom_init(card);
  2930. printk("%s: EEPROM: %02x:", card->name,
  2931. idt77252_eeprom_read_status(card));
  2932. for (i = 0; i < 0x80; i++) {
  2933. printk(" %02x",
  2934. idt77252_eeprom_read_byte(card, i)
  2935. );
  2936. }
  2937. printk("\n");
  2938. #endif /* HAVE_EEPROM */
  2939. /*
  2940. * XXX: <hack>
  2941. */
  2942. sprintf(tname, "eth%d", card->index);
  2943. tmp = dev_get_by_name(tname); /* jhs: was "tmp = dev_get(tname);" */
  2944. if (tmp) {
  2945. memcpy(card->atmdev->esi, tmp->dev_addr, 6);
  2946. printk("%s: ESI %02x:%02x:%02x:%02x:%02x:%02x\n",
  2947. card->name, card->atmdev->esi[0], card->atmdev->esi[1],
  2948. card->atmdev->esi[2], card->atmdev->esi[3],
  2949. card->atmdev->esi[4], card->atmdev->esi[5]);
  2950. }
  2951. /*
  2952. * XXX: </hack>
  2953. */
  2954. /* Set Maximum Deficit Count for now. */
  2955. writel(0xffff, SAR_REG_MDFCT);
  2956. set_bit(IDT77252_BIT_INIT, &card->flags);
  2957. XPRINTK("%s: IDT77252 ABR SAR initialization complete.\n", card->name);
  2958. return 0;
  2959. }
  2960. /*****************************************************************************/
  2961. /* */
  2962. /* Probing of IDT77252 ABR SAR */
  2963. /* */
  2964. /*****************************************************************************/
  2965. static int __devinit
  2966. idt77252_preset(struct idt77252_dev *card)
  2967. {
  2968. u16 pci_command;
  2969. /*****************************************************************/
  2970. /* P C I C O N F I G U R A T I O N */
  2971. /*****************************************************************/
  2972. XPRINTK("%s: Enable PCI master and memory access for SAR.\n",
  2973. card->name);
  2974. if (pci_read_config_word(card->pcidev, PCI_COMMAND, &pci_command)) {
  2975. printk("%s: can't read PCI_COMMAND.\n", card->name);
  2976. deinit_card(card);
  2977. return -1;
  2978. }
  2979. if (!(pci_command & PCI_COMMAND_IO)) {
  2980. printk("%s: PCI_COMMAND: %04x (???)\n",
  2981. card->name, pci_command);
  2982. deinit_card(card);
  2983. return (-1);
  2984. }
  2985. pci_command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  2986. if (pci_write_config_word(card->pcidev, PCI_COMMAND, pci_command)) {
  2987. printk("%s: can't write PCI_COMMAND.\n", card->name);
  2988. deinit_card(card);
  2989. return -1;
  2990. }
  2991. /*****************************************************************/
  2992. /* G E N E R I C R E S E T */
  2993. /*****************************************************************/
  2994. /* Software reset */
  2995. writel(SAR_CFG_SWRST, SAR_REG_CFG);
  2996. mdelay(1);
  2997. writel(0, SAR_REG_CFG);
  2998. IPRINTK("%s: Software resetted.\n", card->name);
  2999. return 0;
  3000. }
  3001. static unsigned long __devinit
  3002. probe_sram(struct idt77252_dev *card)
  3003. {
  3004. u32 data, addr;
  3005. writel(0, SAR_REG_DR0);
  3006. writel(SAR_CMD_WRITE_SRAM | (0 << 2), SAR_REG_CMD);
  3007. for (addr = 0x4000; addr < 0x80000; addr += 0x4000) {
  3008. writel(ATM_POISON, SAR_REG_DR0);
  3009. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  3010. writel(SAR_CMD_READ_SRAM | (0 << 2), SAR_REG_CMD);
  3011. data = readl(SAR_REG_DR0);
  3012. if (data != 0)
  3013. break;
  3014. }
  3015. return addr * sizeof(u32);
  3016. }
  3017. static int __devinit
  3018. idt77252_init_one(struct pci_dev *pcidev, const struct pci_device_id *id)
  3019. {
  3020. static struct idt77252_dev **last = &idt77252_chain;
  3021. static int index = 0;
  3022. unsigned long membase, srambase;
  3023. struct idt77252_dev *card;
  3024. struct atm_dev *dev;
  3025. ushort revision = 0;
  3026. int i, err;
  3027. if ((err = pci_enable_device(pcidev))) {
  3028. printk("idt77252: can't enable PCI device at %s\n", pci_name(pcidev));
  3029. return err;
  3030. }
  3031. if (pci_read_config_word(pcidev, PCI_REVISION_ID, &revision)) {
  3032. printk("idt77252-%d: can't read PCI_REVISION_ID\n", index);
  3033. err = -ENODEV;
  3034. goto err_out_disable_pdev;
  3035. }
  3036. card = kzalloc(sizeof(struct idt77252_dev), GFP_KERNEL);
  3037. if (!card) {
  3038. printk("idt77252-%d: can't allocate private data\n", index);
  3039. err = -ENOMEM;
  3040. goto err_out_disable_pdev;
  3041. }
  3042. card->revision = revision;
  3043. card->index = index;
  3044. card->pcidev = pcidev;
  3045. sprintf(card->name, "idt77252-%d", card->index);
  3046. INIT_WORK(&card->tqueue, idt77252_softint);
  3047. membase = pci_resource_start(pcidev, 1);
  3048. srambase = pci_resource_start(pcidev, 2);
  3049. init_MUTEX(&card->mutex);
  3050. spin_lock_init(&card->cmd_lock);
  3051. spin_lock_init(&card->tst_lock);
  3052. init_timer(&card->tst_timer);
  3053. card->tst_timer.data = (unsigned long)card;
  3054. card->tst_timer.function = tst_timer;
  3055. /* Do the I/O remapping... */
  3056. card->membase = ioremap(membase, 1024);
  3057. if (!card->membase) {
  3058. printk("%s: can't ioremap() membase\n", card->name);
  3059. err = -EIO;
  3060. goto err_out_free_card;
  3061. }
  3062. if (idt77252_preset(card)) {
  3063. printk("%s: preset failed\n", card->name);
  3064. err = -EIO;
  3065. goto err_out_iounmap;
  3066. }
  3067. dev = atm_dev_register("idt77252", &idt77252_ops, -1, NULL);
  3068. if (!dev) {
  3069. printk("%s: can't register atm device\n", card->name);
  3070. err = -EIO;
  3071. goto err_out_iounmap;
  3072. }
  3073. dev->dev_data = card;
  3074. card->atmdev = dev;
  3075. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  3076. suni_init(dev);
  3077. if (!dev->phy) {
  3078. printk("%s: can't init SUNI\n", card->name);
  3079. err = -EIO;
  3080. goto err_out_deinit_card;
  3081. }
  3082. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  3083. card->sramsize = probe_sram(card);
  3084. for (i = 0; i < 4; i++) {
  3085. card->fbq[i] = ioremap(srambase | 0x200000 | (i << 18), 4);
  3086. if (!card->fbq[i]) {
  3087. printk("%s: can't ioremap() FBQ%d\n", card->name, i);
  3088. err = -EIO;
  3089. goto err_out_deinit_card;
  3090. }
  3091. }
  3092. printk("%s: ABR SAR (Rev %c): MEM %08lx SRAM %08lx [%u KB]\n",
  3093. card->name, ((revision > 1) && (revision < 25)) ?
  3094. 'A' + revision - 1 : '?', membase, srambase,
  3095. card->sramsize / 1024);
  3096. if (init_card(dev)) {
  3097. printk("%s: init_card failed\n", card->name);
  3098. err = -EIO;
  3099. goto err_out_deinit_card;
  3100. }
  3101. dev->ci_range.vpi_bits = card->vpibits;
  3102. dev->ci_range.vci_bits = card->vcibits;
  3103. dev->link_rate = card->link_pcr;
  3104. if (dev->phy->start)
  3105. dev->phy->start(dev);
  3106. if (idt77252_dev_open(card)) {
  3107. printk("%s: dev_open failed\n", card->name);
  3108. err = -EIO;
  3109. goto err_out_stop;
  3110. }
  3111. *last = card;
  3112. last = &card->next;
  3113. index++;
  3114. return 0;
  3115. err_out_stop:
  3116. if (dev->phy->stop)
  3117. dev->phy->stop(dev);
  3118. err_out_deinit_card:
  3119. deinit_card(card);
  3120. err_out_iounmap:
  3121. iounmap(card->membase);
  3122. err_out_free_card:
  3123. kfree(card);
  3124. err_out_disable_pdev:
  3125. pci_disable_device(pcidev);
  3126. return err;
  3127. }
  3128. static struct pci_device_id idt77252_pci_tbl[] =
  3129. {
  3130. { PCI_VENDOR_ID_IDT, PCI_DEVICE_ID_IDT_IDT77252,
  3131. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  3132. { 0, }
  3133. };
  3134. MODULE_DEVICE_TABLE(pci, idt77252_pci_tbl);
  3135. static struct pci_driver idt77252_driver = {
  3136. .name = "idt77252",
  3137. .id_table = idt77252_pci_tbl,
  3138. .probe = idt77252_init_one,
  3139. };
  3140. static int __init idt77252_init(void)
  3141. {
  3142. struct sk_buff *skb;
  3143. printk("%s: at %p\n", __FUNCTION__, idt77252_init);
  3144. if (sizeof(skb->cb) < sizeof(struct atm_skb_data) +
  3145. sizeof(struct idt77252_skb_prv)) {
  3146. printk(KERN_ERR "%s: skb->cb is too small (%lu < %lu)\n",
  3147. __FUNCTION__, (unsigned long) sizeof(skb->cb),
  3148. (unsigned long) sizeof(struct atm_skb_data) +
  3149. sizeof(struct idt77252_skb_prv));
  3150. return -EIO;
  3151. }
  3152. return pci_register_driver(&idt77252_driver);
  3153. }
  3154. static void __exit idt77252_exit(void)
  3155. {
  3156. struct idt77252_dev *card;
  3157. struct atm_dev *dev;
  3158. pci_unregister_driver(&idt77252_driver);
  3159. while (idt77252_chain) {
  3160. card = idt77252_chain;
  3161. dev = card->atmdev;
  3162. idt77252_chain = card->next;
  3163. if (dev->phy->stop)
  3164. dev->phy->stop(dev);
  3165. deinit_card(card);
  3166. pci_disable_device(card->pcidev);
  3167. kfree(card);
  3168. }
  3169. DIPRINTK("idt77252: finished cleanup-module().\n");
  3170. }
  3171. module_init(idt77252_init);
  3172. module_exit(idt77252_exit);
  3173. MODULE_LICENSE("GPL");
  3174. module_param(vpibits, uint, 0);
  3175. MODULE_PARM_DESC(vpibits, "number of VPI bits supported (0, 1, or 2)");
  3176. #ifdef CONFIG_ATM_IDT77252_DEBUG
  3177. module_param(debug, ulong, 0644);
  3178. MODULE_PARM_DESC(debug, "debug bitmap, see drivers/atm/idt77252.h");
  3179. #endif
  3180. MODULE_AUTHOR("Eddie C. Dost <ecd@atecom.com>");
  3181. MODULE_DESCRIPTION("IDT77252 ABR SAR Driver");