sata_sx4.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418
  1. /*
  2. * sata_sx4.c - Promise SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/sched.h>
  40. #include <linux/device.h>
  41. #include <scsi/scsi_host.h>
  42. #include <scsi/scsi_cmnd.h>
  43. #include <linux/libata.h>
  44. #include "sata_promise.h"
  45. #define DRV_NAME "sata_sx4"
  46. #define DRV_VERSION "0.9"
  47. enum {
  48. PDC_MMIO_BAR = 3,
  49. PDC_DIMM_BAR = 4,
  50. PDC_PRD_TBL = 0x44, /* Direct command DMA table addr */
  51. PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
  52. PDC_HDMA_PKT_SUBMIT = 0x100, /* Host DMA packet pointer addr */
  53. PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
  54. PDC_HDMA_CTLSTAT = 0x12C, /* Host DMA control / status */
  55. PDC_20621_SEQCTL = 0x400,
  56. PDC_20621_SEQMASK = 0x480,
  57. PDC_20621_GENERAL_CTL = 0x484,
  58. PDC_20621_PAGE_SIZE = (32 * 1024),
  59. /* chosen, not constant, values; we design our own DIMM mem map */
  60. PDC_20621_DIMM_WINDOW = 0x0C, /* page# for 32K DIMM window */
  61. PDC_20621_DIMM_BASE = 0x00200000,
  62. PDC_20621_DIMM_DATA = (64 * 1024),
  63. PDC_DIMM_DATA_STEP = (256 * 1024),
  64. PDC_DIMM_WINDOW_STEP = (8 * 1024),
  65. PDC_DIMM_HOST_PRD = (6 * 1024),
  66. PDC_DIMM_HOST_PKT = (128 * 0),
  67. PDC_DIMM_HPKT_PRD = (128 * 1),
  68. PDC_DIMM_ATA_PKT = (128 * 2),
  69. PDC_DIMM_APKT_PRD = (128 * 3),
  70. PDC_DIMM_HEADER_SZ = PDC_DIMM_APKT_PRD + 128,
  71. PDC_PAGE_WINDOW = 0x40,
  72. PDC_PAGE_DATA = PDC_PAGE_WINDOW +
  73. (PDC_20621_DIMM_DATA / PDC_20621_PAGE_SIZE),
  74. PDC_PAGE_SET = PDC_DIMM_DATA_STEP / PDC_20621_PAGE_SIZE,
  75. PDC_CHIP0_OFS = 0xC0000, /* offset of chip #0 */
  76. PDC_20621_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
  77. (1<<23),
  78. board_20621 = 0, /* FastTrak S150 SX4 */
  79. PDC_RESET = (1 << 11), /* HDMA reset */
  80. PDC_MAX_HDMA = 32,
  81. PDC_HDMA_Q_MASK = (PDC_MAX_HDMA - 1),
  82. PDC_DIMM0_SPD_DEV_ADDRESS = 0x50,
  83. PDC_DIMM1_SPD_DEV_ADDRESS = 0x51,
  84. PDC_MAX_DIMM_MODULE = 0x02,
  85. PDC_I2C_CONTROL_OFFSET = 0x48,
  86. PDC_I2C_ADDR_DATA_OFFSET = 0x4C,
  87. PDC_DIMM0_CONTROL_OFFSET = 0x80,
  88. PDC_DIMM1_CONTROL_OFFSET = 0x84,
  89. PDC_SDRAM_CONTROL_OFFSET = 0x88,
  90. PDC_I2C_WRITE = 0x00000000,
  91. PDC_I2C_READ = 0x00000040,
  92. PDC_I2C_START = 0x00000080,
  93. PDC_I2C_MASK_INT = 0x00000020,
  94. PDC_I2C_COMPLETE = 0x00010000,
  95. PDC_I2C_NO_ACK = 0x00100000,
  96. PDC_DIMM_SPD_SUBADDRESS_START = 0x00,
  97. PDC_DIMM_SPD_SUBADDRESS_END = 0x7F,
  98. PDC_DIMM_SPD_ROW_NUM = 3,
  99. PDC_DIMM_SPD_COLUMN_NUM = 4,
  100. PDC_DIMM_SPD_MODULE_ROW = 5,
  101. PDC_DIMM_SPD_TYPE = 11,
  102. PDC_DIMM_SPD_FRESH_RATE = 12,
  103. PDC_DIMM_SPD_BANK_NUM = 17,
  104. PDC_DIMM_SPD_CAS_LATENCY = 18,
  105. PDC_DIMM_SPD_ATTRIBUTE = 21,
  106. PDC_DIMM_SPD_ROW_PRE_CHARGE = 27,
  107. PDC_DIMM_SPD_ROW_ACTIVE_DELAY = 28,
  108. PDC_DIMM_SPD_RAS_CAS_DELAY = 29,
  109. PDC_DIMM_SPD_ACTIVE_PRECHARGE = 30,
  110. PDC_DIMM_SPD_SYSTEM_FREQ = 126,
  111. PDC_CTL_STATUS = 0x08,
  112. PDC_DIMM_WINDOW_CTLR = 0x0C,
  113. PDC_TIME_CONTROL = 0x3C,
  114. PDC_TIME_PERIOD = 0x40,
  115. PDC_TIME_COUNTER = 0x44,
  116. PDC_GENERAL_CTLR = 0x484,
  117. PCI_PLL_INIT = 0x8A531824,
  118. PCI_X_TCOUNT = 0xEE1E5CFF
  119. };
  120. struct pdc_port_priv {
  121. u8 dimm_buf[(ATA_PRD_SZ * ATA_MAX_PRD) + 512];
  122. u8 *pkt;
  123. dma_addr_t pkt_dma;
  124. };
  125. struct pdc_host_priv {
  126. unsigned int doing_hdma;
  127. unsigned int hdma_prod;
  128. unsigned int hdma_cons;
  129. struct {
  130. struct ata_queued_cmd *qc;
  131. unsigned int seq;
  132. unsigned long pkt_ofs;
  133. } hdma[32];
  134. };
  135. static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  136. static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance);
  137. static void pdc_eng_timeout(struct ata_port *ap);
  138. static void pdc_20621_phy_reset (struct ata_port *ap);
  139. static int pdc_port_start(struct ata_port *ap);
  140. static void pdc20621_qc_prep(struct ata_queued_cmd *qc);
  141. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  142. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  143. static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe);
  144. static int pdc20621_detect_dimm(struct ata_probe_ent *pe);
  145. static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe,
  146. u32 device, u32 subaddr, u32 *pdata);
  147. static int pdc20621_prog_dimm0(struct ata_probe_ent *pe);
  148. static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe);
  149. #ifdef ATA_VERBOSE_DEBUG
  150. static void pdc20621_get_from_dimm(struct ata_probe_ent *pe,
  151. void *psource, u32 offset, u32 size);
  152. #endif
  153. static void pdc20621_put_to_dimm(struct ata_probe_ent *pe,
  154. void *psource, u32 offset, u32 size);
  155. static void pdc20621_irq_clear(struct ata_port *ap);
  156. static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc);
  157. static struct scsi_host_template pdc_sata_sht = {
  158. .module = THIS_MODULE,
  159. .name = DRV_NAME,
  160. .ioctl = ata_scsi_ioctl,
  161. .queuecommand = ata_scsi_queuecmd,
  162. .can_queue = ATA_DEF_QUEUE,
  163. .this_id = ATA_SHT_THIS_ID,
  164. .sg_tablesize = LIBATA_MAX_PRD,
  165. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  166. .emulated = ATA_SHT_EMULATED,
  167. .use_clustering = ATA_SHT_USE_CLUSTERING,
  168. .proc_name = DRV_NAME,
  169. .dma_boundary = ATA_DMA_BOUNDARY,
  170. .slave_configure = ata_scsi_slave_config,
  171. .slave_destroy = ata_scsi_slave_destroy,
  172. .bios_param = ata_std_bios_param,
  173. };
  174. static const struct ata_port_operations pdc_20621_ops = {
  175. .port_disable = ata_port_disable,
  176. .tf_load = pdc_tf_load_mmio,
  177. .tf_read = ata_tf_read,
  178. .check_status = ata_check_status,
  179. .exec_command = pdc_exec_command_mmio,
  180. .dev_select = ata_std_dev_select,
  181. .phy_reset = pdc_20621_phy_reset,
  182. .qc_prep = pdc20621_qc_prep,
  183. .qc_issue = pdc20621_qc_issue_prot,
  184. .data_xfer = ata_data_xfer,
  185. .eng_timeout = pdc_eng_timeout,
  186. .irq_handler = pdc20621_interrupt,
  187. .irq_clear = pdc20621_irq_clear,
  188. .irq_on = ata_irq_on,
  189. .irq_ack = ata_irq_ack,
  190. .port_start = pdc_port_start,
  191. };
  192. static const struct ata_port_info pdc_port_info[] = {
  193. /* board_20621 */
  194. {
  195. .sht = &pdc_sata_sht,
  196. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  197. ATA_FLAG_SRST | ATA_FLAG_MMIO |
  198. ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING,
  199. .pio_mask = 0x1f, /* pio0-4 */
  200. .mwdma_mask = 0x07, /* mwdma0-2 */
  201. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  202. .port_ops = &pdc_20621_ops,
  203. },
  204. };
  205. static const struct pci_device_id pdc_sata_pci_tbl[] = {
  206. { PCI_VDEVICE(PROMISE, 0x6622), board_20621 },
  207. { } /* terminate list */
  208. };
  209. static struct pci_driver pdc_sata_pci_driver = {
  210. .name = DRV_NAME,
  211. .id_table = pdc_sata_pci_tbl,
  212. .probe = pdc_sata_init_one,
  213. .remove = ata_pci_remove_one,
  214. };
  215. static int pdc_port_start(struct ata_port *ap)
  216. {
  217. struct device *dev = ap->host->dev;
  218. struct pdc_port_priv *pp;
  219. int rc;
  220. rc = ata_port_start(ap);
  221. if (rc)
  222. return rc;
  223. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  224. if (!pp)
  225. return -ENOMEM;
  226. pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
  227. if (!pp->pkt)
  228. return -ENOMEM;
  229. ap->private_data = pp;
  230. return 0;
  231. }
  232. static void pdc_20621_phy_reset (struct ata_port *ap)
  233. {
  234. VPRINTK("ENTER\n");
  235. ap->cbl = ATA_CBL_SATA;
  236. ata_port_probe(ap);
  237. ata_bus_reset(ap);
  238. }
  239. static inline void pdc20621_ata_sg(struct ata_taskfile *tf, u8 *buf,
  240. unsigned int portno,
  241. unsigned int total_len)
  242. {
  243. u32 addr;
  244. unsigned int dw = PDC_DIMM_APKT_PRD >> 2;
  245. u32 *buf32 = (u32 *) buf;
  246. /* output ATA packet S/G table */
  247. addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
  248. (PDC_DIMM_DATA_STEP * portno);
  249. VPRINTK("ATA sg addr 0x%x, %d\n", addr, addr);
  250. buf32[dw] = cpu_to_le32(addr);
  251. buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
  252. VPRINTK("ATA PSG @ %x == (0x%x, 0x%x)\n",
  253. PDC_20621_DIMM_BASE +
  254. (PDC_DIMM_WINDOW_STEP * portno) +
  255. PDC_DIMM_APKT_PRD,
  256. buf32[dw], buf32[dw + 1]);
  257. }
  258. static inline void pdc20621_host_sg(struct ata_taskfile *tf, u8 *buf,
  259. unsigned int portno,
  260. unsigned int total_len)
  261. {
  262. u32 addr;
  263. unsigned int dw = PDC_DIMM_HPKT_PRD >> 2;
  264. u32 *buf32 = (u32 *) buf;
  265. /* output Host DMA packet S/G table */
  266. addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
  267. (PDC_DIMM_DATA_STEP * portno);
  268. buf32[dw] = cpu_to_le32(addr);
  269. buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
  270. VPRINTK("HOST PSG @ %x == (0x%x, 0x%x)\n",
  271. PDC_20621_DIMM_BASE +
  272. (PDC_DIMM_WINDOW_STEP * portno) +
  273. PDC_DIMM_HPKT_PRD,
  274. buf32[dw], buf32[dw + 1]);
  275. }
  276. static inline unsigned int pdc20621_ata_pkt(struct ata_taskfile *tf,
  277. unsigned int devno, u8 *buf,
  278. unsigned int portno)
  279. {
  280. unsigned int i, dw;
  281. u32 *buf32 = (u32 *) buf;
  282. u8 dev_reg;
  283. unsigned int dimm_sg = PDC_20621_DIMM_BASE +
  284. (PDC_DIMM_WINDOW_STEP * portno) +
  285. PDC_DIMM_APKT_PRD;
  286. VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
  287. i = PDC_DIMM_ATA_PKT;
  288. /*
  289. * Set up ATA packet
  290. */
  291. if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
  292. buf[i++] = PDC_PKT_READ;
  293. else if (tf->protocol == ATA_PROT_NODATA)
  294. buf[i++] = PDC_PKT_NODATA;
  295. else
  296. buf[i++] = 0;
  297. buf[i++] = 0; /* reserved */
  298. buf[i++] = portno + 1; /* seq. id */
  299. buf[i++] = 0xff; /* delay seq. id */
  300. /* dimm dma S/G, and next-pkt */
  301. dw = i >> 2;
  302. if (tf->protocol == ATA_PROT_NODATA)
  303. buf32[dw] = 0;
  304. else
  305. buf32[dw] = cpu_to_le32(dimm_sg);
  306. buf32[dw + 1] = 0;
  307. i += 8;
  308. if (devno == 0)
  309. dev_reg = ATA_DEVICE_OBS;
  310. else
  311. dev_reg = ATA_DEVICE_OBS | ATA_DEV1;
  312. /* select device */
  313. buf[i++] = (1 << 5) | PDC_PKT_CLEAR_BSY | ATA_REG_DEVICE;
  314. buf[i++] = dev_reg;
  315. /* device control register */
  316. buf[i++] = (1 << 5) | PDC_REG_DEVCTL;
  317. buf[i++] = tf->ctl;
  318. return i;
  319. }
  320. static inline void pdc20621_host_pkt(struct ata_taskfile *tf, u8 *buf,
  321. unsigned int portno)
  322. {
  323. unsigned int dw;
  324. u32 tmp, *buf32 = (u32 *) buf;
  325. unsigned int host_sg = PDC_20621_DIMM_BASE +
  326. (PDC_DIMM_WINDOW_STEP * portno) +
  327. PDC_DIMM_HOST_PRD;
  328. unsigned int dimm_sg = PDC_20621_DIMM_BASE +
  329. (PDC_DIMM_WINDOW_STEP * portno) +
  330. PDC_DIMM_HPKT_PRD;
  331. VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
  332. VPRINTK("host_sg == 0x%x, %d\n", host_sg, host_sg);
  333. dw = PDC_DIMM_HOST_PKT >> 2;
  334. /*
  335. * Set up Host DMA packet
  336. */
  337. if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
  338. tmp = PDC_PKT_READ;
  339. else
  340. tmp = 0;
  341. tmp |= ((portno + 1 + 4) << 16); /* seq. id */
  342. tmp |= (0xff << 24); /* delay seq. id */
  343. buf32[dw + 0] = cpu_to_le32(tmp);
  344. buf32[dw + 1] = cpu_to_le32(host_sg);
  345. buf32[dw + 2] = cpu_to_le32(dimm_sg);
  346. buf32[dw + 3] = 0;
  347. VPRINTK("HOST PKT @ %x == (0x%x 0x%x 0x%x 0x%x)\n",
  348. PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * portno) +
  349. PDC_DIMM_HOST_PKT,
  350. buf32[dw + 0],
  351. buf32[dw + 1],
  352. buf32[dw + 2],
  353. buf32[dw + 3]);
  354. }
  355. static void pdc20621_dma_prep(struct ata_queued_cmd *qc)
  356. {
  357. struct scatterlist *sg;
  358. struct ata_port *ap = qc->ap;
  359. struct pdc_port_priv *pp = ap->private_data;
  360. void __iomem *mmio = ap->host->iomap[PDC_MMIO_BAR];
  361. void __iomem *dimm_mmio = ap->host->iomap[PDC_DIMM_BAR];
  362. unsigned int portno = ap->port_no;
  363. unsigned int i, idx, total_len = 0, sgt_len;
  364. u32 *buf = (u32 *) &pp->dimm_buf[PDC_DIMM_HEADER_SZ];
  365. WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
  366. VPRINTK("ata%u: ENTER\n", ap->id);
  367. /* hard-code chip #0 */
  368. mmio += PDC_CHIP0_OFS;
  369. /*
  370. * Build S/G table
  371. */
  372. idx = 0;
  373. ata_for_each_sg(sg, qc) {
  374. buf[idx++] = cpu_to_le32(sg_dma_address(sg));
  375. buf[idx++] = cpu_to_le32(sg_dma_len(sg));
  376. total_len += sg_dma_len(sg);
  377. }
  378. buf[idx - 1] |= cpu_to_le32(ATA_PRD_EOT);
  379. sgt_len = idx * 4;
  380. /*
  381. * Build ATA, host DMA packets
  382. */
  383. pdc20621_host_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
  384. pdc20621_host_pkt(&qc->tf, &pp->dimm_buf[0], portno);
  385. pdc20621_ata_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
  386. i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
  387. if (qc->tf.flags & ATA_TFLAG_LBA48)
  388. i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
  389. else
  390. i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
  391. pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
  392. /* copy three S/G tables and two packets to DIMM MMIO window */
  393. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
  394. &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
  395. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP) +
  396. PDC_DIMM_HOST_PRD,
  397. &pp->dimm_buf[PDC_DIMM_HEADER_SZ], sgt_len);
  398. /* force host FIFO dump */
  399. writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
  400. readl(dimm_mmio); /* MMIO PCI posting flush */
  401. VPRINTK("ata pkt buf ofs %u, prd size %u, mmio copied\n", i, sgt_len);
  402. }
  403. static void pdc20621_nodata_prep(struct ata_queued_cmd *qc)
  404. {
  405. struct ata_port *ap = qc->ap;
  406. struct pdc_port_priv *pp = ap->private_data;
  407. void __iomem *mmio = ap->host->iomap[PDC_MMIO_BAR];
  408. void __iomem *dimm_mmio = ap->host->iomap[PDC_DIMM_BAR];
  409. unsigned int portno = ap->port_no;
  410. unsigned int i;
  411. VPRINTK("ata%u: ENTER\n", ap->id);
  412. /* hard-code chip #0 */
  413. mmio += PDC_CHIP0_OFS;
  414. i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
  415. if (qc->tf.flags & ATA_TFLAG_LBA48)
  416. i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
  417. else
  418. i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
  419. pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
  420. /* copy three S/G tables and two packets to DIMM MMIO window */
  421. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
  422. &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
  423. /* force host FIFO dump */
  424. writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
  425. readl(dimm_mmio); /* MMIO PCI posting flush */
  426. VPRINTK("ata pkt buf ofs %u, mmio copied\n", i);
  427. }
  428. static void pdc20621_qc_prep(struct ata_queued_cmd *qc)
  429. {
  430. switch (qc->tf.protocol) {
  431. case ATA_PROT_DMA:
  432. pdc20621_dma_prep(qc);
  433. break;
  434. case ATA_PROT_NODATA:
  435. pdc20621_nodata_prep(qc);
  436. break;
  437. default:
  438. break;
  439. }
  440. }
  441. static void __pdc20621_push_hdma(struct ata_queued_cmd *qc,
  442. unsigned int seq,
  443. u32 pkt_ofs)
  444. {
  445. struct ata_port *ap = qc->ap;
  446. struct ata_host *host = ap->host;
  447. void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
  448. /* hard-code chip #0 */
  449. mmio += PDC_CHIP0_OFS;
  450. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  451. readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
  452. writel(pkt_ofs, mmio + PDC_HDMA_PKT_SUBMIT);
  453. readl(mmio + PDC_HDMA_PKT_SUBMIT); /* flush */
  454. }
  455. static void pdc20621_push_hdma(struct ata_queued_cmd *qc,
  456. unsigned int seq,
  457. u32 pkt_ofs)
  458. {
  459. struct ata_port *ap = qc->ap;
  460. struct pdc_host_priv *pp = ap->host->private_data;
  461. unsigned int idx = pp->hdma_prod & PDC_HDMA_Q_MASK;
  462. if (!pp->doing_hdma) {
  463. __pdc20621_push_hdma(qc, seq, pkt_ofs);
  464. pp->doing_hdma = 1;
  465. return;
  466. }
  467. pp->hdma[idx].qc = qc;
  468. pp->hdma[idx].seq = seq;
  469. pp->hdma[idx].pkt_ofs = pkt_ofs;
  470. pp->hdma_prod++;
  471. }
  472. static void pdc20621_pop_hdma(struct ata_queued_cmd *qc)
  473. {
  474. struct ata_port *ap = qc->ap;
  475. struct pdc_host_priv *pp = ap->host->private_data;
  476. unsigned int idx = pp->hdma_cons & PDC_HDMA_Q_MASK;
  477. /* if nothing on queue, we're done */
  478. if (pp->hdma_prod == pp->hdma_cons) {
  479. pp->doing_hdma = 0;
  480. return;
  481. }
  482. __pdc20621_push_hdma(pp->hdma[idx].qc, pp->hdma[idx].seq,
  483. pp->hdma[idx].pkt_ofs);
  484. pp->hdma_cons++;
  485. }
  486. #ifdef ATA_VERBOSE_DEBUG
  487. static void pdc20621_dump_hdma(struct ata_queued_cmd *qc)
  488. {
  489. struct ata_port *ap = qc->ap;
  490. unsigned int port_no = ap->port_no;
  491. void __iomem *dimm_mmio = ap->host->iomap[PDC_DIMM_BAR];
  492. dimm_mmio += (port_no * PDC_DIMM_WINDOW_STEP);
  493. dimm_mmio += PDC_DIMM_HOST_PKT;
  494. printk(KERN_ERR "HDMA[0] == 0x%08X\n", readl(dimm_mmio));
  495. printk(KERN_ERR "HDMA[1] == 0x%08X\n", readl(dimm_mmio + 4));
  496. printk(KERN_ERR "HDMA[2] == 0x%08X\n", readl(dimm_mmio + 8));
  497. printk(KERN_ERR "HDMA[3] == 0x%08X\n", readl(dimm_mmio + 12));
  498. }
  499. #else
  500. static inline void pdc20621_dump_hdma(struct ata_queued_cmd *qc) { }
  501. #endif /* ATA_VERBOSE_DEBUG */
  502. static void pdc20621_packet_start(struct ata_queued_cmd *qc)
  503. {
  504. struct ata_port *ap = qc->ap;
  505. struct ata_host *host = ap->host;
  506. unsigned int port_no = ap->port_no;
  507. void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
  508. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  509. u8 seq = (u8) (port_no + 1);
  510. unsigned int port_ofs;
  511. /* hard-code chip #0 */
  512. mmio += PDC_CHIP0_OFS;
  513. VPRINTK("ata%u: ENTER\n", ap->id);
  514. wmb(); /* flush PRD, pkt writes */
  515. port_ofs = PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
  516. /* if writing, we (1) DMA to DIMM, then (2) do ATA command */
  517. if (rw && qc->tf.protocol == ATA_PROT_DMA) {
  518. seq += 4;
  519. pdc20621_dump_hdma(qc);
  520. pdc20621_push_hdma(qc, seq, port_ofs + PDC_DIMM_HOST_PKT);
  521. VPRINTK("queued ofs 0x%x (%u), seq %u\n",
  522. port_ofs + PDC_DIMM_HOST_PKT,
  523. port_ofs + PDC_DIMM_HOST_PKT,
  524. seq);
  525. } else {
  526. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  527. readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
  528. writel(port_ofs + PDC_DIMM_ATA_PKT,
  529. ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  530. readl(ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  531. VPRINTK("submitted ofs 0x%x (%u), seq %u\n",
  532. port_ofs + PDC_DIMM_ATA_PKT,
  533. port_ofs + PDC_DIMM_ATA_PKT,
  534. seq);
  535. }
  536. }
  537. static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc)
  538. {
  539. switch (qc->tf.protocol) {
  540. case ATA_PROT_DMA:
  541. case ATA_PROT_NODATA:
  542. pdc20621_packet_start(qc);
  543. return 0;
  544. case ATA_PROT_ATAPI_DMA:
  545. BUG();
  546. break;
  547. default:
  548. break;
  549. }
  550. return ata_qc_issue_prot(qc);
  551. }
  552. static inline unsigned int pdc20621_host_intr( struct ata_port *ap,
  553. struct ata_queued_cmd *qc,
  554. unsigned int doing_hdma,
  555. void __iomem *mmio)
  556. {
  557. unsigned int port_no = ap->port_no;
  558. unsigned int port_ofs =
  559. PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
  560. u8 status;
  561. unsigned int handled = 0;
  562. VPRINTK("ENTER\n");
  563. if ((qc->tf.protocol == ATA_PROT_DMA) && /* read */
  564. (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
  565. /* step two - DMA from DIMM to host */
  566. if (doing_hdma) {
  567. VPRINTK("ata%u: read hdma, 0x%x 0x%x\n", ap->id,
  568. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  569. /* get drive status; clear intr; complete txn */
  570. qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
  571. ata_qc_complete(qc);
  572. pdc20621_pop_hdma(qc);
  573. }
  574. /* step one - exec ATA command */
  575. else {
  576. u8 seq = (u8) (port_no + 1 + 4);
  577. VPRINTK("ata%u: read ata, 0x%x 0x%x\n", ap->id,
  578. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  579. /* submit hdma pkt */
  580. pdc20621_dump_hdma(qc);
  581. pdc20621_push_hdma(qc, seq,
  582. port_ofs + PDC_DIMM_HOST_PKT);
  583. }
  584. handled = 1;
  585. } else if (qc->tf.protocol == ATA_PROT_DMA) { /* write */
  586. /* step one - DMA from host to DIMM */
  587. if (doing_hdma) {
  588. u8 seq = (u8) (port_no + 1);
  589. VPRINTK("ata%u: write hdma, 0x%x 0x%x\n", ap->id,
  590. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  591. /* submit ata pkt */
  592. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  593. readl(mmio + PDC_20621_SEQCTL + (seq * 4));
  594. writel(port_ofs + PDC_DIMM_ATA_PKT,
  595. ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  596. readl(ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  597. }
  598. /* step two - execute ATA command */
  599. else {
  600. VPRINTK("ata%u: write ata, 0x%x 0x%x\n", ap->id,
  601. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  602. /* get drive status; clear intr; complete txn */
  603. qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
  604. ata_qc_complete(qc);
  605. pdc20621_pop_hdma(qc);
  606. }
  607. handled = 1;
  608. /* command completion, but no data xfer */
  609. } else if (qc->tf.protocol == ATA_PROT_NODATA) {
  610. status = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  611. DPRINTK("BUS_NODATA (drv_stat 0x%X)\n", status);
  612. qc->err_mask |= ac_err_mask(status);
  613. ata_qc_complete(qc);
  614. handled = 1;
  615. } else {
  616. ap->stats.idle_irq++;
  617. }
  618. return handled;
  619. }
  620. static void pdc20621_irq_clear(struct ata_port *ap)
  621. {
  622. struct ata_host *host = ap->host;
  623. void __iomem *mmio = host->iomap[PDC_MMIO_BAR];
  624. mmio += PDC_CHIP0_OFS;
  625. readl(mmio + PDC_20621_SEQMASK);
  626. }
  627. static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance)
  628. {
  629. struct ata_host *host = dev_instance;
  630. struct ata_port *ap;
  631. u32 mask = 0;
  632. unsigned int i, tmp, port_no;
  633. unsigned int handled = 0;
  634. void __iomem *mmio_base;
  635. VPRINTK("ENTER\n");
  636. if (!host || !host->iomap[PDC_MMIO_BAR]) {
  637. VPRINTK("QUICK EXIT\n");
  638. return IRQ_NONE;
  639. }
  640. mmio_base = host->iomap[PDC_MMIO_BAR];
  641. /* reading should also clear interrupts */
  642. mmio_base += PDC_CHIP0_OFS;
  643. mask = readl(mmio_base + PDC_20621_SEQMASK);
  644. VPRINTK("mask == 0x%x\n", mask);
  645. if (mask == 0xffffffff) {
  646. VPRINTK("QUICK EXIT 2\n");
  647. return IRQ_NONE;
  648. }
  649. mask &= 0xffff; /* only 16 tags possible */
  650. if (!mask) {
  651. VPRINTK("QUICK EXIT 3\n");
  652. return IRQ_NONE;
  653. }
  654. spin_lock(&host->lock);
  655. for (i = 1; i < 9; i++) {
  656. port_no = i - 1;
  657. if (port_no > 3)
  658. port_no -= 4;
  659. if (port_no >= host->n_ports)
  660. ap = NULL;
  661. else
  662. ap = host->ports[port_no];
  663. tmp = mask & (1 << i);
  664. VPRINTK("seq %u, port_no %u, ap %p, tmp %x\n", i, port_no, ap, tmp);
  665. if (tmp && ap &&
  666. !(ap->flags & ATA_FLAG_DISABLED)) {
  667. struct ata_queued_cmd *qc;
  668. qc = ata_qc_from_tag(ap, ap->active_tag);
  669. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
  670. handled += pdc20621_host_intr(ap, qc, (i > 4),
  671. mmio_base);
  672. }
  673. }
  674. spin_unlock(&host->lock);
  675. VPRINTK("mask == 0x%x\n", mask);
  676. VPRINTK("EXIT\n");
  677. return IRQ_RETVAL(handled);
  678. }
  679. static void pdc_eng_timeout(struct ata_port *ap)
  680. {
  681. u8 drv_stat;
  682. struct ata_host *host = ap->host;
  683. struct ata_queued_cmd *qc;
  684. unsigned long flags;
  685. DPRINTK("ENTER\n");
  686. spin_lock_irqsave(&host->lock, flags);
  687. qc = ata_qc_from_tag(ap, ap->active_tag);
  688. switch (qc->tf.protocol) {
  689. case ATA_PROT_DMA:
  690. case ATA_PROT_NODATA:
  691. ata_port_printk(ap, KERN_ERR, "command timeout\n");
  692. qc->err_mask |= __ac_err_mask(ata_wait_idle(ap));
  693. break;
  694. default:
  695. drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  696. ata_port_printk(ap, KERN_ERR,
  697. "unknown timeout, cmd 0x%x stat 0x%x\n",
  698. qc->tf.command, drv_stat);
  699. qc->err_mask |= ac_err_mask(drv_stat);
  700. break;
  701. }
  702. spin_unlock_irqrestore(&host->lock, flags);
  703. ata_eh_qc_complete(qc);
  704. DPRINTK("EXIT\n");
  705. }
  706. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  707. {
  708. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  709. tf->protocol == ATA_PROT_NODATA);
  710. ata_tf_load(ap, tf);
  711. }
  712. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  713. {
  714. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  715. tf->protocol == ATA_PROT_NODATA);
  716. ata_exec_command(ap, tf);
  717. }
  718. static void pdc_sata_setup_port(struct ata_ioports *port, void __iomem *base)
  719. {
  720. port->cmd_addr = base;
  721. port->data_addr = base;
  722. port->feature_addr =
  723. port->error_addr = base + 0x4;
  724. port->nsect_addr = base + 0x8;
  725. port->lbal_addr = base + 0xc;
  726. port->lbam_addr = base + 0x10;
  727. port->lbah_addr = base + 0x14;
  728. port->device_addr = base + 0x18;
  729. port->command_addr =
  730. port->status_addr = base + 0x1c;
  731. port->altstatus_addr =
  732. port->ctl_addr = base + 0x38;
  733. }
  734. #ifdef ATA_VERBOSE_DEBUG
  735. static void pdc20621_get_from_dimm(struct ata_probe_ent *pe, void *psource,
  736. u32 offset, u32 size)
  737. {
  738. u32 window_size;
  739. u16 idx;
  740. u8 page_mask;
  741. long dist;
  742. void __iomem *mmio = pe->iomap[PDC_MMIO_BAR];
  743. void __iomem *dimm_mmio = pe->iomap[PDC_DIMM_BAR];
  744. /* hard-code chip #0 */
  745. mmio += PDC_CHIP0_OFS;
  746. page_mask = 0x00;
  747. window_size = 0x2000 * 4; /* 32K byte uchar size */
  748. idx = (u16) (offset / window_size);
  749. writel(0x01, mmio + PDC_GENERAL_CTLR);
  750. readl(mmio + PDC_GENERAL_CTLR);
  751. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  752. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  753. offset -= (idx * window_size);
  754. idx++;
  755. dist = ((long) (window_size - (offset + size))) >= 0 ? size :
  756. (long) (window_size - offset);
  757. memcpy_fromio((char *) psource, (char *) (dimm_mmio + offset / 4),
  758. dist);
  759. psource += dist;
  760. size -= dist;
  761. for (; (long) size >= (long) window_size ;) {
  762. writel(0x01, mmio + PDC_GENERAL_CTLR);
  763. readl(mmio + PDC_GENERAL_CTLR);
  764. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  765. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  766. memcpy_fromio((char *) psource, (char *) (dimm_mmio),
  767. window_size / 4);
  768. psource += window_size;
  769. size -= window_size;
  770. idx ++;
  771. }
  772. if (size) {
  773. writel(0x01, mmio + PDC_GENERAL_CTLR);
  774. readl(mmio + PDC_GENERAL_CTLR);
  775. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  776. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  777. memcpy_fromio((char *) psource, (char *) (dimm_mmio),
  778. size / 4);
  779. }
  780. }
  781. #endif
  782. static void pdc20621_put_to_dimm(struct ata_probe_ent *pe, void *psource,
  783. u32 offset, u32 size)
  784. {
  785. u32 window_size;
  786. u16 idx;
  787. u8 page_mask;
  788. long dist;
  789. void __iomem *mmio = pe->iomap[PDC_MMIO_BAR];
  790. void __iomem *dimm_mmio = pe->iomap[PDC_DIMM_BAR];
  791. /* hard-code chip #0 */
  792. mmio += PDC_CHIP0_OFS;
  793. page_mask = 0x00;
  794. window_size = 0x2000 * 4; /* 32K byte uchar size */
  795. idx = (u16) (offset / window_size);
  796. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  797. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  798. offset -= (idx * window_size);
  799. idx++;
  800. dist = ((long)(s32)(window_size - (offset + size))) >= 0 ? size :
  801. (long) (window_size - offset);
  802. memcpy_toio(dimm_mmio + offset / 4, psource, dist);
  803. writel(0x01, mmio + PDC_GENERAL_CTLR);
  804. readl(mmio + PDC_GENERAL_CTLR);
  805. psource += dist;
  806. size -= dist;
  807. for (; (long) size >= (long) window_size ;) {
  808. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  809. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  810. memcpy_toio(dimm_mmio, psource, window_size / 4);
  811. writel(0x01, mmio + PDC_GENERAL_CTLR);
  812. readl(mmio + PDC_GENERAL_CTLR);
  813. psource += window_size;
  814. size -= window_size;
  815. idx ++;
  816. }
  817. if (size) {
  818. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  819. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  820. memcpy_toio(dimm_mmio, psource, size / 4);
  821. writel(0x01, mmio + PDC_GENERAL_CTLR);
  822. readl(mmio + PDC_GENERAL_CTLR);
  823. }
  824. }
  825. static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe, u32 device,
  826. u32 subaddr, u32 *pdata)
  827. {
  828. void __iomem *mmio = pe->iomap[PDC_MMIO_BAR];
  829. u32 i2creg = 0;
  830. u32 status;
  831. u32 count =0;
  832. /* hard-code chip #0 */
  833. mmio += PDC_CHIP0_OFS;
  834. i2creg |= device << 24;
  835. i2creg |= subaddr << 16;
  836. /* Set the device and subaddress */
  837. writel(i2creg, mmio + PDC_I2C_ADDR_DATA_OFFSET);
  838. readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
  839. /* Write Control to perform read operation, mask int */
  840. writel(PDC_I2C_READ | PDC_I2C_START | PDC_I2C_MASK_INT,
  841. mmio + PDC_I2C_CONTROL_OFFSET);
  842. for (count = 0; count <= 1000; count ++) {
  843. status = readl(mmio + PDC_I2C_CONTROL_OFFSET);
  844. if (status & PDC_I2C_COMPLETE) {
  845. status = readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
  846. break;
  847. } else if (count == 1000)
  848. return 0;
  849. }
  850. *pdata = (status >> 8) & 0x000000ff;
  851. return 1;
  852. }
  853. static int pdc20621_detect_dimm(struct ata_probe_ent *pe)
  854. {
  855. u32 data=0 ;
  856. if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  857. PDC_DIMM_SPD_SYSTEM_FREQ, &data)) {
  858. if (data == 100)
  859. return 100;
  860. } else
  861. return 0;
  862. if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS, 9, &data)) {
  863. if(data <= 0x75)
  864. return 133;
  865. } else
  866. return 0;
  867. return 0;
  868. }
  869. static int pdc20621_prog_dimm0(struct ata_probe_ent *pe)
  870. {
  871. u32 spd0[50];
  872. u32 data = 0;
  873. int size, i;
  874. u8 bdimmsize;
  875. void __iomem *mmio = pe->iomap[PDC_MMIO_BAR];
  876. static const struct {
  877. unsigned int reg;
  878. unsigned int ofs;
  879. } pdc_i2c_read_data [] = {
  880. { PDC_DIMM_SPD_TYPE, 11 },
  881. { PDC_DIMM_SPD_FRESH_RATE, 12 },
  882. { PDC_DIMM_SPD_COLUMN_NUM, 4 },
  883. { PDC_DIMM_SPD_ATTRIBUTE, 21 },
  884. { PDC_DIMM_SPD_ROW_NUM, 3 },
  885. { PDC_DIMM_SPD_BANK_NUM, 17 },
  886. { PDC_DIMM_SPD_MODULE_ROW, 5 },
  887. { PDC_DIMM_SPD_ROW_PRE_CHARGE, 27 },
  888. { PDC_DIMM_SPD_ROW_ACTIVE_DELAY, 28 },
  889. { PDC_DIMM_SPD_RAS_CAS_DELAY, 29 },
  890. { PDC_DIMM_SPD_ACTIVE_PRECHARGE, 30 },
  891. { PDC_DIMM_SPD_CAS_LATENCY, 18 },
  892. };
  893. /* hard-code chip #0 */
  894. mmio += PDC_CHIP0_OFS;
  895. for(i=0; i<ARRAY_SIZE(pdc_i2c_read_data); i++)
  896. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  897. pdc_i2c_read_data[i].reg,
  898. &spd0[pdc_i2c_read_data[i].ofs]);
  899. data |= (spd0[4] - 8) | ((spd0[21] != 0) << 3) | ((spd0[3]-11) << 4);
  900. data |= ((spd0[17] / 4) << 6) | ((spd0[5] / 2) << 7) |
  901. ((((spd0[27] + 9) / 10) - 1) << 8) ;
  902. data |= (((((spd0[29] > spd0[28])
  903. ? spd0[29] : spd0[28]) + 9) / 10) - 1) << 10;
  904. data |= ((spd0[30] - spd0[29] + 9) / 10 - 2) << 12;
  905. if (spd0[18] & 0x08)
  906. data |= ((0x03) << 14);
  907. else if (spd0[18] & 0x04)
  908. data |= ((0x02) << 14);
  909. else if (spd0[18] & 0x01)
  910. data |= ((0x01) << 14);
  911. else
  912. data |= (0 << 14);
  913. /*
  914. Calculate the size of bDIMMSize (power of 2) and
  915. merge the DIMM size by program start/end address.
  916. */
  917. bdimmsize = spd0[4] + (spd0[5] / 2) + spd0[3] + (spd0[17] / 2) + 3;
  918. size = (1 << bdimmsize) >> 20; /* size = xxx(MB) */
  919. data |= (((size / 16) - 1) << 16);
  920. data |= (0 << 23);
  921. data |= 8;
  922. writel(data, mmio + PDC_DIMM0_CONTROL_OFFSET);
  923. readl(mmio + PDC_DIMM0_CONTROL_OFFSET);
  924. return size;
  925. }
  926. static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe)
  927. {
  928. u32 data, spd0;
  929. int error, i;
  930. void __iomem *mmio = pe->iomap[PDC_MMIO_BAR];
  931. /* hard-code chip #0 */
  932. mmio += PDC_CHIP0_OFS;
  933. /*
  934. Set To Default : DIMM Module Global Control Register (0x022259F1)
  935. DIMM Arbitration Disable (bit 20)
  936. DIMM Data/Control Output Driving Selection (bit12 - bit15)
  937. Refresh Enable (bit 17)
  938. */
  939. data = 0x022259F1;
  940. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  941. readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  942. /* Turn on for ECC */
  943. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  944. PDC_DIMM_SPD_TYPE, &spd0);
  945. if (spd0 == 0x02) {
  946. data |= (0x01 << 16);
  947. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  948. readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  949. printk(KERN_ERR "Local DIMM ECC Enabled\n");
  950. }
  951. /* DIMM Initialization Select/Enable (bit 18/19) */
  952. data &= (~(1<<18));
  953. data |= (1<<19);
  954. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  955. error = 1;
  956. for (i = 1; i <= 10; i++) { /* polling ~5 secs */
  957. data = readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  958. if (!(data & (1<<19))) {
  959. error = 0;
  960. break;
  961. }
  962. msleep(i*100);
  963. }
  964. return error;
  965. }
  966. static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe)
  967. {
  968. int speed, size, length;
  969. u32 addr,spd0,pci_status;
  970. u32 tmp=0;
  971. u32 time_period=0;
  972. u32 tcount=0;
  973. u32 ticks=0;
  974. u32 clock=0;
  975. u32 fparam=0;
  976. void __iomem *mmio = pe->iomap[PDC_MMIO_BAR];
  977. /* hard-code chip #0 */
  978. mmio += PDC_CHIP0_OFS;
  979. /* Initialize PLL based upon PCI Bus Frequency */
  980. /* Initialize Time Period Register */
  981. writel(0xffffffff, mmio + PDC_TIME_PERIOD);
  982. time_period = readl(mmio + PDC_TIME_PERIOD);
  983. VPRINTK("Time Period Register (0x40): 0x%x\n", time_period);
  984. /* Enable timer */
  985. writel(0x00001a0, mmio + PDC_TIME_CONTROL);
  986. readl(mmio + PDC_TIME_CONTROL);
  987. /* Wait 3 seconds */
  988. msleep(3000);
  989. /*
  990. When timer is enabled, counter is decreased every internal
  991. clock cycle.
  992. */
  993. tcount = readl(mmio + PDC_TIME_COUNTER);
  994. VPRINTK("Time Counter Register (0x44): 0x%x\n", tcount);
  995. /*
  996. If SX4 is on PCI-X bus, after 3 seconds, the timer counter
  997. register should be >= (0xffffffff - 3x10^8).
  998. */
  999. if(tcount >= PCI_X_TCOUNT) {
  1000. ticks = (time_period - tcount);
  1001. VPRINTK("Num counters 0x%x (%d)\n", ticks, ticks);
  1002. clock = (ticks / 300000);
  1003. VPRINTK("10 * Internal clk = 0x%x (%d)\n", clock, clock);
  1004. clock = (clock * 33);
  1005. VPRINTK("10 * Internal clk * 33 = 0x%x (%d)\n", clock, clock);
  1006. /* PLL F Param (bit 22:16) */
  1007. fparam = (1400000 / clock) - 2;
  1008. VPRINTK("PLL F Param: 0x%x (%d)\n", fparam, fparam);
  1009. /* OD param = 0x2 (bit 31:30), R param = 0x5 (bit 29:25) */
  1010. pci_status = (0x8a001824 | (fparam << 16));
  1011. } else
  1012. pci_status = PCI_PLL_INIT;
  1013. /* Initialize PLL. */
  1014. VPRINTK("pci_status: 0x%x\n", pci_status);
  1015. writel(pci_status, mmio + PDC_CTL_STATUS);
  1016. readl(mmio + PDC_CTL_STATUS);
  1017. /*
  1018. Read SPD of DIMM by I2C interface,
  1019. and program the DIMM Module Controller.
  1020. */
  1021. if (!(speed = pdc20621_detect_dimm(pe))) {
  1022. printk(KERN_ERR "Detect Local DIMM Fail\n");
  1023. return 1; /* DIMM error */
  1024. }
  1025. VPRINTK("Local DIMM Speed = %d\n", speed);
  1026. /* Programming DIMM0 Module Control Register (index_CID0:80h) */
  1027. size = pdc20621_prog_dimm0(pe);
  1028. VPRINTK("Local DIMM Size = %dMB\n",size);
  1029. /* Programming DIMM Module Global Control Register (index_CID0:88h) */
  1030. if (pdc20621_prog_dimm_global(pe)) {
  1031. printk(KERN_ERR "Programming DIMM Module Global Control Register Fail\n");
  1032. return 1;
  1033. }
  1034. #ifdef ATA_VERBOSE_DEBUG
  1035. {
  1036. u8 test_parttern1[40] = {0x55,0xAA,'P','r','o','m','i','s','e',' ',
  1037. 'N','o','t',' ','Y','e','t',' ','D','e','f','i','n','e','d',' ',
  1038. '1','.','1','0',
  1039. '9','8','0','3','1','6','1','2',0,0};
  1040. u8 test_parttern2[40] = {0};
  1041. pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x10040, 40);
  1042. pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1043. pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x10040, 40);
  1044. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1045. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1046. test_parttern2[1], &(test_parttern2[2]));
  1047. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x10040,
  1048. 40);
  1049. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1050. test_parttern2[1], &(test_parttern2[2]));
  1051. pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x40, 40);
  1052. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1053. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1054. test_parttern2[1], &(test_parttern2[2]));
  1055. }
  1056. #endif
  1057. /* ECC initiliazation. */
  1058. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  1059. PDC_DIMM_SPD_TYPE, &spd0);
  1060. if (spd0 == 0x02) {
  1061. VPRINTK("Start ECC initialization\n");
  1062. addr = 0;
  1063. length = size * 1024 * 1024;
  1064. while (addr < length) {
  1065. pdc20621_put_to_dimm(pe, (void *) &tmp, addr,
  1066. sizeof(u32));
  1067. addr += sizeof(u32);
  1068. }
  1069. VPRINTK("Finish ECC initialization\n");
  1070. }
  1071. return 0;
  1072. }
  1073. static void pdc_20621_init(struct ata_probe_ent *pe)
  1074. {
  1075. u32 tmp;
  1076. void __iomem *mmio = pe->iomap[PDC_MMIO_BAR];
  1077. /* hard-code chip #0 */
  1078. mmio += PDC_CHIP0_OFS;
  1079. /*
  1080. * Select page 0x40 for our 32k DIMM window
  1081. */
  1082. tmp = readl(mmio + PDC_20621_DIMM_WINDOW) & 0xffff0000;
  1083. tmp |= PDC_PAGE_WINDOW; /* page 40h; arbitrarily selected */
  1084. writel(tmp, mmio + PDC_20621_DIMM_WINDOW);
  1085. /*
  1086. * Reset Host DMA
  1087. */
  1088. tmp = readl(mmio + PDC_HDMA_CTLSTAT);
  1089. tmp |= PDC_RESET;
  1090. writel(tmp, mmio + PDC_HDMA_CTLSTAT);
  1091. readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
  1092. udelay(10);
  1093. tmp = readl(mmio + PDC_HDMA_CTLSTAT);
  1094. tmp &= ~PDC_RESET;
  1095. writel(tmp, mmio + PDC_HDMA_CTLSTAT);
  1096. readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
  1097. }
  1098. static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1099. {
  1100. static int printed_version;
  1101. struct ata_probe_ent *probe_ent;
  1102. void __iomem *base;
  1103. struct pdc_host_priv *hpriv;
  1104. unsigned int board_idx = (unsigned int) ent->driver_data;
  1105. int rc;
  1106. if (!printed_version++)
  1107. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1108. rc = pcim_enable_device(pdev);
  1109. if (rc)
  1110. return rc;
  1111. rc = pcim_iomap_regions(pdev, (1 << PDC_MMIO_BAR) | (1 << PDC_DIMM_BAR),
  1112. DRV_NAME);
  1113. if (rc == -EBUSY)
  1114. pcim_pin_device(pdev);
  1115. if (rc)
  1116. return rc;
  1117. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  1118. if (rc)
  1119. return rc;
  1120. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  1121. if (rc)
  1122. return rc;
  1123. probe_ent = devm_kzalloc(&pdev->dev, sizeof(*probe_ent), GFP_KERNEL);
  1124. if (probe_ent == NULL)
  1125. return -ENOMEM;
  1126. probe_ent->dev = pci_dev_to_dev(pdev);
  1127. INIT_LIST_HEAD(&probe_ent->node);
  1128. hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
  1129. if (!hpriv)
  1130. return -ENOMEM;
  1131. probe_ent->sht = pdc_port_info[board_idx].sht;
  1132. probe_ent->port_flags = pdc_port_info[board_idx].flags;
  1133. probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
  1134. probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
  1135. probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
  1136. probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
  1137. probe_ent->irq = pdev->irq;
  1138. probe_ent->irq_flags = IRQF_SHARED;
  1139. probe_ent->iomap = pcim_iomap_table(pdev);
  1140. probe_ent->private_data = hpriv;
  1141. base = probe_ent->iomap[PDC_MMIO_BAR] + PDC_CHIP0_OFS;
  1142. probe_ent->n_ports = 4;
  1143. pdc_sata_setup_port(&probe_ent->port[0], base + 0x200);
  1144. pdc_sata_setup_port(&probe_ent->port[1], base + 0x280);
  1145. pdc_sata_setup_port(&probe_ent->port[2], base + 0x300);
  1146. pdc_sata_setup_port(&probe_ent->port[3], base + 0x380);
  1147. pci_set_master(pdev);
  1148. /* initialize adapter */
  1149. /* initialize local dimm */
  1150. if (pdc20621_dimm_init(probe_ent))
  1151. return -ENOMEM;
  1152. pdc_20621_init(probe_ent);
  1153. if (!ata_device_add(probe_ent))
  1154. return -ENODEV;
  1155. devm_kfree(&pdev->dev, probe_ent);
  1156. return 0;
  1157. }
  1158. static int __init pdc_sata_init(void)
  1159. {
  1160. return pci_register_driver(&pdc_sata_pci_driver);
  1161. }
  1162. static void __exit pdc_sata_exit(void)
  1163. {
  1164. pci_unregister_driver(&pdc_sata_pci_driver);
  1165. }
  1166. MODULE_AUTHOR("Jeff Garzik");
  1167. MODULE_DESCRIPTION("Promise SATA low-level driver");
  1168. MODULE_LICENSE("GPL");
  1169. MODULE_DEVICE_TABLE(pci, pdc_sata_pci_tbl);
  1170. MODULE_VERSION(DRV_VERSION);
  1171. module_init(pdc_sata_init);
  1172. module_exit(pdc_sata_exit);