sata_sis.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/device.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #include "libata.h"
  43. #undef DRV_NAME /* already defined in libata.h, for libata-core */
  44. #define DRV_NAME "sata_sis"
  45. #define DRV_VERSION "0.7"
  46. enum {
  47. sis_180 = 0,
  48. SIS_SCR_PCI_BAR = 5,
  49. /* PCI configuration registers */
  50. SIS_GENCTL = 0x54, /* IDE General Control register */
  51. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  52. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  53. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  54. SIS_PMR = 0x90, /* port mapping register */
  55. SIS_PMR_COMBINED = 0x30,
  56. /* random bits */
  57. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  58. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  59. };
  60. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  61. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg);
  62. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  63. static const struct pci_device_id sis_pci_tbl[] = {
  64. { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
  65. { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
  66. { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
  67. { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
  68. { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/966L */
  69. { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L */
  70. { } /* terminate list */
  71. };
  72. static struct pci_driver sis_pci_driver = {
  73. .name = DRV_NAME,
  74. .id_table = sis_pci_tbl,
  75. .probe = sis_init_one,
  76. .remove = ata_pci_remove_one,
  77. };
  78. static struct scsi_host_template sis_sht = {
  79. .module = THIS_MODULE,
  80. .name = DRV_NAME,
  81. .ioctl = ata_scsi_ioctl,
  82. .queuecommand = ata_scsi_queuecmd,
  83. .can_queue = ATA_DEF_QUEUE,
  84. .this_id = ATA_SHT_THIS_ID,
  85. .sg_tablesize = ATA_MAX_PRD,
  86. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  87. .emulated = ATA_SHT_EMULATED,
  88. .use_clustering = ATA_SHT_USE_CLUSTERING,
  89. .proc_name = DRV_NAME,
  90. .dma_boundary = ATA_DMA_BOUNDARY,
  91. .slave_configure = ata_scsi_slave_config,
  92. .slave_destroy = ata_scsi_slave_destroy,
  93. .bios_param = ata_std_bios_param,
  94. };
  95. static const struct ata_port_operations sis_ops = {
  96. .port_disable = ata_port_disable,
  97. .tf_load = ata_tf_load,
  98. .tf_read = ata_tf_read,
  99. .check_status = ata_check_status,
  100. .exec_command = ata_exec_command,
  101. .dev_select = ata_std_dev_select,
  102. .bmdma_setup = ata_bmdma_setup,
  103. .bmdma_start = ata_bmdma_start,
  104. .bmdma_stop = ata_bmdma_stop,
  105. .bmdma_status = ata_bmdma_status,
  106. .qc_prep = ata_qc_prep,
  107. .qc_issue = ata_qc_issue_prot,
  108. .data_xfer = ata_data_xfer,
  109. .freeze = ata_bmdma_freeze,
  110. .thaw = ata_bmdma_thaw,
  111. .error_handler = ata_bmdma_error_handler,
  112. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  113. .irq_handler = ata_interrupt,
  114. .irq_clear = ata_bmdma_irq_clear,
  115. .irq_on = ata_irq_on,
  116. .irq_ack = ata_irq_ack,
  117. .scr_read = sis_scr_read,
  118. .scr_write = sis_scr_write,
  119. .port_start = ata_port_start,
  120. };
  121. static struct ata_port_info sis_port_info = {
  122. .sht = &sis_sht,
  123. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  124. .pio_mask = 0x1f,
  125. .mwdma_mask = 0x7,
  126. .udma_mask = 0x7f,
  127. .port_ops = &sis_ops,
  128. };
  129. MODULE_AUTHOR("Uwe Koziolek");
  130. MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
  131. MODULE_LICENSE("GPL");
  132. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  133. MODULE_VERSION(DRV_VERSION);
  134. static unsigned int get_scr_cfg_addr(struct ata_port *ap, unsigned int sc_reg)
  135. {
  136. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  137. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  138. u8 pmr;
  139. if (ap->port_no) {
  140. switch (pdev->device) {
  141. case 0x0180:
  142. case 0x0181:
  143. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  144. if ((pmr & SIS_PMR_COMBINED) == 0)
  145. addr += SIS180_SATA1_OFS;
  146. break;
  147. case 0x0182:
  148. case 0x0183:
  149. case 0x1182:
  150. case 0x1183:
  151. addr += SIS182_SATA1_OFS;
  152. break;
  153. }
  154. }
  155. return addr;
  156. }
  157. static u32 sis_scr_cfg_read (struct ata_port *ap, unsigned int sc_reg)
  158. {
  159. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  160. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  161. u32 val, val2 = 0;
  162. u8 pmr;
  163. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  164. return 0xffffffff;
  165. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  166. pci_read_config_dword(pdev, cfg_addr, &val);
  167. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  168. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  169. pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
  170. return (val|val2) & 0xfffffffb; /* avoid problems with powerdowned ports */
  171. }
  172. static void sis_scr_cfg_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  173. {
  174. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  175. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  176. u8 pmr;
  177. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  178. return;
  179. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  180. pci_write_config_dword(pdev, cfg_addr, val);
  181. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  182. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  183. pci_write_config_dword(pdev, cfg_addr+0x10, val);
  184. }
  185. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg)
  186. {
  187. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  188. u32 val, val2 = 0;
  189. u8 pmr;
  190. if (sc_reg > SCR_CONTROL)
  191. return 0xffffffffU;
  192. if (ap->flags & SIS_FLAG_CFGSCR)
  193. return sis_scr_cfg_read(ap, sc_reg);
  194. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  195. val = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
  196. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  197. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  198. val2 = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
  199. return (val | val2) & 0xfffffffb;
  200. }
  201. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  202. {
  203. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  204. u8 pmr;
  205. if (sc_reg > SCR_CONTROL)
  206. return;
  207. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  208. if (ap->flags & SIS_FLAG_CFGSCR)
  209. sis_scr_cfg_write(ap, sc_reg, val);
  210. else {
  211. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  212. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  213. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  214. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
  215. }
  216. }
  217. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  218. {
  219. static int printed_version;
  220. struct ata_probe_ent *probe_ent = NULL;
  221. int rc;
  222. u32 genctl, val;
  223. struct ata_port_info pi = sis_port_info, *ppi[2] = { &pi, &pi };
  224. u8 pmr;
  225. u8 port2_start = 0x20;
  226. if (!printed_version++)
  227. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  228. rc = pcim_enable_device(pdev);
  229. if (rc)
  230. return rc;
  231. rc = pci_request_regions(pdev, DRV_NAME);
  232. if (rc) {
  233. pcim_pin_device(pdev);
  234. return rc;
  235. }
  236. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  237. if (rc)
  238. return rc;
  239. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  240. if (rc)
  241. return rc;
  242. /* check and see if the SCRs are in IO space or PCI cfg space */
  243. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  244. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  245. pi.flags |= SIS_FLAG_CFGSCR;
  246. /* if hardware thinks SCRs are in IO space, but there are
  247. * no IO resources assigned, change to PCI cfg space.
  248. */
  249. if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
  250. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  251. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  252. genctl &= ~GENCTL_IOMAPPED_SCR;
  253. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  254. pi.flags |= SIS_FLAG_CFGSCR;
  255. }
  256. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  257. switch (ent->device) {
  258. case 0x0180:
  259. case 0x0181:
  260. /* The PATA-handling is provided by pata_sis */
  261. switch (pmr & 0x30) {
  262. case 0x10:
  263. ppi[1] = &sis_info133;
  264. break;
  265. case 0x30:
  266. ppi[0] = &sis_info133;
  267. break;
  268. }
  269. if ((pmr & SIS_PMR_COMBINED) == 0) {
  270. dev_printk(KERN_INFO, &pdev->dev,
  271. "Detected SiS 180/181/964 chipset in SATA mode\n");
  272. port2_start = 64;
  273. } else {
  274. dev_printk(KERN_INFO, &pdev->dev,
  275. "Detected SiS 180/181 chipset in combined mode\n");
  276. port2_start=0;
  277. pi.flags |= ATA_FLAG_SLAVE_POSS;
  278. }
  279. break;
  280. case 0x0182:
  281. case 0x0183:
  282. pci_read_config_dword ( pdev, 0x6C, &val);
  283. if (val & (1L << 31)) {
  284. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965 chipset\n");
  285. pi.flags |= ATA_FLAG_SLAVE_POSS;
  286. } else {
  287. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965L chipset\n");
  288. }
  289. break;
  290. case 0x1182:
  291. case 0x1183:
  292. pci_read_config_dword(pdev, 0x64, &val);
  293. if (val & 0x10000000) {
  294. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1182/1183/966L SATA controller\n");
  295. } else {
  296. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1182/1183/966 SATA controller\n");
  297. pi.flags |= ATA_FLAG_SLAVE_POSS;
  298. }
  299. break;
  300. }
  301. probe_ent = ata_pci_init_native_mode(pdev, ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
  302. if (!probe_ent)
  303. return -ENOMEM;
  304. if (!(probe_ent->port_flags & SIS_FLAG_CFGSCR)) {
  305. void *mmio;
  306. mmio = pcim_iomap(pdev, SIS_SCR_PCI_BAR, 0);
  307. if (!mmio)
  308. return -ENOMEM;
  309. probe_ent->port[0].scr_addr = mmio;
  310. probe_ent->port[1].scr_addr = mmio + port2_start;
  311. }
  312. pci_set_master(pdev);
  313. pci_intx(pdev, 1);
  314. if (!ata_device_add(probe_ent))
  315. return -EIO;
  316. devm_kfree(&pdev->dev, probe_ent);
  317. return 0;
  318. }
  319. static int __init sis_init(void)
  320. {
  321. return pci_register_driver(&sis_pci_driver);
  322. }
  323. static void __exit sis_exit(void)
  324. {
  325. pci_unregister_driver(&sis_pci_driver);
  326. }
  327. module_init(sis_init);
  328. module_exit(sis_exit);