libata-core.c 153 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290
  1. /*
  2. * libata-core.c - helper library for ATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
  9. * Copyright 2003-2004 Jeff Garzik
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Hardware documentation available from http://www.t13.org/ and
  31. * http://www.sata-io.org/
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/list.h>
  39. #include <linux/mm.h>
  40. #include <linux/highmem.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/blkdev.h>
  43. #include <linux/delay.h>
  44. #include <linux/timer.h>
  45. #include <linux/interrupt.h>
  46. #include <linux/completion.h>
  47. #include <linux/suspend.h>
  48. #include <linux/workqueue.h>
  49. #include <linux/jiffies.h>
  50. #include <linux/scatterlist.h>
  51. #include <scsi/scsi.h>
  52. #include <scsi/scsi_cmnd.h>
  53. #include <scsi/scsi_host.h>
  54. #include <linux/libata.h>
  55. #include <asm/io.h>
  56. #include <asm/semaphore.h>
  57. #include <asm/byteorder.h>
  58. #include "libata.h"
  59. #define DRV_VERSION "2.10" /* must be exactly four chars */
  60. /* debounce timing parameters in msecs { interval, duration, timeout } */
  61. const unsigned long sata_deb_timing_normal[] = { 5, 100, 2000 };
  62. const unsigned long sata_deb_timing_hotplug[] = { 25, 500, 2000 };
  63. const unsigned long sata_deb_timing_long[] = { 100, 2000, 5000 };
  64. static unsigned int ata_dev_init_params(struct ata_device *dev,
  65. u16 heads, u16 sectors);
  66. static unsigned int ata_dev_set_xfermode(struct ata_device *dev);
  67. static void ata_dev_xfermask(struct ata_device *dev);
  68. static unsigned int ata_unique_id = 1;
  69. static struct workqueue_struct *ata_wq;
  70. struct workqueue_struct *ata_aux_wq;
  71. int atapi_enabled = 1;
  72. module_param(atapi_enabled, int, 0444);
  73. MODULE_PARM_DESC(atapi_enabled, "Enable discovery of ATAPI devices (0=off, 1=on)");
  74. int atapi_dmadir = 0;
  75. module_param(atapi_dmadir, int, 0444);
  76. MODULE_PARM_DESC(atapi_dmadir, "Enable ATAPI DMADIR bridge support (0=off, 1=on)");
  77. int libata_fua = 0;
  78. module_param_named(fua, libata_fua, int, 0444);
  79. MODULE_PARM_DESC(fua, "FUA support (0=off, 1=on)");
  80. static int ata_probe_timeout = ATA_TMOUT_INTERNAL / HZ;
  81. module_param(ata_probe_timeout, int, 0444);
  82. MODULE_PARM_DESC(ata_probe_timeout, "Set ATA probing timeout (seconds)");
  83. MODULE_AUTHOR("Jeff Garzik");
  84. MODULE_DESCRIPTION("Library module for ATA devices");
  85. MODULE_LICENSE("GPL");
  86. MODULE_VERSION(DRV_VERSION);
  87. /**
  88. * ata_tf_to_fis - Convert ATA taskfile to SATA FIS structure
  89. * @tf: Taskfile to convert
  90. * @fis: Buffer into which data will output
  91. * @pmp: Port multiplier port
  92. *
  93. * Converts a standard ATA taskfile to a Serial ATA
  94. * FIS structure (Register - Host to Device).
  95. *
  96. * LOCKING:
  97. * Inherited from caller.
  98. */
  99. void ata_tf_to_fis(const struct ata_taskfile *tf, u8 *fis, u8 pmp)
  100. {
  101. fis[0] = 0x27; /* Register - Host to Device FIS */
  102. fis[1] = (pmp & 0xf) | (1 << 7); /* Port multiplier number,
  103. bit 7 indicates Command FIS */
  104. fis[2] = tf->command;
  105. fis[3] = tf->feature;
  106. fis[4] = tf->lbal;
  107. fis[5] = tf->lbam;
  108. fis[6] = tf->lbah;
  109. fis[7] = tf->device;
  110. fis[8] = tf->hob_lbal;
  111. fis[9] = tf->hob_lbam;
  112. fis[10] = tf->hob_lbah;
  113. fis[11] = tf->hob_feature;
  114. fis[12] = tf->nsect;
  115. fis[13] = tf->hob_nsect;
  116. fis[14] = 0;
  117. fis[15] = tf->ctl;
  118. fis[16] = 0;
  119. fis[17] = 0;
  120. fis[18] = 0;
  121. fis[19] = 0;
  122. }
  123. /**
  124. * ata_tf_from_fis - Convert SATA FIS to ATA taskfile
  125. * @fis: Buffer from which data will be input
  126. * @tf: Taskfile to output
  127. *
  128. * Converts a serial ATA FIS structure to a standard ATA taskfile.
  129. *
  130. * LOCKING:
  131. * Inherited from caller.
  132. */
  133. void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf)
  134. {
  135. tf->command = fis[2]; /* status */
  136. tf->feature = fis[3]; /* error */
  137. tf->lbal = fis[4];
  138. tf->lbam = fis[5];
  139. tf->lbah = fis[6];
  140. tf->device = fis[7];
  141. tf->hob_lbal = fis[8];
  142. tf->hob_lbam = fis[9];
  143. tf->hob_lbah = fis[10];
  144. tf->nsect = fis[12];
  145. tf->hob_nsect = fis[13];
  146. }
  147. static const u8 ata_rw_cmds[] = {
  148. /* pio multi */
  149. ATA_CMD_READ_MULTI,
  150. ATA_CMD_WRITE_MULTI,
  151. ATA_CMD_READ_MULTI_EXT,
  152. ATA_CMD_WRITE_MULTI_EXT,
  153. 0,
  154. 0,
  155. 0,
  156. ATA_CMD_WRITE_MULTI_FUA_EXT,
  157. /* pio */
  158. ATA_CMD_PIO_READ,
  159. ATA_CMD_PIO_WRITE,
  160. ATA_CMD_PIO_READ_EXT,
  161. ATA_CMD_PIO_WRITE_EXT,
  162. 0,
  163. 0,
  164. 0,
  165. 0,
  166. /* dma */
  167. ATA_CMD_READ,
  168. ATA_CMD_WRITE,
  169. ATA_CMD_READ_EXT,
  170. ATA_CMD_WRITE_EXT,
  171. 0,
  172. 0,
  173. 0,
  174. ATA_CMD_WRITE_FUA_EXT
  175. };
  176. /**
  177. * ata_rwcmd_protocol - set taskfile r/w commands and protocol
  178. * @tf: command to examine and configure
  179. * @dev: device tf belongs to
  180. *
  181. * Examine the device configuration and tf->flags to calculate
  182. * the proper read/write commands and protocol to use.
  183. *
  184. * LOCKING:
  185. * caller.
  186. */
  187. static int ata_rwcmd_protocol(struct ata_taskfile *tf, struct ata_device *dev)
  188. {
  189. u8 cmd;
  190. int index, fua, lba48, write;
  191. fua = (tf->flags & ATA_TFLAG_FUA) ? 4 : 0;
  192. lba48 = (tf->flags & ATA_TFLAG_LBA48) ? 2 : 0;
  193. write = (tf->flags & ATA_TFLAG_WRITE) ? 1 : 0;
  194. if (dev->flags & ATA_DFLAG_PIO) {
  195. tf->protocol = ATA_PROT_PIO;
  196. index = dev->multi_count ? 0 : 8;
  197. } else if (lba48 && (dev->ap->flags & ATA_FLAG_PIO_LBA48)) {
  198. /* Unable to use DMA due to host limitation */
  199. tf->protocol = ATA_PROT_PIO;
  200. index = dev->multi_count ? 0 : 8;
  201. } else {
  202. tf->protocol = ATA_PROT_DMA;
  203. index = 16;
  204. }
  205. cmd = ata_rw_cmds[index + fua + lba48 + write];
  206. if (cmd) {
  207. tf->command = cmd;
  208. return 0;
  209. }
  210. return -1;
  211. }
  212. /**
  213. * ata_tf_read_block - Read block address from ATA taskfile
  214. * @tf: ATA taskfile of interest
  215. * @dev: ATA device @tf belongs to
  216. *
  217. * LOCKING:
  218. * None.
  219. *
  220. * Read block address from @tf. This function can handle all
  221. * three address formats - LBA, LBA48 and CHS. tf->protocol and
  222. * flags select the address format to use.
  223. *
  224. * RETURNS:
  225. * Block address read from @tf.
  226. */
  227. u64 ata_tf_read_block(struct ata_taskfile *tf, struct ata_device *dev)
  228. {
  229. u64 block = 0;
  230. if (tf->flags & ATA_TFLAG_LBA) {
  231. if (tf->flags & ATA_TFLAG_LBA48) {
  232. block |= (u64)tf->hob_lbah << 40;
  233. block |= (u64)tf->hob_lbam << 32;
  234. block |= tf->hob_lbal << 24;
  235. } else
  236. block |= (tf->device & 0xf) << 24;
  237. block |= tf->lbah << 16;
  238. block |= tf->lbam << 8;
  239. block |= tf->lbal;
  240. } else {
  241. u32 cyl, head, sect;
  242. cyl = tf->lbam | (tf->lbah << 8);
  243. head = tf->device & 0xf;
  244. sect = tf->lbal;
  245. block = (cyl * dev->heads + head) * dev->sectors + sect;
  246. }
  247. return block;
  248. }
  249. /**
  250. * ata_build_rw_tf - Build ATA taskfile for given read/write request
  251. * @tf: Target ATA taskfile
  252. * @dev: ATA device @tf belongs to
  253. * @block: Block address
  254. * @n_block: Number of blocks
  255. * @tf_flags: RW/FUA etc...
  256. * @tag: tag
  257. *
  258. * LOCKING:
  259. * None.
  260. *
  261. * Build ATA taskfile @tf for read/write request described by
  262. * @block, @n_block, @tf_flags and @tag on @dev.
  263. *
  264. * RETURNS:
  265. *
  266. * 0 on success, -ERANGE if the request is too large for @dev,
  267. * -EINVAL if the request is invalid.
  268. */
  269. int ata_build_rw_tf(struct ata_taskfile *tf, struct ata_device *dev,
  270. u64 block, u32 n_block, unsigned int tf_flags,
  271. unsigned int tag)
  272. {
  273. tf->flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  274. tf->flags |= tf_flags;
  275. if ((dev->flags & (ATA_DFLAG_PIO | ATA_DFLAG_NCQ_OFF |
  276. ATA_DFLAG_NCQ)) == ATA_DFLAG_NCQ &&
  277. likely(tag != ATA_TAG_INTERNAL)) {
  278. /* yay, NCQ */
  279. if (!lba_48_ok(block, n_block))
  280. return -ERANGE;
  281. tf->protocol = ATA_PROT_NCQ;
  282. tf->flags |= ATA_TFLAG_LBA | ATA_TFLAG_LBA48;
  283. if (tf->flags & ATA_TFLAG_WRITE)
  284. tf->command = ATA_CMD_FPDMA_WRITE;
  285. else
  286. tf->command = ATA_CMD_FPDMA_READ;
  287. tf->nsect = tag << 3;
  288. tf->hob_feature = (n_block >> 8) & 0xff;
  289. tf->feature = n_block & 0xff;
  290. tf->hob_lbah = (block >> 40) & 0xff;
  291. tf->hob_lbam = (block >> 32) & 0xff;
  292. tf->hob_lbal = (block >> 24) & 0xff;
  293. tf->lbah = (block >> 16) & 0xff;
  294. tf->lbam = (block >> 8) & 0xff;
  295. tf->lbal = block & 0xff;
  296. tf->device = 1 << 6;
  297. if (tf->flags & ATA_TFLAG_FUA)
  298. tf->device |= 1 << 7;
  299. } else if (dev->flags & ATA_DFLAG_LBA) {
  300. tf->flags |= ATA_TFLAG_LBA;
  301. if (lba_28_ok(block, n_block)) {
  302. /* use LBA28 */
  303. tf->device |= (block >> 24) & 0xf;
  304. } else if (lba_48_ok(block, n_block)) {
  305. if (!(dev->flags & ATA_DFLAG_LBA48))
  306. return -ERANGE;
  307. /* use LBA48 */
  308. tf->flags |= ATA_TFLAG_LBA48;
  309. tf->hob_nsect = (n_block >> 8) & 0xff;
  310. tf->hob_lbah = (block >> 40) & 0xff;
  311. tf->hob_lbam = (block >> 32) & 0xff;
  312. tf->hob_lbal = (block >> 24) & 0xff;
  313. } else
  314. /* request too large even for LBA48 */
  315. return -ERANGE;
  316. if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
  317. return -EINVAL;
  318. tf->nsect = n_block & 0xff;
  319. tf->lbah = (block >> 16) & 0xff;
  320. tf->lbam = (block >> 8) & 0xff;
  321. tf->lbal = block & 0xff;
  322. tf->device |= ATA_LBA;
  323. } else {
  324. /* CHS */
  325. u32 sect, head, cyl, track;
  326. /* The request -may- be too large for CHS addressing. */
  327. if (!lba_28_ok(block, n_block))
  328. return -ERANGE;
  329. if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
  330. return -EINVAL;
  331. /* Convert LBA to CHS */
  332. track = (u32)block / dev->sectors;
  333. cyl = track / dev->heads;
  334. head = track % dev->heads;
  335. sect = (u32)block % dev->sectors + 1;
  336. DPRINTK("block %u track %u cyl %u head %u sect %u\n",
  337. (u32)block, track, cyl, head, sect);
  338. /* Check whether the converted CHS can fit.
  339. Cylinder: 0-65535
  340. Head: 0-15
  341. Sector: 1-255*/
  342. if ((cyl >> 16) || (head >> 4) || (sect >> 8) || (!sect))
  343. return -ERANGE;
  344. tf->nsect = n_block & 0xff; /* Sector count 0 means 256 sectors */
  345. tf->lbal = sect;
  346. tf->lbam = cyl;
  347. tf->lbah = cyl >> 8;
  348. tf->device |= head;
  349. }
  350. return 0;
  351. }
  352. /**
  353. * ata_pack_xfermask - Pack pio, mwdma and udma masks into xfer_mask
  354. * @pio_mask: pio_mask
  355. * @mwdma_mask: mwdma_mask
  356. * @udma_mask: udma_mask
  357. *
  358. * Pack @pio_mask, @mwdma_mask and @udma_mask into a single
  359. * unsigned int xfer_mask.
  360. *
  361. * LOCKING:
  362. * None.
  363. *
  364. * RETURNS:
  365. * Packed xfer_mask.
  366. */
  367. static unsigned int ata_pack_xfermask(unsigned int pio_mask,
  368. unsigned int mwdma_mask,
  369. unsigned int udma_mask)
  370. {
  371. return ((pio_mask << ATA_SHIFT_PIO) & ATA_MASK_PIO) |
  372. ((mwdma_mask << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA) |
  373. ((udma_mask << ATA_SHIFT_UDMA) & ATA_MASK_UDMA);
  374. }
  375. /**
  376. * ata_unpack_xfermask - Unpack xfer_mask into pio, mwdma and udma masks
  377. * @xfer_mask: xfer_mask to unpack
  378. * @pio_mask: resulting pio_mask
  379. * @mwdma_mask: resulting mwdma_mask
  380. * @udma_mask: resulting udma_mask
  381. *
  382. * Unpack @xfer_mask into @pio_mask, @mwdma_mask and @udma_mask.
  383. * Any NULL distination masks will be ignored.
  384. */
  385. static void ata_unpack_xfermask(unsigned int xfer_mask,
  386. unsigned int *pio_mask,
  387. unsigned int *mwdma_mask,
  388. unsigned int *udma_mask)
  389. {
  390. if (pio_mask)
  391. *pio_mask = (xfer_mask & ATA_MASK_PIO) >> ATA_SHIFT_PIO;
  392. if (mwdma_mask)
  393. *mwdma_mask = (xfer_mask & ATA_MASK_MWDMA) >> ATA_SHIFT_MWDMA;
  394. if (udma_mask)
  395. *udma_mask = (xfer_mask & ATA_MASK_UDMA) >> ATA_SHIFT_UDMA;
  396. }
  397. static const struct ata_xfer_ent {
  398. int shift, bits;
  399. u8 base;
  400. } ata_xfer_tbl[] = {
  401. { ATA_SHIFT_PIO, ATA_BITS_PIO, XFER_PIO_0 },
  402. { ATA_SHIFT_MWDMA, ATA_BITS_MWDMA, XFER_MW_DMA_0 },
  403. { ATA_SHIFT_UDMA, ATA_BITS_UDMA, XFER_UDMA_0 },
  404. { -1, },
  405. };
  406. /**
  407. * ata_xfer_mask2mode - Find matching XFER_* for the given xfer_mask
  408. * @xfer_mask: xfer_mask of interest
  409. *
  410. * Return matching XFER_* value for @xfer_mask. Only the highest
  411. * bit of @xfer_mask is considered.
  412. *
  413. * LOCKING:
  414. * None.
  415. *
  416. * RETURNS:
  417. * Matching XFER_* value, 0 if no match found.
  418. */
  419. static u8 ata_xfer_mask2mode(unsigned int xfer_mask)
  420. {
  421. int highbit = fls(xfer_mask) - 1;
  422. const struct ata_xfer_ent *ent;
  423. for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
  424. if (highbit >= ent->shift && highbit < ent->shift + ent->bits)
  425. return ent->base + highbit - ent->shift;
  426. return 0;
  427. }
  428. /**
  429. * ata_xfer_mode2mask - Find matching xfer_mask for XFER_*
  430. * @xfer_mode: XFER_* of interest
  431. *
  432. * Return matching xfer_mask for @xfer_mode.
  433. *
  434. * LOCKING:
  435. * None.
  436. *
  437. * RETURNS:
  438. * Matching xfer_mask, 0 if no match found.
  439. */
  440. static unsigned int ata_xfer_mode2mask(u8 xfer_mode)
  441. {
  442. const struct ata_xfer_ent *ent;
  443. for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
  444. if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
  445. return 1 << (ent->shift + xfer_mode - ent->base);
  446. return 0;
  447. }
  448. /**
  449. * ata_xfer_mode2shift - Find matching xfer_shift for XFER_*
  450. * @xfer_mode: XFER_* of interest
  451. *
  452. * Return matching xfer_shift for @xfer_mode.
  453. *
  454. * LOCKING:
  455. * None.
  456. *
  457. * RETURNS:
  458. * Matching xfer_shift, -1 if no match found.
  459. */
  460. static int ata_xfer_mode2shift(unsigned int xfer_mode)
  461. {
  462. const struct ata_xfer_ent *ent;
  463. for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
  464. if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
  465. return ent->shift;
  466. return -1;
  467. }
  468. /**
  469. * ata_mode_string - convert xfer_mask to string
  470. * @xfer_mask: mask of bits supported; only highest bit counts.
  471. *
  472. * Determine string which represents the highest speed
  473. * (highest bit in @modemask).
  474. *
  475. * LOCKING:
  476. * None.
  477. *
  478. * RETURNS:
  479. * Constant C string representing highest speed listed in
  480. * @mode_mask, or the constant C string "<n/a>".
  481. */
  482. static const char *ata_mode_string(unsigned int xfer_mask)
  483. {
  484. static const char * const xfer_mode_str[] = {
  485. "PIO0",
  486. "PIO1",
  487. "PIO2",
  488. "PIO3",
  489. "PIO4",
  490. "PIO5",
  491. "PIO6",
  492. "MWDMA0",
  493. "MWDMA1",
  494. "MWDMA2",
  495. "MWDMA3",
  496. "MWDMA4",
  497. "UDMA/16",
  498. "UDMA/25",
  499. "UDMA/33",
  500. "UDMA/44",
  501. "UDMA/66",
  502. "UDMA/100",
  503. "UDMA/133",
  504. "UDMA7",
  505. };
  506. int highbit;
  507. highbit = fls(xfer_mask) - 1;
  508. if (highbit >= 0 && highbit < ARRAY_SIZE(xfer_mode_str))
  509. return xfer_mode_str[highbit];
  510. return "<n/a>";
  511. }
  512. static const char *sata_spd_string(unsigned int spd)
  513. {
  514. static const char * const spd_str[] = {
  515. "1.5 Gbps",
  516. "3.0 Gbps",
  517. };
  518. if (spd == 0 || (spd - 1) >= ARRAY_SIZE(spd_str))
  519. return "<unknown>";
  520. return spd_str[spd - 1];
  521. }
  522. void ata_dev_disable(struct ata_device *dev)
  523. {
  524. if (ata_dev_enabled(dev) && ata_msg_drv(dev->ap)) {
  525. ata_dev_printk(dev, KERN_WARNING, "disabled\n");
  526. dev->class++;
  527. }
  528. }
  529. /**
  530. * ata_devchk - PATA device presence detection
  531. * @ap: ATA channel to examine
  532. * @device: Device to examine (starting at zero)
  533. *
  534. * This technique was originally described in
  535. * Hale Landis's ATADRVR (www.ata-atapi.com), and
  536. * later found its way into the ATA/ATAPI spec.
  537. *
  538. * Write a pattern to the ATA shadow registers,
  539. * and if a device is present, it will respond by
  540. * correctly storing and echoing back the
  541. * ATA shadow register contents.
  542. *
  543. * LOCKING:
  544. * caller.
  545. */
  546. static unsigned int ata_devchk(struct ata_port *ap, unsigned int device)
  547. {
  548. struct ata_ioports *ioaddr = &ap->ioaddr;
  549. u8 nsect, lbal;
  550. ap->ops->dev_select(ap, device);
  551. iowrite8(0x55, ioaddr->nsect_addr);
  552. iowrite8(0xaa, ioaddr->lbal_addr);
  553. iowrite8(0xaa, ioaddr->nsect_addr);
  554. iowrite8(0x55, ioaddr->lbal_addr);
  555. iowrite8(0x55, ioaddr->nsect_addr);
  556. iowrite8(0xaa, ioaddr->lbal_addr);
  557. nsect = ioread8(ioaddr->nsect_addr);
  558. lbal = ioread8(ioaddr->lbal_addr);
  559. if ((nsect == 0x55) && (lbal == 0xaa))
  560. return 1; /* we found a device */
  561. return 0; /* nothing found */
  562. }
  563. /**
  564. * ata_dev_classify - determine device type based on ATA-spec signature
  565. * @tf: ATA taskfile register set for device to be identified
  566. *
  567. * Determine from taskfile register contents whether a device is
  568. * ATA or ATAPI, as per "Signature and persistence" section
  569. * of ATA/PI spec (volume 1, sect 5.14).
  570. *
  571. * LOCKING:
  572. * None.
  573. *
  574. * RETURNS:
  575. * Device type, %ATA_DEV_ATA, %ATA_DEV_ATAPI, or %ATA_DEV_UNKNOWN
  576. * the event of failure.
  577. */
  578. unsigned int ata_dev_classify(const struct ata_taskfile *tf)
  579. {
  580. /* Apple's open source Darwin code hints that some devices only
  581. * put a proper signature into the LBA mid/high registers,
  582. * So, we only check those. It's sufficient for uniqueness.
  583. */
  584. if (((tf->lbam == 0) && (tf->lbah == 0)) ||
  585. ((tf->lbam == 0x3c) && (tf->lbah == 0xc3))) {
  586. DPRINTK("found ATA device by sig\n");
  587. return ATA_DEV_ATA;
  588. }
  589. if (((tf->lbam == 0x14) && (tf->lbah == 0xeb)) ||
  590. ((tf->lbam == 0x69) && (tf->lbah == 0x96))) {
  591. DPRINTK("found ATAPI device by sig\n");
  592. return ATA_DEV_ATAPI;
  593. }
  594. DPRINTK("unknown device\n");
  595. return ATA_DEV_UNKNOWN;
  596. }
  597. /**
  598. * ata_dev_try_classify - Parse returned ATA device signature
  599. * @ap: ATA channel to examine
  600. * @device: Device to examine (starting at zero)
  601. * @r_err: Value of error register on completion
  602. *
  603. * After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
  604. * an ATA/ATAPI-defined set of values is placed in the ATA
  605. * shadow registers, indicating the results of device detection
  606. * and diagnostics.
  607. *
  608. * Select the ATA device, and read the values from the ATA shadow
  609. * registers. Then parse according to the Error register value,
  610. * and the spec-defined values examined by ata_dev_classify().
  611. *
  612. * LOCKING:
  613. * caller.
  614. *
  615. * RETURNS:
  616. * Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
  617. */
  618. static unsigned int
  619. ata_dev_try_classify(struct ata_port *ap, unsigned int device, u8 *r_err)
  620. {
  621. struct ata_taskfile tf;
  622. unsigned int class;
  623. u8 err;
  624. ap->ops->dev_select(ap, device);
  625. memset(&tf, 0, sizeof(tf));
  626. ap->ops->tf_read(ap, &tf);
  627. err = tf.feature;
  628. if (r_err)
  629. *r_err = err;
  630. /* see if device passed diags: if master then continue and warn later */
  631. if (err == 0 && device == 0)
  632. /* diagnostic fail : do nothing _YET_ */
  633. ap->device[device].horkage |= ATA_HORKAGE_DIAGNOSTIC;
  634. else if (err == 1)
  635. /* do nothing */ ;
  636. else if ((device == 0) && (err == 0x81))
  637. /* do nothing */ ;
  638. else
  639. return ATA_DEV_NONE;
  640. /* determine if device is ATA or ATAPI */
  641. class = ata_dev_classify(&tf);
  642. if (class == ATA_DEV_UNKNOWN)
  643. return ATA_DEV_NONE;
  644. if ((class == ATA_DEV_ATA) && (ata_chk_status(ap) == 0))
  645. return ATA_DEV_NONE;
  646. return class;
  647. }
  648. /**
  649. * ata_id_string - Convert IDENTIFY DEVICE page into string
  650. * @id: IDENTIFY DEVICE results we will examine
  651. * @s: string into which data is output
  652. * @ofs: offset into identify device page
  653. * @len: length of string to return. must be an even number.
  654. *
  655. * The strings in the IDENTIFY DEVICE page are broken up into
  656. * 16-bit chunks. Run through the string, and output each
  657. * 8-bit chunk linearly, regardless of platform.
  658. *
  659. * LOCKING:
  660. * caller.
  661. */
  662. void ata_id_string(const u16 *id, unsigned char *s,
  663. unsigned int ofs, unsigned int len)
  664. {
  665. unsigned int c;
  666. while (len > 0) {
  667. c = id[ofs] >> 8;
  668. *s = c;
  669. s++;
  670. c = id[ofs] & 0xff;
  671. *s = c;
  672. s++;
  673. ofs++;
  674. len -= 2;
  675. }
  676. }
  677. /**
  678. * ata_id_c_string - Convert IDENTIFY DEVICE page into C string
  679. * @id: IDENTIFY DEVICE results we will examine
  680. * @s: string into which data is output
  681. * @ofs: offset into identify device page
  682. * @len: length of string to return. must be an odd number.
  683. *
  684. * This function is identical to ata_id_string except that it
  685. * trims trailing spaces and terminates the resulting string with
  686. * null. @len must be actual maximum length (even number) + 1.
  687. *
  688. * LOCKING:
  689. * caller.
  690. */
  691. void ata_id_c_string(const u16 *id, unsigned char *s,
  692. unsigned int ofs, unsigned int len)
  693. {
  694. unsigned char *p;
  695. WARN_ON(!(len & 1));
  696. ata_id_string(id, s, ofs, len - 1);
  697. p = s + strnlen(s, len - 1);
  698. while (p > s && p[-1] == ' ')
  699. p--;
  700. *p = '\0';
  701. }
  702. static u64 ata_id_n_sectors(const u16 *id)
  703. {
  704. if (ata_id_has_lba(id)) {
  705. if (ata_id_has_lba48(id))
  706. return ata_id_u64(id, 100);
  707. else
  708. return ata_id_u32(id, 60);
  709. } else {
  710. if (ata_id_current_chs_valid(id))
  711. return ata_id_u32(id, 57);
  712. else
  713. return id[1] * id[3] * id[6];
  714. }
  715. }
  716. /**
  717. * ata_noop_dev_select - Select device 0/1 on ATA bus
  718. * @ap: ATA channel to manipulate
  719. * @device: ATA device (numbered from zero) to select
  720. *
  721. * This function performs no actual function.
  722. *
  723. * May be used as the dev_select() entry in ata_port_operations.
  724. *
  725. * LOCKING:
  726. * caller.
  727. */
  728. void ata_noop_dev_select (struct ata_port *ap, unsigned int device)
  729. {
  730. }
  731. /**
  732. * ata_std_dev_select - Select device 0/1 on ATA bus
  733. * @ap: ATA channel to manipulate
  734. * @device: ATA device (numbered from zero) to select
  735. *
  736. * Use the method defined in the ATA specification to
  737. * make either device 0, or device 1, active on the
  738. * ATA channel. Works with both PIO and MMIO.
  739. *
  740. * May be used as the dev_select() entry in ata_port_operations.
  741. *
  742. * LOCKING:
  743. * caller.
  744. */
  745. void ata_std_dev_select (struct ata_port *ap, unsigned int device)
  746. {
  747. u8 tmp;
  748. if (device == 0)
  749. tmp = ATA_DEVICE_OBS;
  750. else
  751. tmp = ATA_DEVICE_OBS | ATA_DEV1;
  752. iowrite8(tmp, ap->ioaddr.device_addr);
  753. ata_pause(ap); /* needed; also flushes, for mmio */
  754. }
  755. /**
  756. * ata_dev_select - Select device 0/1 on ATA bus
  757. * @ap: ATA channel to manipulate
  758. * @device: ATA device (numbered from zero) to select
  759. * @wait: non-zero to wait for Status register BSY bit to clear
  760. * @can_sleep: non-zero if context allows sleeping
  761. *
  762. * Use the method defined in the ATA specification to
  763. * make either device 0, or device 1, active on the
  764. * ATA channel.
  765. *
  766. * This is a high-level version of ata_std_dev_select(),
  767. * which additionally provides the services of inserting
  768. * the proper pauses and status polling, where needed.
  769. *
  770. * LOCKING:
  771. * caller.
  772. */
  773. void ata_dev_select(struct ata_port *ap, unsigned int device,
  774. unsigned int wait, unsigned int can_sleep)
  775. {
  776. if (ata_msg_probe(ap))
  777. ata_port_printk(ap, KERN_INFO, "ata_dev_select: ENTER, ata%u: "
  778. "device %u, wait %u\n", ap->id, device, wait);
  779. if (wait)
  780. ata_wait_idle(ap);
  781. ap->ops->dev_select(ap, device);
  782. if (wait) {
  783. if (can_sleep && ap->device[device].class == ATA_DEV_ATAPI)
  784. msleep(150);
  785. ata_wait_idle(ap);
  786. }
  787. }
  788. /**
  789. * ata_dump_id - IDENTIFY DEVICE info debugging output
  790. * @id: IDENTIFY DEVICE page to dump
  791. *
  792. * Dump selected 16-bit words from the given IDENTIFY DEVICE
  793. * page.
  794. *
  795. * LOCKING:
  796. * caller.
  797. */
  798. static inline void ata_dump_id(const u16 *id)
  799. {
  800. DPRINTK("49==0x%04x "
  801. "53==0x%04x "
  802. "63==0x%04x "
  803. "64==0x%04x "
  804. "75==0x%04x \n",
  805. id[49],
  806. id[53],
  807. id[63],
  808. id[64],
  809. id[75]);
  810. DPRINTK("80==0x%04x "
  811. "81==0x%04x "
  812. "82==0x%04x "
  813. "83==0x%04x "
  814. "84==0x%04x \n",
  815. id[80],
  816. id[81],
  817. id[82],
  818. id[83],
  819. id[84]);
  820. DPRINTK("88==0x%04x "
  821. "93==0x%04x\n",
  822. id[88],
  823. id[93]);
  824. }
  825. /**
  826. * ata_id_xfermask - Compute xfermask from the given IDENTIFY data
  827. * @id: IDENTIFY data to compute xfer mask from
  828. *
  829. * Compute the xfermask for this device. This is not as trivial
  830. * as it seems if we must consider early devices correctly.
  831. *
  832. * FIXME: pre IDE drive timing (do we care ?).
  833. *
  834. * LOCKING:
  835. * None.
  836. *
  837. * RETURNS:
  838. * Computed xfermask
  839. */
  840. static unsigned int ata_id_xfermask(const u16 *id)
  841. {
  842. unsigned int pio_mask, mwdma_mask, udma_mask;
  843. /* Usual case. Word 53 indicates word 64 is valid */
  844. if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
  845. pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
  846. pio_mask <<= 3;
  847. pio_mask |= 0x7;
  848. } else {
  849. /* If word 64 isn't valid then Word 51 high byte holds
  850. * the PIO timing number for the maximum. Turn it into
  851. * a mask.
  852. */
  853. u8 mode = (id[ATA_ID_OLD_PIO_MODES] >> 8) & 0xFF;
  854. if (mode < 5) /* Valid PIO range */
  855. pio_mask = (2 << mode) - 1;
  856. else
  857. pio_mask = 1;
  858. /* But wait.. there's more. Design your standards by
  859. * committee and you too can get a free iordy field to
  860. * process. However its the speeds not the modes that
  861. * are supported... Note drivers using the timing API
  862. * will get this right anyway
  863. */
  864. }
  865. mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
  866. if (ata_id_is_cfa(id)) {
  867. /*
  868. * Process compact flash extended modes
  869. */
  870. int pio = id[163] & 0x7;
  871. int dma = (id[163] >> 3) & 7;
  872. if (pio)
  873. pio_mask |= (1 << 5);
  874. if (pio > 1)
  875. pio_mask |= (1 << 6);
  876. if (dma)
  877. mwdma_mask |= (1 << 3);
  878. if (dma > 1)
  879. mwdma_mask |= (1 << 4);
  880. }
  881. udma_mask = 0;
  882. if (id[ATA_ID_FIELD_VALID] & (1 << 2))
  883. udma_mask = id[ATA_ID_UDMA_MODES] & 0xff;
  884. return ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
  885. }
  886. /**
  887. * ata_port_queue_task - Queue port_task
  888. * @ap: The ata_port to queue port_task for
  889. * @fn: workqueue function to be scheduled
  890. * @data: data for @fn to use
  891. * @delay: delay time for workqueue function
  892. *
  893. * Schedule @fn(@data) for execution after @delay jiffies using
  894. * port_task. There is one port_task per port and it's the
  895. * user(low level driver)'s responsibility to make sure that only
  896. * one task is active at any given time.
  897. *
  898. * libata core layer takes care of synchronization between
  899. * port_task and EH. ata_port_queue_task() may be ignored for EH
  900. * synchronization.
  901. *
  902. * LOCKING:
  903. * Inherited from caller.
  904. */
  905. void ata_port_queue_task(struct ata_port *ap, work_func_t fn, void *data,
  906. unsigned long delay)
  907. {
  908. int rc;
  909. if (ap->pflags & ATA_PFLAG_FLUSH_PORT_TASK)
  910. return;
  911. PREPARE_DELAYED_WORK(&ap->port_task, fn);
  912. ap->port_task_data = data;
  913. rc = queue_delayed_work(ata_wq, &ap->port_task, delay);
  914. /* rc == 0 means that another user is using port task */
  915. WARN_ON(rc == 0);
  916. }
  917. /**
  918. * ata_port_flush_task - Flush port_task
  919. * @ap: The ata_port to flush port_task for
  920. *
  921. * After this function completes, port_task is guranteed not to
  922. * be running or scheduled.
  923. *
  924. * LOCKING:
  925. * Kernel thread context (may sleep)
  926. */
  927. void ata_port_flush_task(struct ata_port *ap)
  928. {
  929. unsigned long flags;
  930. DPRINTK("ENTER\n");
  931. spin_lock_irqsave(ap->lock, flags);
  932. ap->pflags |= ATA_PFLAG_FLUSH_PORT_TASK;
  933. spin_unlock_irqrestore(ap->lock, flags);
  934. DPRINTK("flush #1\n");
  935. flush_workqueue(ata_wq);
  936. /*
  937. * At this point, if a task is running, it's guaranteed to see
  938. * the FLUSH flag; thus, it will never queue pio tasks again.
  939. * Cancel and flush.
  940. */
  941. if (!cancel_delayed_work(&ap->port_task)) {
  942. if (ata_msg_ctl(ap))
  943. ata_port_printk(ap, KERN_DEBUG, "%s: flush #2\n",
  944. __FUNCTION__);
  945. flush_workqueue(ata_wq);
  946. }
  947. spin_lock_irqsave(ap->lock, flags);
  948. ap->pflags &= ~ATA_PFLAG_FLUSH_PORT_TASK;
  949. spin_unlock_irqrestore(ap->lock, flags);
  950. if (ata_msg_ctl(ap))
  951. ata_port_printk(ap, KERN_DEBUG, "%s: EXIT\n", __FUNCTION__);
  952. }
  953. static void ata_qc_complete_internal(struct ata_queued_cmd *qc)
  954. {
  955. struct completion *waiting = qc->private_data;
  956. complete(waiting);
  957. }
  958. /**
  959. * ata_exec_internal_sg - execute libata internal command
  960. * @dev: Device to which the command is sent
  961. * @tf: Taskfile registers for the command and the result
  962. * @cdb: CDB for packet command
  963. * @dma_dir: Data tranfer direction of the command
  964. * @sg: sg list for the data buffer of the command
  965. * @n_elem: Number of sg entries
  966. *
  967. * Executes libata internal command with timeout. @tf contains
  968. * command on entry and result on return. Timeout and error
  969. * conditions are reported via return value. No recovery action
  970. * is taken after a command times out. It's caller's duty to
  971. * clean up after timeout.
  972. *
  973. * LOCKING:
  974. * None. Should be called with kernel context, might sleep.
  975. *
  976. * RETURNS:
  977. * Zero on success, AC_ERR_* mask on failure
  978. */
  979. unsigned ata_exec_internal_sg(struct ata_device *dev,
  980. struct ata_taskfile *tf, const u8 *cdb,
  981. int dma_dir, struct scatterlist *sg,
  982. unsigned int n_elem)
  983. {
  984. struct ata_port *ap = dev->ap;
  985. u8 command = tf->command;
  986. struct ata_queued_cmd *qc;
  987. unsigned int tag, preempted_tag;
  988. u32 preempted_sactive, preempted_qc_active;
  989. DECLARE_COMPLETION_ONSTACK(wait);
  990. unsigned long flags;
  991. unsigned int err_mask;
  992. int rc;
  993. spin_lock_irqsave(ap->lock, flags);
  994. /* no internal command while frozen */
  995. if (ap->pflags & ATA_PFLAG_FROZEN) {
  996. spin_unlock_irqrestore(ap->lock, flags);
  997. return AC_ERR_SYSTEM;
  998. }
  999. /* initialize internal qc */
  1000. /* XXX: Tag 0 is used for drivers with legacy EH as some
  1001. * drivers choke if any other tag is given. This breaks
  1002. * ata_tag_internal() test for those drivers. Don't use new
  1003. * EH stuff without converting to it.
  1004. */
  1005. if (ap->ops->error_handler)
  1006. tag = ATA_TAG_INTERNAL;
  1007. else
  1008. tag = 0;
  1009. if (test_and_set_bit(tag, &ap->qc_allocated))
  1010. BUG();
  1011. qc = __ata_qc_from_tag(ap, tag);
  1012. qc->tag = tag;
  1013. qc->scsicmd = NULL;
  1014. qc->ap = ap;
  1015. qc->dev = dev;
  1016. ata_qc_reinit(qc);
  1017. preempted_tag = ap->active_tag;
  1018. preempted_sactive = ap->sactive;
  1019. preempted_qc_active = ap->qc_active;
  1020. ap->active_tag = ATA_TAG_POISON;
  1021. ap->sactive = 0;
  1022. ap->qc_active = 0;
  1023. /* prepare & issue qc */
  1024. qc->tf = *tf;
  1025. if (cdb)
  1026. memcpy(qc->cdb, cdb, ATAPI_CDB_LEN);
  1027. qc->flags |= ATA_QCFLAG_RESULT_TF;
  1028. qc->dma_dir = dma_dir;
  1029. if (dma_dir != DMA_NONE) {
  1030. unsigned int i, buflen = 0;
  1031. for (i = 0; i < n_elem; i++)
  1032. buflen += sg[i].length;
  1033. ata_sg_init(qc, sg, n_elem);
  1034. qc->nbytes = buflen;
  1035. }
  1036. qc->private_data = &wait;
  1037. qc->complete_fn = ata_qc_complete_internal;
  1038. ata_qc_issue(qc);
  1039. spin_unlock_irqrestore(ap->lock, flags);
  1040. rc = wait_for_completion_timeout(&wait, ata_probe_timeout);
  1041. ata_port_flush_task(ap);
  1042. if (!rc) {
  1043. spin_lock_irqsave(ap->lock, flags);
  1044. /* We're racing with irq here. If we lose, the
  1045. * following test prevents us from completing the qc
  1046. * twice. If we win, the port is frozen and will be
  1047. * cleaned up by ->post_internal_cmd().
  1048. */
  1049. if (qc->flags & ATA_QCFLAG_ACTIVE) {
  1050. qc->err_mask |= AC_ERR_TIMEOUT;
  1051. if (ap->ops->error_handler)
  1052. ata_port_freeze(ap);
  1053. else
  1054. ata_qc_complete(qc);
  1055. if (ata_msg_warn(ap))
  1056. ata_dev_printk(dev, KERN_WARNING,
  1057. "qc timeout (cmd 0x%x)\n", command);
  1058. }
  1059. spin_unlock_irqrestore(ap->lock, flags);
  1060. }
  1061. /* do post_internal_cmd */
  1062. if (ap->ops->post_internal_cmd)
  1063. ap->ops->post_internal_cmd(qc);
  1064. if ((qc->flags & ATA_QCFLAG_FAILED) && !qc->err_mask) {
  1065. if (ata_msg_warn(ap))
  1066. ata_dev_printk(dev, KERN_WARNING,
  1067. "zero err_mask for failed "
  1068. "internal command, assuming AC_ERR_OTHER\n");
  1069. qc->err_mask |= AC_ERR_OTHER;
  1070. }
  1071. /* finish up */
  1072. spin_lock_irqsave(ap->lock, flags);
  1073. *tf = qc->result_tf;
  1074. err_mask = qc->err_mask;
  1075. ata_qc_free(qc);
  1076. ap->active_tag = preempted_tag;
  1077. ap->sactive = preempted_sactive;
  1078. ap->qc_active = preempted_qc_active;
  1079. /* XXX - Some LLDDs (sata_mv) disable port on command failure.
  1080. * Until those drivers are fixed, we detect the condition
  1081. * here, fail the command with AC_ERR_SYSTEM and reenable the
  1082. * port.
  1083. *
  1084. * Note that this doesn't change any behavior as internal
  1085. * command failure results in disabling the device in the
  1086. * higher layer for LLDDs without new reset/EH callbacks.
  1087. *
  1088. * Kill the following code as soon as those drivers are fixed.
  1089. */
  1090. if (ap->flags & ATA_FLAG_DISABLED) {
  1091. err_mask |= AC_ERR_SYSTEM;
  1092. ata_port_probe(ap);
  1093. }
  1094. spin_unlock_irqrestore(ap->lock, flags);
  1095. return err_mask;
  1096. }
  1097. /**
  1098. * ata_exec_internal - execute libata internal command
  1099. * @dev: Device to which the command is sent
  1100. * @tf: Taskfile registers for the command and the result
  1101. * @cdb: CDB for packet command
  1102. * @dma_dir: Data tranfer direction of the command
  1103. * @buf: Data buffer of the command
  1104. * @buflen: Length of data buffer
  1105. *
  1106. * Wrapper around ata_exec_internal_sg() which takes simple
  1107. * buffer instead of sg list.
  1108. *
  1109. * LOCKING:
  1110. * None. Should be called with kernel context, might sleep.
  1111. *
  1112. * RETURNS:
  1113. * Zero on success, AC_ERR_* mask on failure
  1114. */
  1115. unsigned ata_exec_internal(struct ata_device *dev,
  1116. struct ata_taskfile *tf, const u8 *cdb,
  1117. int dma_dir, void *buf, unsigned int buflen)
  1118. {
  1119. struct scatterlist *psg = NULL, sg;
  1120. unsigned int n_elem = 0;
  1121. if (dma_dir != DMA_NONE) {
  1122. WARN_ON(!buf);
  1123. sg_init_one(&sg, buf, buflen);
  1124. psg = &sg;
  1125. n_elem++;
  1126. }
  1127. return ata_exec_internal_sg(dev, tf, cdb, dma_dir, psg, n_elem);
  1128. }
  1129. /**
  1130. * ata_do_simple_cmd - execute simple internal command
  1131. * @dev: Device to which the command is sent
  1132. * @cmd: Opcode to execute
  1133. *
  1134. * Execute a 'simple' command, that only consists of the opcode
  1135. * 'cmd' itself, without filling any other registers
  1136. *
  1137. * LOCKING:
  1138. * Kernel thread context (may sleep).
  1139. *
  1140. * RETURNS:
  1141. * Zero on success, AC_ERR_* mask on failure
  1142. */
  1143. unsigned int ata_do_simple_cmd(struct ata_device *dev, u8 cmd)
  1144. {
  1145. struct ata_taskfile tf;
  1146. ata_tf_init(dev, &tf);
  1147. tf.command = cmd;
  1148. tf.flags |= ATA_TFLAG_DEVICE;
  1149. tf.protocol = ATA_PROT_NODATA;
  1150. return ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  1151. }
  1152. /**
  1153. * ata_pio_need_iordy - check if iordy needed
  1154. * @adev: ATA device
  1155. *
  1156. * Check if the current speed of the device requires IORDY. Used
  1157. * by various controllers for chip configuration.
  1158. */
  1159. unsigned int ata_pio_need_iordy(const struct ata_device *adev)
  1160. {
  1161. int pio;
  1162. int speed = adev->pio_mode - XFER_PIO_0;
  1163. if (speed < 2)
  1164. return 0;
  1165. if (speed > 2)
  1166. return 1;
  1167. /* If we have no drive specific rule, then PIO 2 is non IORDY */
  1168. if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE */
  1169. pio = adev->id[ATA_ID_EIDE_PIO];
  1170. /* Is the speed faster than the drive allows non IORDY ? */
  1171. if (pio) {
  1172. /* This is cycle times not frequency - watch the logic! */
  1173. if (pio > 240) /* PIO2 is 240nS per cycle */
  1174. return 1;
  1175. return 0;
  1176. }
  1177. }
  1178. return 0;
  1179. }
  1180. /**
  1181. * ata_dev_read_id - Read ID data from the specified device
  1182. * @dev: target device
  1183. * @p_class: pointer to class of the target device (may be changed)
  1184. * @flags: ATA_READID_* flags
  1185. * @id: buffer to read IDENTIFY data into
  1186. *
  1187. * Read ID data from the specified device. ATA_CMD_ID_ATA is
  1188. * performed on ATA devices and ATA_CMD_ID_ATAPI on ATAPI
  1189. * devices. This function also issues ATA_CMD_INIT_DEV_PARAMS
  1190. * for pre-ATA4 drives.
  1191. *
  1192. * LOCKING:
  1193. * Kernel thread context (may sleep)
  1194. *
  1195. * RETURNS:
  1196. * 0 on success, -errno otherwise.
  1197. */
  1198. int ata_dev_read_id(struct ata_device *dev, unsigned int *p_class,
  1199. unsigned int flags, u16 *id)
  1200. {
  1201. struct ata_port *ap = dev->ap;
  1202. unsigned int class = *p_class;
  1203. struct ata_taskfile tf;
  1204. unsigned int err_mask = 0;
  1205. const char *reason;
  1206. int rc;
  1207. if (ata_msg_ctl(ap))
  1208. ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER, host %u, dev %u\n",
  1209. __FUNCTION__, ap->id, dev->devno);
  1210. ata_dev_select(ap, dev->devno, 1, 1); /* select device 0/1 */
  1211. retry:
  1212. ata_tf_init(dev, &tf);
  1213. switch (class) {
  1214. case ATA_DEV_ATA:
  1215. tf.command = ATA_CMD_ID_ATA;
  1216. break;
  1217. case ATA_DEV_ATAPI:
  1218. tf.command = ATA_CMD_ID_ATAPI;
  1219. break;
  1220. default:
  1221. rc = -ENODEV;
  1222. reason = "unsupported class";
  1223. goto err_out;
  1224. }
  1225. tf.protocol = ATA_PROT_PIO;
  1226. tf.flags |= ATA_TFLAG_POLLING; /* for polling presence detection */
  1227. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_FROM_DEVICE,
  1228. id, sizeof(id[0]) * ATA_ID_WORDS);
  1229. if (err_mask) {
  1230. if (err_mask & AC_ERR_NODEV_HINT) {
  1231. DPRINTK("ata%u.%d: NODEV after polling detection\n",
  1232. ap->id, dev->devno);
  1233. return -ENOENT;
  1234. }
  1235. rc = -EIO;
  1236. reason = "I/O error";
  1237. goto err_out;
  1238. }
  1239. swap_buf_le16(id, ATA_ID_WORDS);
  1240. /* sanity check */
  1241. rc = -EINVAL;
  1242. reason = "device reports illegal type";
  1243. if (class == ATA_DEV_ATA) {
  1244. if (!ata_id_is_ata(id) && !ata_id_is_cfa(id))
  1245. goto err_out;
  1246. } else {
  1247. if (ata_id_is_ata(id))
  1248. goto err_out;
  1249. }
  1250. if ((flags & ATA_READID_POSTRESET) && class == ATA_DEV_ATA) {
  1251. /*
  1252. * The exact sequence expected by certain pre-ATA4 drives is:
  1253. * SRST RESET
  1254. * IDENTIFY
  1255. * INITIALIZE DEVICE PARAMETERS
  1256. * anything else..
  1257. * Some drives were very specific about that exact sequence.
  1258. */
  1259. if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
  1260. err_mask = ata_dev_init_params(dev, id[3], id[6]);
  1261. if (err_mask) {
  1262. rc = -EIO;
  1263. reason = "INIT_DEV_PARAMS failed";
  1264. goto err_out;
  1265. }
  1266. /* current CHS translation info (id[53-58]) might be
  1267. * changed. reread the identify device info.
  1268. */
  1269. flags &= ~ATA_READID_POSTRESET;
  1270. goto retry;
  1271. }
  1272. }
  1273. *p_class = class;
  1274. return 0;
  1275. err_out:
  1276. if (ata_msg_warn(ap))
  1277. ata_dev_printk(dev, KERN_WARNING, "failed to IDENTIFY "
  1278. "(%s, err_mask=0x%x)\n", reason, err_mask);
  1279. return rc;
  1280. }
  1281. static inline u8 ata_dev_knobble(struct ata_device *dev)
  1282. {
  1283. return ((dev->ap->cbl == ATA_CBL_SATA) && (!ata_id_is_sata(dev->id)));
  1284. }
  1285. static void ata_dev_config_ncq(struct ata_device *dev,
  1286. char *desc, size_t desc_sz)
  1287. {
  1288. struct ata_port *ap = dev->ap;
  1289. int hdepth = 0, ddepth = ata_id_queue_depth(dev->id);
  1290. if (!ata_id_has_ncq(dev->id)) {
  1291. desc[0] = '\0';
  1292. return;
  1293. }
  1294. if (ata_device_blacklisted(dev) & ATA_HORKAGE_NONCQ) {
  1295. snprintf(desc, desc_sz, "NCQ (not used)");
  1296. return;
  1297. }
  1298. if (ap->flags & ATA_FLAG_NCQ) {
  1299. hdepth = min(ap->scsi_host->can_queue, ATA_MAX_QUEUE - 1);
  1300. dev->flags |= ATA_DFLAG_NCQ;
  1301. }
  1302. if (hdepth >= ddepth)
  1303. snprintf(desc, desc_sz, "NCQ (depth %d)", ddepth);
  1304. else
  1305. snprintf(desc, desc_sz, "NCQ (depth %d/%d)", hdepth, ddepth);
  1306. }
  1307. static void ata_set_port_max_cmd_len(struct ata_port *ap)
  1308. {
  1309. int i;
  1310. if (ap->scsi_host) {
  1311. unsigned int len = 0;
  1312. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1313. len = max(len, ap->device[i].cdb_len);
  1314. ap->scsi_host->max_cmd_len = len;
  1315. }
  1316. }
  1317. /**
  1318. * ata_dev_configure - Configure the specified ATA/ATAPI device
  1319. * @dev: Target device to configure
  1320. *
  1321. * Configure @dev according to @dev->id. Generic and low-level
  1322. * driver specific fixups are also applied.
  1323. *
  1324. * LOCKING:
  1325. * Kernel thread context (may sleep)
  1326. *
  1327. * RETURNS:
  1328. * 0 on success, -errno otherwise
  1329. */
  1330. int ata_dev_configure(struct ata_device *dev)
  1331. {
  1332. struct ata_port *ap = dev->ap;
  1333. int print_info = ap->eh_context.i.flags & ATA_EHI_PRINTINFO;
  1334. const u16 *id = dev->id;
  1335. unsigned int xfer_mask;
  1336. char revbuf[7]; /* XYZ-99\0 */
  1337. char fwrevbuf[ATA_ID_FW_REV_LEN+1];
  1338. char modelbuf[ATA_ID_PROD_LEN+1];
  1339. int rc;
  1340. if (!ata_dev_enabled(dev) && ata_msg_info(ap)) {
  1341. ata_dev_printk(dev, KERN_INFO,
  1342. "%s: ENTER/EXIT (host %u, dev %u) -- nodev\n",
  1343. __FUNCTION__, ap->id, dev->devno);
  1344. return 0;
  1345. }
  1346. if (ata_msg_probe(ap))
  1347. ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER, host %u, dev %u\n",
  1348. __FUNCTION__, ap->id, dev->devno);
  1349. /* print device capabilities */
  1350. if (ata_msg_probe(ap))
  1351. ata_dev_printk(dev, KERN_DEBUG,
  1352. "%s: cfg 49:%04x 82:%04x 83:%04x 84:%04x "
  1353. "85:%04x 86:%04x 87:%04x 88:%04x\n",
  1354. __FUNCTION__,
  1355. id[49], id[82], id[83], id[84],
  1356. id[85], id[86], id[87], id[88]);
  1357. /* initialize to-be-configured parameters */
  1358. dev->flags &= ~ATA_DFLAG_CFG_MASK;
  1359. dev->max_sectors = 0;
  1360. dev->cdb_len = 0;
  1361. dev->n_sectors = 0;
  1362. dev->cylinders = 0;
  1363. dev->heads = 0;
  1364. dev->sectors = 0;
  1365. /*
  1366. * common ATA, ATAPI feature tests
  1367. */
  1368. /* find max transfer mode; for printk only */
  1369. xfer_mask = ata_id_xfermask(id);
  1370. if (ata_msg_probe(ap))
  1371. ata_dump_id(id);
  1372. /* ATA-specific feature tests */
  1373. if (dev->class == ATA_DEV_ATA) {
  1374. if (ata_id_is_cfa(id)) {
  1375. if (id[162] & 1) /* CPRM may make this media unusable */
  1376. ata_dev_printk(dev, KERN_WARNING, "ata%u: device %u supports DRM functions and may not be fully accessable.\n",
  1377. ap->id, dev->devno);
  1378. snprintf(revbuf, 7, "CFA");
  1379. }
  1380. else
  1381. snprintf(revbuf, 7, "ATA-%d", ata_id_major_version(id));
  1382. dev->n_sectors = ata_id_n_sectors(id);
  1383. /* SCSI only uses 4-char revisions, dump full 8 chars from ATA */
  1384. ata_id_c_string(dev->id, fwrevbuf, ATA_ID_FW_REV,
  1385. sizeof(fwrevbuf));
  1386. ata_id_c_string(dev->id, modelbuf, ATA_ID_PROD,
  1387. sizeof(modelbuf));
  1388. if (dev->id[59] & 0x100)
  1389. dev->multi_count = dev->id[59] & 0xff;
  1390. if (ata_id_has_lba(id)) {
  1391. const char *lba_desc;
  1392. char ncq_desc[20];
  1393. lba_desc = "LBA";
  1394. dev->flags |= ATA_DFLAG_LBA;
  1395. if (ata_id_has_lba48(id)) {
  1396. dev->flags |= ATA_DFLAG_LBA48;
  1397. lba_desc = "LBA48";
  1398. if (dev->n_sectors >= (1UL << 28) &&
  1399. ata_id_has_flush_ext(id))
  1400. dev->flags |= ATA_DFLAG_FLUSH_EXT;
  1401. }
  1402. /* config NCQ */
  1403. ata_dev_config_ncq(dev, ncq_desc, sizeof(ncq_desc));
  1404. /* print device info to dmesg */
  1405. if (ata_msg_drv(ap) && print_info) {
  1406. ata_dev_printk(dev, KERN_INFO,
  1407. "%s: %s, %s, max %s\n",
  1408. revbuf, modelbuf, fwrevbuf,
  1409. ata_mode_string(xfer_mask));
  1410. ata_dev_printk(dev, KERN_INFO,
  1411. "%Lu sectors, multi %u: %s %s\n",
  1412. (unsigned long long)dev->n_sectors,
  1413. dev->multi_count, lba_desc, ncq_desc);
  1414. }
  1415. } else {
  1416. /* CHS */
  1417. /* Default translation */
  1418. dev->cylinders = id[1];
  1419. dev->heads = id[3];
  1420. dev->sectors = id[6];
  1421. if (ata_id_current_chs_valid(id)) {
  1422. /* Current CHS translation is valid. */
  1423. dev->cylinders = id[54];
  1424. dev->heads = id[55];
  1425. dev->sectors = id[56];
  1426. }
  1427. /* print device info to dmesg */
  1428. if (ata_msg_drv(ap) && print_info) {
  1429. ata_dev_printk(dev, KERN_INFO,
  1430. "%s: %s, %s, max %s\n",
  1431. revbuf, modelbuf, fwrevbuf,
  1432. ata_mode_string(xfer_mask));
  1433. ata_dev_printk(dev, KERN_INFO,
  1434. "%Lu sectors, multi %u, CHS %u/%u/%u\n",
  1435. (unsigned long long)dev->n_sectors,
  1436. dev->multi_count, dev->cylinders,
  1437. dev->heads, dev->sectors);
  1438. }
  1439. }
  1440. dev->cdb_len = 16;
  1441. }
  1442. /* ATAPI-specific feature tests */
  1443. else if (dev->class == ATA_DEV_ATAPI) {
  1444. char *cdb_intr_string = "";
  1445. rc = atapi_cdb_len(id);
  1446. if ((rc < 12) || (rc > ATAPI_CDB_LEN)) {
  1447. if (ata_msg_warn(ap))
  1448. ata_dev_printk(dev, KERN_WARNING,
  1449. "unsupported CDB len\n");
  1450. rc = -EINVAL;
  1451. goto err_out_nosup;
  1452. }
  1453. dev->cdb_len = (unsigned int) rc;
  1454. if (ata_id_cdb_intr(dev->id)) {
  1455. dev->flags |= ATA_DFLAG_CDB_INTR;
  1456. cdb_intr_string = ", CDB intr";
  1457. }
  1458. /* print device info to dmesg */
  1459. if (ata_msg_drv(ap) && print_info)
  1460. ata_dev_printk(dev, KERN_INFO, "ATAPI, max %s%s\n",
  1461. ata_mode_string(xfer_mask),
  1462. cdb_intr_string);
  1463. }
  1464. /* determine max_sectors */
  1465. dev->max_sectors = ATA_MAX_SECTORS;
  1466. if (dev->flags & ATA_DFLAG_LBA48)
  1467. dev->max_sectors = ATA_MAX_SECTORS_LBA48;
  1468. if (dev->horkage & ATA_HORKAGE_DIAGNOSTIC) {
  1469. /* Let the user know. We don't want to disallow opens for
  1470. rescue purposes, or in case the vendor is just a blithering
  1471. idiot */
  1472. if (print_info) {
  1473. ata_dev_printk(dev, KERN_WARNING,
  1474. "Drive reports diagnostics failure. This may indicate a drive\n");
  1475. ata_dev_printk(dev, KERN_WARNING,
  1476. "fault or invalid emulation. Contact drive vendor for information.\n");
  1477. }
  1478. }
  1479. ata_set_port_max_cmd_len(ap);
  1480. /* limit bridge transfers to udma5, 200 sectors */
  1481. if (ata_dev_knobble(dev)) {
  1482. if (ata_msg_drv(ap) && print_info)
  1483. ata_dev_printk(dev, KERN_INFO,
  1484. "applying bridge limits\n");
  1485. dev->udma_mask &= ATA_UDMA5;
  1486. dev->max_sectors = ATA_MAX_SECTORS;
  1487. }
  1488. if (ap->ops->dev_config)
  1489. ap->ops->dev_config(ap, dev);
  1490. if (ata_msg_probe(ap))
  1491. ata_dev_printk(dev, KERN_DEBUG, "%s: EXIT, drv_stat = 0x%x\n",
  1492. __FUNCTION__, ata_chk_status(ap));
  1493. return 0;
  1494. err_out_nosup:
  1495. if (ata_msg_probe(ap))
  1496. ata_dev_printk(dev, KERN_DEBUG,
  1497. "%s: EXIT, err\n", __FUNCTION__);
  1498. return rc;
  1499. }
  1500. /**
  1501. * ata_bus_probe - Reset and probe ATA bus
  1502. * @ap: Bus to probe
  1503. *
  1504. * Master ATA bus probing function. Initiates a hardware-dependent
  1505. * bus reset, then attempts to identify any devices found on
  1506. * the bus.
  1507. *
  1508. * LOCKING:
  1509. * PCI/etc. bus probe sem.
  1510. *
  1511. * RETURNS:
  1512. * Zero on success, negative errno otherwise.
  1513. */
  1514. int ata_bus_probe(struct ata_port *ap)
  1515. {
  1516. unsigned int classes[ATA_MAX_DEVICES];
  1517. int tries[ATA_MAX_DEVICES];
  1518. int i, rc, down_xfermask;
  1519. struct ata_device *dev;
  1520. ata_port_probe(ap);
  1521. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1522. tries[i] = ATA_PROBE_MAX_TRIES;
  1523. retry:
  1524. down_xfermask = 0;
  1525. /* reset and determine device classes */
  1526. ap->ops->phy_reset(ap);
  1527. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1528. dev = &ap->device[i];
  1529. if (!(ap->flags & ATA_FLAG_DISABLED) &&
  1530. dev->class != ATA_DEV_UNKNOWN)
  1531. classes[dev->devno] = dev->class;
  1532. else
  1533. classes[dev->devno] = ATA_DEV_NONE;
  1534. dev->class = ATA_DEV_UNKNOWN;
  1535. }
  1536. ata_port_probe(ap);
  1537. /* after the reset the device state is PIO 0 and the controller
  1538. state is undefined. Record the mode */
  1539. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1540. ap->device[i].pio_mode = XFER_PIO_0;
  1541. /* read IDENTIFY page and configure devices */
  1542. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1543. dev = &ap->device[i];
  1544. if (tries[i])
  1545. dev->class = classes[i];
  1546. if (!ata_dev_enabled(dev))
  1547. continue;
  1548. rc = ata_dev_read_id(dev, &dev->class, ATA_READID_POSTRESET,
  1549. dev->id);
  1550. if (rc)
  1551. goto fail;
  1552. ap->eh_context.i.flags |= ATA_EHI_PRINTINFO;
  1553. rc = ata_dev_configure(dev);
  1554. ap->eh_context.i.flags &= ~ATA_EHI_PRINTINFO;
  1555. if (rc)
  1556. goto fail;
  1557. }
  1558. /* configure transfer mode */
  1559. rc = ata_set_mode(ap, &dev);
  1560. if (rc) {
  1561. down_xfermask = 1;
  1562. goto fail;
  1563. }
  1564. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1565. if (ata_dev_enabled(&ap->device[i]))
  1566. return 0;
  1567. /* no device present, disable port */
  1568. ata_port_disable(ap);
  1569. ap->ops->port_disable(ap);
  1570. return -ENODEV;
  1571. fail:
  1572. switch (rc) {
  1573. case -EINVAL:
  1574. case -ENODEV:
  1575. tries[dev->devno] = 0;
  1576. break;
  1577. case -EIO:
  1578. sata_down_spd_limit(ap);
  1579. /* fall through */
  1580. default:
  1581. tries[dev->devno]--;
  1582. if (down_xfermask &&
  1583. ata_down_xfermask_limit(dev, tries[dev->devno] == 1))
  1584. tries[dev->devno] = 0;
  1585. }
  1586. if (!tries[dev->devno]) {
  1587. ata_down_xfermask_limit(dev, 1);
  1588. ata_dev_disable(dev);
  1589. }
  1590. goto retry;
  1591. }
  1592. /**
  1593. * ata_port_probe - Mark port as enabled
  1594. * @ap: Port for which we indicate enablement
  1595. *
  1596. * Modify @ap data structure such that the system
  1597. * thinks that the entire port is enabled.
  1598. *
  1599. * LOCKING: host lock, or some other form of
  1600. * serialization.
  1601. */
  1602. void ata_port_probe(struct ata_port *ap)
  1603. {
  1604. ap->flags &= ~ATA_FLAG_DISABLED;
  1605. }
  1606. /**
  1607. * sata_print_link_status - Print SATA link status
  1608. * @ap: SATA port to printk link status about
  1609. *
  1610. * This function prints link speed and status of a SATA link.
  1611. *
  1612. * LOCKING:
  1613. * None.
  1614. */
  1615. static void sata_print_link_status(struct ata_port *ap)
  1616. {
  1617. u32 sstatus, scontrol, tmp;
  1618. if (sata_scr_read(ap, SCR_STATUS, &sstatus))
  1619. return;
  1620. sata_scr_read(ap, SCR_CONTROL, &scontrol);
  1621. if (ata_port_online(ap)) {
  1622. tmp = (sstatus >> 4) & 0xf;
  1623. ata_port_printk(ap, KERN_INFO,
  1624. "SATA link up %s (SStatus %X SControl %X)\n",
  1625. sata_spd_string(tmp), sstatus, scontrol);
  1626. } else {
  1627. ata_port_printk(ap, KERN_INFO,
  1628. "SATA link down (SStatus %X SControl %X)\n",
  1629. sstatus, scontrol);
  1630. }
  1631. }
  1632. /**
  1633. * __sata_phy_reset - Wake/reset a low-level SATA PHY
  1634. * @ap: SATA port associated with target SATA PHY.
  1635. *
  1636. * This function issues commands to standard SATA Sxxx
  1637. * PHY registers, to wake up the phy (and device), and
  1638. * clear any reset condition.
  1639. *
  1640. * LOCKING:
  1641. * PCI/etc. bus probe sem.
  1642. *
  1643. */
  1644. void __sata_phy_reset(struct ata_port *ap)
  1645. {
  1646. u32 sstatus;
  1647. unsigned long timeout = jiffies + (HZ * 5);
  1648. if (ap->flags & ATA_FLAG_SATA_RESET) {
  1649. /* issue phy wake/reset */
  1650. sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
  1651. /* Couldn't find anything in SATA I/II specs, but
  1652. * AHCI-1.1 10.4.2 says at least 1 ms. */
  1653. mdelay(1);
  1654. }
  1655. /* phy wake/clear reset */
  1656. sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
  1657. /* wait for phy to become ready, if necessary */
  1658. do {
  1659. msleep(200);
  1660. sata_scr_read(ap, SCR_STATUS, &sstatus);
  1661. if ((sstatus & 0xf) != 1)
  1662. break;
  1663. } while (time_before(jiffies, timeout));
  1664. /* print link status */
  1665. sata_print_link_status(ap);
  1666. /* TODO: phy layer with polling, timeouts, etc. */
  1667. if (!ata_port_offline(ap))
  1668. ata_port_probe(ap);
  1669. else
  1670. ata_port_disable(ap);
  1671. if (ap->flags & ATA_FLAG_DISABLED)
  1672. return;
  1673. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  1674. ata_port_disable(ap);
  1675. return;
  1676. }
  1677. ap->cbl = ATA_CBL_SATA;
  1678. }
  1679. /**
  1680. * sata_phy_reset - Reset SATA bus.
  1681. * @ap: SATA port associated with target SATA PHY.
  1682. *
  1683. * This function resets the SATA bus, and then probes
  1684. * the bus for devices.
  1685. *
  1686. * LOCKING:
  1687. * PCI/etc. bus probe sem.
  1688. *
  1689. */
  1690. void sata_phy_reset(struct ata_port *ap)
  1691. {
  1692. __sata_phy_reset(ap);
  1693. if (ap->flags & ATA_FLAG_DISABLED)
  1694. return;
  1695. ata_bus_reset(ap);
  1696. }
  1697. /**
  1698. * ata_dev_pair - return other device on cable
  1699. * @adev: device
  1700. *
  1701. * Obtain the other device on the same cable, or if none is
  1702. * present NULL is returned
  1703. */
  1704. struct ata_device *ata_dev_pair(struct ata_device *adev)
  1705. {
  1706. struct ata_port *ap = adev->ap;
  1707. struct ata_device *pair = &ap->device[1 - adev->devno];
  1708. if (!ata_dev_enabled(pair))
  1709. return NULL;
  1710. return pair;
  1711. }
  1712. /**
  1713. * ata_port_disable - Disable port.
  1714. * @ap: Port to be disabled.
  1715. *
  1716. * Modify @ap data structure such that the system
  1717. * thinks that the entire port is disabled, and should
  1718. * never attempt to probe or communicate with devices
  1719. * on this port.
  1720. *
  1721. * LOCKING: host lock, or some other form of
  1722. * serialization.
  1723. */
  1724. void ata_port_disable(struct ata_port *ap)
  1725. {
  1726. ap->device[0].class = ATA_DEV_NONE;
  1727. ap->device[1].class = ATA_DEV_NONE;
  1728. ap->flags |= ATA_FLAG_DISABLED;
  1729. }
  1730. /**
  1731. * sata_down_spd_limit - adjust SATA spd limit downward
  1732. * @ap: Port to adjust SATA spd limit for
  1733. *
  1734. * Adjust SATA spd limit of @ap downward. Note that this
  1735. * function only adjusts the limit. The change must be applied
  1736. * using sata_set_spd().
  1737. *
  1738. * LOCKING:
  1739. * Inherited from caller.
  1740. *
  1741. * RETURNS:
  1742. * 0 on success, negative errno on failure
  1743. */
  1744. int sata_down_spd_limit(struct ata_port *ap)
  1745. {
  1746. u32 sstatus, spd, mask;
  1747. int rc, highbit;
  1748. rc = sata_scr_read(ap, SCR_STATUS, &sstatus);
  1749. if (rc)
  1750. return rc;
  1751. mask = ap->sata_spd_limit;
  1752. if (mask <= 1)
  1753. return -EINVAL;
  1754. highbit = fls(mask) - 1;
  1755. mask &= ~(1 << highbit);
  1756. spd = (sstatus >> 4) & 0xf;
  1757. if (spd <= 1)
  1758. return -EINVAL;
  1759. spd--;
  1760. mask &= (1 << spd) - 1;
  1761. if (!mask)
  1762. return -EINVAL;
  1763. ap->sata_spd_limit = mask;
  1764. ata_port_printk(ap, KERN_WARNING, "limiting SATA link speed to %s\n",
  1765. sata_spd_string(fls(mask)));
  1766. return 0;
  1767. }
  1768. static int __sata_set_spd_needed(struct ata_port *ap, u32 *scontrol)
  1769. {
  1770. u32 spd, limit;
  1771. if (ap->sata_spd_limit == UINT_MAX)
  1772. limit = 0;
  1773. else
  1774. limit = fls(ap->sata_spd_limit);
  1775. spd = (*scontrol >> 4) & 0xf;
  1776. *scontrol = (*scontrol & ~0xf0) | ((limit & 0xf) << 4);
  1777. return spd != limit;
  1778. }
  1779. /**
  1780. * sata_set_spd_needed - is SATA spd configuration needed
  1781. * @ap: Port in question
  1782. *
  1783. * Test whether the spd limit in SControl matches
  1784. * @ap->sata_spd_limit. This function is used to determine
  1785. * whether hardreset is necessary to apply SATA spd
  1786. * configuration.
  1787. *
  1788. * LOCKING:
  1789. * Inherited from caller.
  1790. *
  1791. * RETURNS:
  1792. * 1 if SATA spd configuration is needed, 0 otherwise.
  1793. */
  1794. int sata_set_spd_needed(struct ata_port *ap)
  1795. {
  1796. u32 scontrol;
  1797. if (sata_scr_read(ap, SCR_CONTROL, &scontrol))
  1798. return 0;
  1799. return __sata_set_spd_needed(ap, &scontrol);
  1800. }
  1801. /**
  1802. * sata_set_spd - set SATA spd according to spd limit
  1803. * @ap: Port to set SATA spd for
  1804. *
  1805. * Set SATA spd of @ap according to sata_spd_limit.
  1806. *
  1807. * LOCKING:
  1808. * Inherited from caller.
  1809. *
  1810. * RETURNS:
  1811. * 0 if spd doesn't need to be changed, 1 if spd has been
  1812. * changed. Negative errno if SCR registers are inaccessible.
  1813. */
  1814. int sata_set_spd(struct ata_port *ap)
  1815. {
  1816. u32 scontrol;
  1817. int rc;
  1818. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  1819. return rc;
  1820. if (!__sata_set_spd_needed(ap, &scontrol))
  1821. return 0;
  1822. if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
  1823. return rc;
  1824. return 1;
  1825. }
  1826. /*
  1827. * This mode timing computation functionality is ported over from
  1828. * drivers/ide/ide-timing.h and was originally written by Vojtech Pavlik
  1829. */
  1830. /*
  1831. * PIO 0-4, MWDMA 0-2 and UDMA 0-6 timings (in nanoseconds).
  1832. * These were taken from ATA/ATAPI-6 standard, rev 0a, except
  1833. * for UDMA6, which is currently supported only by Maxtor drives.
  1834. *
  1835. * For PIO 5/6 MWDMA 3/4 see the CFA specification 3.0.
  1836. */
  1837. static const struct ata_timing ata_timing[] = {
  1838. { XFER_UDMA_6, 0, 0, 0, 0, 0, 0, 0, 15 },
  1839. { XFER_UDMA_5, 0, 0, 0, 0, 0, 0, 0, 20 },
  1840. { XFER_UDMA_4, 0, 0, 0, 0, 0, 0, 0, 30 },
  1841. { XFER_UDMA_3, 0, 0, 0, 0, 0, 0, 0, 45 },
  1842. { XFER_MW_DMA_4, 25, 0, 0, 0, 55, 20, 80, 0 },
  1843. { XFER_MW_DMA_3, 25, 0, 0, 0, 65, 25, 100, 0 },
  1844. { XFER_UDMA_2, 0, 0, 0, 0, 0, 0, 0, 60 },
  1845. { XFER_UDMA_1, 0, 0, 0, 0, 0, 0, 0, 80 },
  1846. { XFER_UDMA_0, 0, 0, 0, 0, 0, 0, 0, 120 },
  1847. /* { XFER_UDMA_SLOW, 0, 0, 0, 0, 0, 0, 0, 150 }, */
  1848. { XFER_MW_DMA_2, 25, 0, 0, 0, 70, 25, 120, 0 },
  1849. { XFER_MW_DMA_1, 45, 0, 0, 0, 80, 50, 150, 0 },
  1850. { XFER_MW_DMA_0, 60, 0, 0, 0, 215, 215, 480, 0 },
  1851. { XFER_SW_DMA_2, 60, 0, 0, 0, 120, 120, 240, 0 },
  1852. { XFER_SW_DMA_1, 90, 0, 0, 0, 240, 240, 480, 0 },
  1853. { XFER_SW_DMA_0, 120, 0, 0, 0, 480, 480, 960, 0 },
  1854. { XFER_PIO_6, 10, 55, 20, 80, 55, 20, 80, 0 },
  1855. { XFER_PIO_5, 15, 65, 25, 100, 65, 25, 100, 0 },
  1856. { XFER_PIO_4, 25, 70, 25, 120, 70, 25, 120, 0 },
  1857. { XFER_PIO_3, 30, 80, 70, 180, 80, 70, 180, 0 },
  1858. { XFER_PIO_2, 30, 290, 40, 330, 100, 90, 240, 0 },
  1859. { XFER_PIO_1, 50, 290, 93, 383, 125, 100, 383, 0 },
  1860. { XFER_PIO_0, 70, 290, 240, 600, 165, 150, 600, 0 },
  1861. /* { XFER_PIO_SLOW, 120, 290, 240, 960, 290, 240, 960, 0 }, */
  1862. { 0xFF }
  1863. };
  1864. #define ENOUGH(v,unit) (((v)-1)/(unit)+1)
  1865. #define EZ(v,unit) ((v)?ENOUGH(v,unit):0)
  1866. static void ata_timing_quantize(const struct ata_timing *t, struct ata_timing *q, int T, int UT)
  1867. {
  1868. q->setup = EZ(t->setup * 1000, T);
  1869. q->act8b = EZ(t->act8b * 1000, T);
  1870. q->rec8b = EZ(t->rec8b * 1000, T);
  1871. q->cyc8b = EZ(t->cyc8b * 1000, T);
  1872. q->active = EZ(t->active * 1000, T);
  1873. q->recover = EZ(t->recover * 1000, T);
  1874. q->cycle = EZ(t->cycle * 1000, T);
  1875. q->udma = EZ(t->udma * 1000, UT);
  1876. }
  1877. void ata_timing_merge(const struct ata_timing *a, const struct ata_timing *b,
  1878. struct ata_timing *m, unsigned int what)
  1879. {
  1880. if (what & ATA_TIMING_SETUP ) m->setup = max(a->setup, b->setup);
  1881. if (what & ATA_TIMING_ACT8B ) m->act8b = max(a->act8b, b->act8b);
  1882. if (what & ATA_TIMING_REC8B ) m->rec8b = max(a->rec8b, b->rec8b);
  1883. if (what & ATA_TIMING_CYC8B ) m->cyc8b = max(a->cyc8b, b->cyc8b);
  1884. if (what & ATA_TIMING_ACTIVE ) m->active = max(a->active, b->active);
  1885. if (what & ATA_TIMING_RECOVER) m->recover = max(a->recover, b->recover);
  1886. if (what & ATA_TIMING_CYCLE ) m->cycle = max(a->cycle, b->cycle);
  1887. if (what & ATA_TIMING_UDMA ) m->udma = max(a->udma, b->udma);
  1888. }
  1889. static const struct ata_timing* ata_timing_find_mode(unsigned short speed)
  1890. {
  1891. const struct ata_timing *t;
  1892. for (t = ata_timing; t->mode != speed; t++)
  1893. if (t->mode == 0xFF)
  1894. return NULL;
  1895. return t;
  1896. }
  1897. int ata_timing_compute(struct ata_device *adev, unsigned short speed,
  1898. struct ata_timing *t, int T, int UT)
  1899. {
  1900. const struct ata_timing *s;
  1901. struct ata_timing p;
  1902. /*
  1903. * Find the mode.
  1904. */
  1905. if (!(s = ata_timing_find_mode(speed)))
  1906. return -EINVAL;
  1907. memcpy(t, s, sizeof(*s));
  1908. /*
  1909. * If the drive is an EIDE drive, it can tell us it needs extended
  1910. * PIO/MW_DMA cycle timing.
  1911. */
  1912. if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE drive */
  1913. memset(&p, 0, sizeof(p));
  1914. if(speed >= XFER_PIO_0 && speed <= XFER_SW_DMA_0) {
  1915. if (speed <= XFER_PIO_2) p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO];
  1916. else p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO_IORDY];
  1917. } else if(speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2) {
  1918. p.cycle = adev->id[ATA_ID_EIDE_DMA_MIN];
  1919. }
  1920. ata_timing_merge(&p, t, t, ATA_TIMING_CYCLE | ATA_TIMING_CYC8B);
  1921. }
  1922. /*
  1923. * Convert the timing to bus clock counts.
  1924. */
  1925. ata_timing_quantize(t, t, T, UT);
  1926. /*
  1927. * Even in DMA/UDMA modes we still use PIO access for IDENTIFY,
  1928. * S.M.A.R.T * and some other commands. We have to ensure that the
  1929. * DMA cycle timing is slower/equal than the fastest PIO timing.
  1930. */
  1931. if (speed > XFER_PIO_6) {
  1932. ata_timing_compute(adev, adev->pio_mode, &p, T, UT);
  1933. ata_timing_merge(&p, t, t, ATA_TIMING_ALL);
  1934. }
  1935. /*
  1936. * Lengthen active & recovery time so that cycle time is correct.
  1937. */
  1938. if (t->act8b + t->rec8b < t->cyc8b) {
  1939. t->act8b += (t->cyc8b - (t->act8b + t->rec8b)) / 2;
  1940. t->rec8b = t->cyc8b - t->act8b;
  1941. }
  1942. if (t->active + t->recover < t->cycle) {
  1943. t->active += (t->cycle - (t->active + t->recover)) / 2;
  1944. t->recover = t->cycle - t->active;
  1945. }
  1946. return 0;
  1947. }
  1948. /**
  1949. * ata_down_xfermask_limit - adjust dev xfer masks downward
  1950. * @dev: Device to adjust xfer masks
  1951. * @force_pio0: Force PIO0
  1952. *
  1953. * Adjust xfer masks of @dev downward. Note that this function
  1954. * does not apply the change. Invoking ata_set_mode() afterwards
  1955. * will apply the limit.
  1956. *
  1957. * LOCKING:
  1958. * Inherited from caller.
  1959. *
  1960. * RETURNS:
  1961. * 0 on success, negative errno on failure
  1962. */
  1963. int ata_down_xfermask_limit(struct ata_device *dev, int force_pio0)
  1964. {
  1965. unsigned long xfer_mask;
  1966. int highbit;
  1967. xfer_mask = ata_pack_xfermask(dev->pio_mask, dev->mwdma_mask,
  1968. dev->udma_mask);
  1969. if (!xfer_mask)
  1970. goto fail;
  1971. /* don't gear down to MWDMA from UDMA, go directly to PIO */
  1972. if (xfer_mask & ATA_MASK_UDMA)
  1973. xfer_mask &= ~ATA_MASK_MWDMA;
  1974. highbit = fls(xfer_mask) - 1;
  1975. xfer_mask &= ~(1 << highbit);
  1976. if (force_pio0)
  1977. xfer_mask &= 1 << ATA_SHIFT_PIO;
  1978. if (!xfer_mask)
  1979. goto fail;
  1980. ata_unpack_xfermask(xfer_mask, &dev->pio_mask, &dev->mwdma_mask,
  1981. &dev->udma_mask);
  1982. ata_dev_printk(dev, KERN_WARNING, "limiting speed to %s\n",
  1983. ata_mode_string(xfer_mask));
  1984. return 0;
  1985. fail:
  1986. return -EINVAL;
  1987. }
  1988. static int ata_dev_set_mode(struct ata_device *dev)
  1989. {
  1990. struct ata_eh_context *ehc = &dev->ap->eh_context;
  1991. unsigned int err_mask;
  1992. int rc;
  1993. dev->flags &= ~ATA_DFLAG_PIO;
  1994. if (dev->xfer_shift == ATA_SHIFT_PIO)
  1995. dev->flags |= ATA_DFLAG_PIO;
  1996. err_mask = ata_dev_set_xfermode(dev);
  1997. /* Old CFA may refuse this command, which is just fine */
  1998. if (dev->xfer_shift == ATA_SHIFT_PIO && ata_id_is_cfa(dev->id))
  1999. err_mask &= ~AC_ERR_DEV;
  2000. if (err_mask) {
  2001. ata_dev_printk(dev, KERN_ERR, "failed to set xfermode "
  2002. "(err_mask=0x%x)\n", err_mask);
  2003. return -EIO;
  2004. }
  2005. ehc->i.flags |= ATA_EHI_POST_SETMODE;
  2006. rc = ata_dev_revalidate(dev, 0);
  2007. ehc->i.flags &= ~ATA_EHI_POST_SETMODE;
  2008. if (rc)
  2009. return rc;
  2010. DPRINTK("xfer_shift=%u, xfer_mode=0x%x\n",
  2011. dev->xfer_shift, (int)dev->xfer_mode);
  2012. ata_dev_printk(dev, KERN_INFO, "configured for %s\n",
  2013. ata_mode_string(ata_xfer_mode2mask(dev->xfer_mode)));
  2014. return 0;
  2015. }
  2016. /**
  2017. * ata_set_mode - Program timings and issue SET FEATURES - XFER
  2018. * @ap: port on which timings will be programmed
  2019. * @r_failed_dev: out paramter for failed device
  2020. *
  2021. * Set ATA device disk transfer mode (PIO3, UDMA6, etc.). If
  2022. * ata_set_mode() fails, pointer to the failing device is
  2023. * returned in @r_failed_dev.
  2024. *
  2025. * LOCKING:
  2026. * PCI/etc. bus probe sem.
  2027. *
  2028. * RETURNS:
  2029. * 0 on success, negative errno otherwise
  2030. */
  2031. int ata_set_mode(struct ata_port *ap, struct ata_device **r_failed_dev)
  2032. {
  2033. struct ata_device *dev;
  2034. int i, rc = 0, used_dma = 0, found = 0;
  2035. /* has private set_mode? */
  2036. if (ap->ops->set_mode)
  2037. return ap->ops->set_mode(ap, r_failed_dev);
  2038. /* step 1: calculate xfer_mask */
  2039. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  2040. unsigned int pio_mask, dma_mask;
  2041. dev = &ap->device[i];
  2042. if (!ata_dev_enabled(dev))
  2043. continue;
  2044. ata_dev_xfermask(dev);
  2045. pio_mask = ata_pack_xfermask(dev->pio_mask, 0, 0);
  2046. dma_mask = ata_pack_xfermask(0, dev->mwdma_mask, dev->udma_mask);
  2047. dev->pio_mode = ata_xfer_mask2mode(pio_mask);
  2048. dev->dma_mode = ata_xfer_mask2mode(dma_mask);
  2049. found = 1;
  2050. if (dev->dma_mode)
  2051. used_dma = 1;
  2052. }
  2053. if (!found)
  2054. goto out;
  2055. /* step 2: always set host PIO timings */
  2056. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  2057. dev = &ap->device[i];
  2058. if (!ata_dev_enabled(dev))
  2059. continue;
  2060. if (!dev->pio_mode) {
  2061. ata_dev_printk(dev, KERN_WARNING, "no PIO support\n");
  2062. rc = -EINVAL;
  2063. goto out;
  2064. }
  2065. dev->xfer_mode = dev->pio_mode;
  2066. dev->xfer_shift = ATA_SHIFT_PIO;
  2067. if (ap->ops->set_piomode)
  2068. ap->ops->set_piomode(ap, dev);
  2069. }
  2070. /* step 3: set host DMA timings */
  2071. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  2072. dev = &ap->device[i];
  2073. if (!ata_dev_enabled(dev) || !dev->dma_mode)
  2074. continue;
  2075. dev->xfer_mode = dev->dma_mode;
  2076. dev->xfer_shift = ata_xfer_mode2shift(dev->dma_mode);
  2077. if (ap->ops->set_dmamode)
  2078. ap->ops->set_dmamode(ap, dev);
  2079. }
  2080. /* step 4: update devices' xfer mode */
  2081. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  2082. dev = &ap->device[i];
  2083. /* don't update suspended devices' xfer mode */
  2084. if (!ata_dev_ready(dev))
  2085. continue;
  2086. rc = ata_dev_set_mode(dev);
  2087. if (rc)
  2088. goto out;
  2089. }
  2090. /* Record simplex status. If we selected DMA then the other
  2091. * host channels are not permitted to do so.
  2092. */
  2093. if (used_dma && (ap->host->flags & ATA_HOST_SIMPLEX))
  2094. ap->host->simplex_claimed = 1;
  2095. /* step5: chip specific finalisation */
  2096. if (ap->ops->post_set_mode)
  2097. ap->ops->post_set_mode(ap);
  2098. out:
  2099. if (rc)
  2100. *r_failed_dev = dev;
  2101. return rc;
  2102. }
  2103. /**
  2104. * ata_tf_to_host - issue ATA taskfile to host controller
  2105. * @ap: port to which command is being issued
  2106. * @tf: ATA taskfile register set
  2107. *
  2108. * Issues ATA taskfile register set to ATA host controller,
  2109. * with proper synchronization with interrupt handler and
  2110. * other threads.
  2111. *
  2112. * LOCKING:
  2113. * spin_lock_irqsave(host lock)
  2114. */
  2115. static inline void ata_tf_to_host(struct ata_port *ap,
  2116. const struct ata_taskfile *tf)
  2117. {
  2118. ap->ops->tf_load(ap, tf);
  2119. ap->ops->exec_command(ap, tf);
  2120. }
  2121. /**
  2122. * ata_busy_sleep - sleep until BSY clears, or timeout
  2123. * @ap: port containing status register to be polled
  2124. * @tmout_pat: impatience timeout
  2125. * @tmout: overall timeout
  2126. *
  2127. * Sleep until ATA Status register bit BSY clears,
  2128. * or a timeout occurs.
  2129. *
  2130. * LOCKING:
  2131. * Kernel thread context (may sleep).
  2132. *
  2133. * RETURNS:
  2134. * 0 on success, -errno otherwise.
  2135. */
  2136. int ata_busy_sleep(struct ata_port *ap,
  2137. unsigned long tmout_pat, unsigned long tmout)
  2138. {
  2139. unsigned long timer_start, timeout;
  2140. u8 status;
  2141. status = ata_busy_wait(ap, ATA_BUSY, 300);
  2142. timer_start = jiffies;
  2143. timeout = timer_start + tmout_pat;
  2144. while (status != 0xff && (status & ATA_BUSY) &&
  2145. time_before(jiffies, timeout)) {
  2146. msleep(50);
  2147. status = ata_busy_wait(ap, ATA_BUSY, 3);
  2148. }
  2149. if (status != 0xff && (status & ATA_BUSY))
  2150. ata_port_printk(ap, KERN_WARNING,
  2151. "port is slow to respond, please be patient "
  2152. "(Status 0x%x)\n", status);
  2153. timeout = timer_start + tmout;
  2154. while (status != 0xff && (status & ATA_BUSY) &&
  2155. time_before(jiffies, timeout)) {
  2156. msleep(50);
  2157. status = ata_chk_status(ap);
  2158. }
  2159. if (status == 0xff)
  2160. return -ENODEV;
  2161. if (status & ATA_BUSY) {
  2162. ata_port_printk(ap, KERN_ERR, "port failed to respond "
  2163. "(%lu secs, Status 0x%x)\n",
  2164. tmout / HZ, status);
  2165. return -EBUSY;
  2166. }
  2167. return 0;
  2168. }
  2169. static void ata_bus_post_reset(struct ata_port *ap, unsigned int devmask)
  2170. {
  2171. struct ata_ioports *ioaddr = &ap->ioaddr;
  2172. unsigned int dev0 = devmask & (1 << 0);
  2173. unsigned int dev1 = devmask & (1 << 1);
  2174. unsigned long timeout;
  2175. /* if device 0 was found in ata_devchk, wait for its
  2176. * BSY bit to clear
  2177. */
  2178. if (dev0)
  2179. ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  2180. /* if device 1 was found in ata_devchk, wait for
  2181. * register access, then wait for BSY to clear
  2182. */
  2183. timeout = jiffies + ATA_TMOUT_BOOT;
  2184. while (dev1) {
  2185. u8 nsect, lbal;
  2186. ap->ops->dev_select(ap, 1);
  2187. nsect = ioread8(ioaddr->nsect_addr);
  2188. lbal = ioread8(ioaddr->lbal_addr);
  2189. if ((nsect == 1) && (lbal == 1))
  2190. break;
  2191. if (time_after(jiffies, timeout)) {
  2192. dev1 = 0;
  2193. break;
  2194. }
  2195. msleep(50); /* give drive a breather */
  2196. }
  2197. if (dev1)
  2198. ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  2199. /* is all this really necessary? */
  2200. ap->ops->dev_select(ap, 0);
  2201. if (dev1)
  2202. ap->ops->dev_select(ap, 1);
  2203. if (dev0)
  2204. ap->ops->dev_select(ap, 0);
  2205. }
  2206. static unsigned int ata_bus_softreset(struct ata_port *ap,
  2207. unsigned int devmask)
  2208. {
  2209. struct ata_ioports *ioaddr = &ap->ioaddr;
  2210. DPRINTK("ata%u: bus reset via SRST\n", ap->id);
  2211. /* software reset. causes dev0 to be selected */
  2212. iowrite8(ap->ctl, ioaddr->ctl_addr);
  2213. udelay(20); /* FIXME: flush */
  2214. iowrite8(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
  2215. udelay(20); /* FIXME: flush */
  2216. iowrite8(ap->ctl, ioaddr->ctl_addr);
  2217. /* spec mandates ">= 2ms" before checking status.
  2218. * We wait 150ms, because that was the magic delay used for
  2219. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  2220. * between when the ATA command register is written, and then
  2221. * status is checked. Because waiting for "a while" before
  2222. * checking status is fine, post SRST, we perform this magic
  2223. * delay here as well.
  2224. *
  2225. * Old drivers/ide uses the 2mS rule and then waits for ready
  2226. */
  2227. msleep(150);
  2228. /* Before we perform post reset processing we want to see if
  2229. * the bus shows 0xFF because the odd clown forgets the D7
  2230. * pulldown resistor.
  2231. */
  2232. if (ata_check_status(ap) == 0xFF)
  2233. return 0;
  2234. ata_bus_post_reset(ap, devmask);
  2235. return 0;
  2236. }
  2237. /**
  2238. * ata_bus_reset - reset host port and associated ATA channel
  2239. * @ap: port to reset
  2240. *
  2241. * This is typically the first time we actually start issuing
  2242. * commands to the ATA channel. We wait for BSY to clear, then
  2243. * issue EXECUTE DEVICE DIAGNOSTIC command, polling for its
  2244. * result. Determine what devices, if any, are on the channel
  2245. * by looking at the device 0/1 error register. Look at the signature
  2246. * stored in each device's taskfile registers, to determine if
  2247. * the device is ATA or ATAPI.
  2248. *
  2249. * LOCKING:
  2250. * PCI/etc. bus probe sem.
  2251. * Obtains host lock.
  2252. *
  2253. * SIDE EFFECTS:
  2254. * Sets ATA_FLAG_DISABLED if bus reset fails.
  2255. */
  2256. void ata_bus_reset(struct ata_port *ap)
  2257. {
  2258. struct ata_ioports *ioaddr = &ap->ioaddr;
  2259. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  2260. u8 err;
  2261. unsigned int dev0, dev1 = 0, devmask = 0;
  2262. DPRINTK("ENTER, host %u, port %u\n", ap->id, ap->port_no);
  2263. /* determine if device 0/1 are present */
  2264. if (ap->flags & ATA_FLAG_SATA_RESET)
  2265. dev0 = 1;
  2266. else {
  2267. dev0 = ata_devchk(ap, 0);
  2268. if (slave_possible)
  2269. dev1 = ata_devchk(ap, 1);
  2270. }
  2271. if (dev0)
  2272. devmask |= (1 << 0);
  2273. if (dev1)
  2274. devmask |= (1 << 1);
  2275. /* select device 0 again */
  2276. ap->ops->dev_select(ap, 0);
  2277. /* issue bus reset */
  2278. if (ap->flags & ATA_FLAG_SRST)
  2279. if (ata_bus_softreset(ap, devmask))
  2280. goto err_out;
  2281. /*
  2282. * determine by signature whether we have ATA or ATAPI devices
  2283. */
  2284. ap->device[0].class = ata_dev_try_classify(ap, 0, &err);
  2285. if ((slave_possible) && (err != 0x81))
  2286. ap->device[1].class = ata_dev_try_classify(ap, 1, &err);
  2287. /* re-enable interrupts */
  2288. ap->ops->irq_on(ap);
  2289. /* is double-select really necessary? */
  2290. if (ap->device[1].class != ATA_DEV_NONE)
  2291. ap->ops->dev_select(ap, 1);
  2292. if (ap->device[0].class != ATA_DEV_NONE)
  2293. ap->ops->dev_select(ap, 0);
  2294. /* if no devices were detected, disable this port */
  2295. if ((ap->device[0].class == ATA_DEV_NONE) &&
  2296. (ap->device[1].class == ATA_DEV_NONE))
  2297. goto err_out;
  2298. if (ap->flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST)) {
  2299. /* set up device control for ATA_FLAG_SATA_RESET */
  2300. iowrite8(ap->ctl, ioaddr->ctl_addr);
  2301. }
  2302. DPRINTK("EXIT\n");
  2303. return;
  2304. err_out:
  2305. ata_port_printk(ap, KERN_ERR, "disabling port\n");
  2306. ap->ops->port_disable(ap);
  2307. DPRINTK("EXIT\n");
  2308. }
  2309. /**
  2310. * sata_phy_debounce - debounce SATA phy status
  2311. * @ap: ATA port to debounce SATA phy status for
  2312. * @params: timing parameters { interval, duratinon, timeout } in msec
  2313. *
  2314. * Make sure SStatus of @ap reaches stable state, determined by
  2315. * holding the same value where DET is not 1 for @duration polled
  2316. * every @interval, before @timeout. Timeout constraints the
  2317. * beginning of the stable state. Because, after hot unplugging,
  2318. * DET gets stuck at 1 on some controllers, this functions waits
  2319. * until timeout then returns 0 if DET is stable at 1.
  2320. *
  2321. * LOCKING:
  2322. * Kernel thread context (may sleep)
  2323. *
  2324. * RETURNS:
  2325. * 0 on success, -errno on failure.
  2326. */
  2327. int sata_phy_debounce(struct ata_port *ap, const unsigned long *params)
  2328. {
  2329. unsigned long interval_msec = params[0];
  2330. unsigned long duration = params[1] * HZ / 1000;
  2331. unsigned long timeout = jiffies + params[2] * HZ / 1000;
  2332. unsigned long last_jiffies;
  2333. u32 last, cur;
  2334. int rc;
  2335. if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
  2336. return rc;
  2337. cur &= 0xf;
  2338. last = cur;
  2339. last_jiffies = jiffies;
  2340. while (1) {
  2341. msleep(interval_msec);
  2342. if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
  2343. return rc;
  2344. cur &= 0xf;
  2345. /* DET stable? */
  2346. if (cur == last) {
  2347. if (cur == 1 && time_before(jiffies, timeout))
  2348. continue;
  2349. if (time_after(jiffies, last_jiffies + duration))
  2350. return 0;
  2351. continue;
  2352. }
  2353. /* unstable, start over */
  2354. last = cur;
  2355. last_jiffies = jiffies;
  2356. /* check timeout */
  2357. if (time_after(jiffies, timeout))
  2358. return -EBUSY;
  2359. }
  2360. }
  2361. /**
  2362. * sata_phy_resume - resume SATA phy
  2363. * @ap: ATA port to resume SATA phy for
  2364. * @params: timing parameters { interval, duratinon, timeout } in msec
  2365. *
  2366. * Resume SATA phy of @ap and debounce it.
  2367. *
  2368. * LOCKING:
  2369. * Kernel thread context (may sleep)
  2370. *
  2371. * RETURNS:
  2372. * 0 on success, -errno on failure.
  2373. */
  2374. int sata_phy_resume(struct ata_port *ap, const unsigned long *params)
  2375. {
  2376. u32 scontrol;
  2377. int rc;
  2378. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2379. return rc;
  2380. scontrol = (scontrol & 0x0f0) | 0x300;
  2381. if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
  2382. return rc;
  2383. /* Some PHYs react badly if SStatus is pounded immediately
  2384. * after resuming. Delay 200ms before debouncing.
  2385. */
  2386. msleep(200);
  2387. return sata_phy_debounce(ap, params);
  2388. }
  2389. static void ata_wait_spinup(struct ata_port *ap)
  2390. {
  2391. struct ata_eh_context *ehc = &ap->eh_context;
  2392. unsigned long end, secs;
  2393. int rc;
  2394. /* first, debounce phy if SATA */
  2395. if (ap->cbl == ATA_CBL_SATA) {
  2396. rc = sata_phy_debounce(ap, sata_deb_timing_hotplug);
  2397. /* if debounced successfully and offline, no need to wait */
  2398. if ((rc == 0 || rc == -EOPNOTSUPP) && ata_port_offline(ap))
  2399. return;
  2400. }
  2401. /* okay, let's give the drive time to spin up */
  2402. end = ehc->i.hotplug_timestamp + ATA_SPINUP_WAIT * HZ / 1000;
  2403. secs = ((end - jiffies) + HZ - 1) / HZ;
  2404. if (time_after(jiffies, end))
  2405. return;
  2406. if (secs > 5)
  2407. ata_port_printk(ap, KERN_INFO, "waiting for device to spin up "
  2408. "(%lu secs)\n", secs);
  2409. schedule_timeout_uninterruptible(end - jiffies);
  2410. }
  2411. /**
  2412. * ata_std_prereset - prepare for reset
  2413. * @ap: ATA port to be reset
  2414. *
  2415. * @ap is about to be reset. Initialize it.
  2416. *
  2417. * LOCKING:
  2418. * Kernel thread context (may sleep)
  2419. *
  2420. * RETURNS:
  2421. * 0 on success, -errno otherwise.
  2422. */
  2423. int ata_std_prereset(struct ata_port *ap)
  2424. {
  2425. struct ata_eh_context *ehc = &ap->eh_context;
  2426. const unsigned long *timing = sata_ehc_deb_timing(ehc);
  2427. int rc;
  2428. /* handle link resume & hotplug spinup */
  2429. if ((ehc->i.flags & ATA_EHI_RESUME_LINK) &&
  2430. (ap->flags & ATA_FLAG_HRST_TO_RESUME))
  2431. ehc->i.action |= ATA_EH_HARDRESET;
  2432. if ((ehc->i.flags & ATA_EHI_HOTPLUGGED) &&
  2433. (ap->flags & ATA_FLAG_SKIP_D2H_BSY))
  2434. ata_wait_spinup(ap);
  2435. /* if we're about to do hardreset, nothing more to do */
  2436. if (ehc->i.action & ATA_EH_HARDRESET)
  2437. return 0;
  2438. /* if SATA, resume phy */
  2439. if (ap->cbl == ATA_CBL_SATA) {
  2440. rc = sata_phy_resume(ap, timing);
  2441. if (rc && rc != -EOPNOTSUPP) {
  2442. /* phy resume failed */
  2443. ata_port_printk(ap, KERN_WARNING, "failed to resume "
  2444. "link for reset (errno=%d)\n", rc);
  2445. return rc;
  2446. }
  2447. }
  2448. /* Wait for !BSY if the controller can wait for the first D2H
  2449. * Reg FIS and we don't know that no device is attached.
  2450. */
  2451. if (!(ap->flags & ATA_FLAG_SKIP_D2H_BSY) && !ata_port_offline(ap))
  2452. ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  2453. return 0;
  2454. }
  2455. /**
  2456. * ata_std_softreset - reset host port via ATA SRST
  2457. * @ap: port to reset
  2458. * @classes: resulting classes of attached devices
  2459. *
  2460. * Reset host port using ATA SRST.
  2461. *
  2462. * LOCKING:
  2463. * Kernel thread context (may sleep)
  2464. *
  2465. * RETURNS:
  2466. * 0 on success, -errno otherwise.
  2467. */
  2468. int ata_std_softreset(struct ata_port *ap, unsigned int *classes)
  2469. {
  2470. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  2471. unsigned int devmask = 0, err_mask;
  2472. u8 err;
  2473. DPRINTK("ENTER\n");
  2474. if (ata_port_offline(ap)) {
  2475. classes[0] = ATA_DEV_NONE;
  2476. goto out;
  2477. }
  2478. /* determine if device 0/1 are present */
  2479. if (ata_devchk(ap, 0))
  2480. devmask |= (1 << 0);
  2481. if (slave_possible && ata_devchk(ap, 1))
  2482. devmask |= (1 << 1);
  2483. /* select device 0 again */
  2484. ap->ops->dev_select(ap, 0);
  2485. /* issue bus reset */
  2486. DPRINTK("about to softreset, devmask=%x\n", devmask);
  2487. err_mask = ata_bus_softreset(ap, devmask);
  2488. if (err_mask) {
  2489. ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
  2490. err_mask);
  2491. return -EIO;
  2492. }
  2493. /* determine by signature whether we have ATA or ATAPI devices */
  2494. classes[0] = ata_dev_try_classify(ap, 0, &err);
  2495. if (slave_possible && err != 0x81)
  2496. classes[1] = ata_dev_try_classify(ap, 1, &err);
  2497. out:
  2498. DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
  2499. return 0;
  2500. }
  2501. /**
  2502. * sata_port_hardreset - reset port via SATA phy reset
  2503. * @ap: port to reset
  2504. * @timing: timing parameters { interval, duratinon, timeout } in msec
  2505. *
  2506. * SATA phy-reset host port using DET bits of SControl register.
  2507. *
  2508. * LOCKING:
  2509. * Kernel thread context (may sleep)
  2510. *
  2511. * RETURNS:
  2512. * 0 on success, -errno otherwise.
  2513. */
  2514. int sata_port_hardreset(struct ata_port *ap, const unsigned long *timing)
  2515. {
  2516. u32 scontrol;
  2517. int rc;
  2518. DPRINTK("ENTER\n");
  2519. if (sata_set_spd_needed(ap)) {
  2520. /* SATA spec says nothing about how to reconfigure
  2521. * spd. To be on the safe side, turn off phy during
  2522. * reconfiguration. This works for at least ICH7 AHCI
  2523. * and Sil3124.
  2524. */
  2525. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2526. goto out;
  2527. scontrol = (scontrol & 0x0f0) | 0x304;
  2528. if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
  2529. goto out;
  2530. sata_set_spd(ap);
  2531. }
  2532. /* issue phy wake/reset */
  2533. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2534. goto out;
  2535. scontrol = (scontrol & 0x0f0) | 0x301;
  2536. if ((rc = sata_scr_write_flush(ap, SCR_CONTROL, scontrol)))
  2537. goto out;
  2538. /* Couldn't find anything in SATA I/II specs, but AHCI-1.1
  2539. * 10.4.2 says at least 1 ms.
  2540. */
  2541. msleep(1);
  2542. /* bring phy back */
  2543. rc = sata_phy_resume(ap, timing);
  2544. out:
  2545. DPRINTK("EXIT, rc=%d\n", rc);
  2546. return rc;
  2547. }
  2548. /**
  2549. * sata_std_hardreset - reset host port via SATA phy reset
  2550. * @ap: port to reset
  2551. * @class: resulting class of attached device
  2552. *
  2553. * SATA phy-reset host port using DET bits of SControl register,
  2554. * wait for !BSY and classify the attached device.
  2555. *
  2556. * LOCKING:
  2557. * Kernel thread context (may sleep)
  2558. *
  2559. * RETURNS:
  2560. * 0 on success, -errno otherwise.
  2561. */
  2562. int sata_std_hardreset(struct ata_port *ap, unsigned int *class)
  2563. {
  2564. const unsigned long *timing = sata_ehc_deb_timing(&ap->eh_context);
  2565. int rc;
  2566. DPRINTK("ENTER\n");
  2567. /* do hardreset */
  2568. rc = sata_port_hardreset(ap, timing);
  2569. if (rc) {
  2570. ata_port_printk(ap, KERN_ERR,
  2571. "COMRESET failed (errno=%d)\n", rc);
  2572. return rc;
  2573. }
  2574. /* TODO: phy layer with polling, timeouts, etc. */
  2575. if (ata_port_offline(ap)) {
  2576. *class = ATA_DEV_NONE;
  2577. DPRINTK("EXIT, link offline\n");
  2578. return 0;
  2579. }
  2580. /* wait a while before checking status, see SRST for more info */
  2581. msleep(150);
  2582. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  2583. ata_port_printk(ap, KERN_ERR,
  2584. "COMRESET failed (device not ready)\n");
  2585. return -EIO;
  2586. }
  2587. ap->ops->dev_select(ap, 0); /* probably unnecessary */
  2588. *class = ata_dev_try_classify(ap, 0, NULL);
  2589. DPRINTK("EXIT, class=%u\n", *class);
  2590. return 0;
  2591. }
  2592. /**
  2593. * ata_std_postreset - standard postreset callback
  2594. * @ap: the target ata_port
  2595. * @classes: classes of attached devices
  2596. *
  2597. * This function is invoked after a successful reset. Note that
  2598. * the device might have been reset more than once using
  2599. * different reset methods before postreset is invoked.
  2600. *
  2601. * LOCKING:
  2602. * Kernel thread context (may sleep)
  2603. */
  2604. void ata_std_postreset(struct ata_port *ap, unsigned int *classes)
  2605. {
  2606. u32 serror;
  2607. DPRINTK("ENTER\n");
  2608. /* print link status */
  2609. sata_print_link_status(ap);
  2610. /* clear SError */
  2611. if (sata_scr_read(ap, SCR_ERROR, &serror) == 0)
  2612. sata_scr_write(ap, SCR_ERROR, serror);
  2613. /* re-enable interrupts */
  2614. if (!ap->ops->error_handler)
  2615. ap->ops->irq_on(ap);
  2616. /* is double-select really necessary? */
  2617. if (classes[0] != ATA_DEV_NONE)
  2618. ap->ops->dev_select(ap, 1);
  2619. if (classes[1] != ATA_DEV_NONE)
  2620. ap->ops->dev_select(ap, 0);
  2621. /* bail out if no device is present */
  2622. if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
  2623. DPRINTK("EXIT, no device\n");
  2624. return;
  2625. }
  2626. /* set up device control */
  2627. if (ap->ioaddr.ctl_addr)
  2628. iowrite8(ap->ctl, ap->ioaddr.ctl_addr);
  2629. DPRINTK("EXIT\n");
  2630. }
  2631. /**
  2632. * ata_dev_same_device - Determine whether new ID matches configured device
  2633. * @dev: device to compare against
  2634. * @new_class: class of the new device
  2635. * @new_id: IDENTIFY page of the new device
  2636. *
  2637. * Compare @new_class and @new_id against @dev and determine
  2638. * whether @dev is the device indicated by @new_class and
  2639. * @new_id.
  2640. *
  2641. * LOCKING:
  2642. * None.
  2643. *
  2644. * RETURNS:
  2645. * 1 if @dev matches @new_class and @new_id, 0 otherwise.
  2646. */
  2647. static int ata_dev_same_device(struct ata_device *dev, unsigned int new_class,
  2648. const u16 *new_id)
  2649. {
  2650. const u16 *old_id = dev->id;
  2651. unsigned char model[2][ATA_ID_PROD_LEN + 1];
  2652. unsigned char serial[2][ATA_ID_SERNO_LEN + 1];
  2653. u64 new_n_sectors;
  2654. if (dev->class != new_class) {
  2655. ata_dev_printk(dev, KERN_INFO, "class mismatch %d != %d\n",
  2656. dev->class, new_class);
  2657. return 0;
  2658. }
  2659. ata_id_c_string(old_id, model[0], ATA_ID_PROD, sizeof(model[0]));
  2660. ata_id_c_string(new_id, model[1], ATA_ID_PROD, sizeof(model[1]));
  2661. ata_id_c_string(old_id, serial[0], ATA_ID_SERNO, sizeof(serial[0]));
  2662. ata_id_c_string(new_id, serial[1], ATA_ID_SERNO, sizeof(serial[1]));
  2663. new_n_sectors = ata_id_n_sectors(new_id);
  2664. if (strcmp(model[0], model[1])) {
  2665. ata_dev_printk(dev, KERN_INFO, "model number mismatch "
  2666. "'%s' != '%s'\n", model[0], model[1]);
  2667. return 0;
  2668. }
  2669. if (strcmp(serial[0], serial[1])) {
  2670. ata_dev_printk(dev, KERN_INFO, "serial number mismatch "
  2671. "'%s' != '%s'\n", serial[0], serial[1]);
  2672. return 0;
  2673. }
  2674. if (dev->class == ATA_DEV_ATA && dev->n_sectors != new_n_sectors) {
  2675. ata_dev_printk(dev, KERN_INFO, "n_sectors mismatch "
  2676. "%llu != %llu\n",
  2677. (unsigned long long)dev->n_sectors,
  2678. (unsigned long long)new_n_sectors);
  2679. return 0;
  2680. }
  2681. return 1;
  2682. }
  2683. /**
  2684. * ata_dev_revalidate - Revalidate ATA device
  2685. * @dev: device to revalidate
  2686. * @readid_flags: read ID flags
  2687. *
  2688. * Re-read IDENTIFY page and make sure @dev is still attached to
  2689. * the port.
  2690. *
  2691. * LOCKING:
  2692. * Kernel thread context (may sleep)
  2693. *
  2694. * RETURNS:
  2695. * 0 on success, negative errno otherwise
  2696. */
  2697. int ata_dev_revalidate(struct ata_device *dev, unsigned int readid_flags)
  2698. {
  2699. unsigned int class = dev->class;
  2700. u16 *id = (void *)dev->ap->sector_buf;
  2701. int rc;
  2702. if (!ata_dev_enabled(dev)) {
  2703. rc = -ENODEV;
  2704. goto fail;
  2705. }
  2706. /* read ID data */
  2707. rc = ata_dev_read_id(dev, &class, readid_flags, id);
  2708. if (rc)
  2709. goto fail;
  2710. /* is the device still there? */
  2711. if (!ata_dev_same_device(dev, class, id)) {
  2712. rc = -ENODEV;
  2713. goto fail;
  2714. }
  2715. memcpy(dev->id, id, sizeof(id[0]) * ATA_ID_WORDS);
  2716. /* configure device according to the new ID */
  2717. rc = ata_dev_configure(dev);
  2718. if (rc == 0)
  2719. return 0;
  2720. fail:
  2721. ata_dev_printk(dev, KERN_ERR, "revalidation failed (errno=%d)\n", rc);
  2722. return rc;
  2723. }
  2724. struct ata_blacklist_entry {
  2725. const char *model_num;
  2726. const char *model_rev;
  2727. unsigned long horkage;
  2728. };
  2729. static const struct ata_blacklist_entry ata_device_blacklist [] = {
  2730. /* Devices with DMA related problems under Linux */
  2731. { "WDC AC11000H", NULL, ATA_HORKAGE_NODMA },
  2732. { "WDC AC22100H", NULL, ATA_HORKAGE_NODMA },
  2733. { "WDC AC32500H", NULL, ATA_HORKAGE_NODMA },
  2734. { "WDC AC33100H", NULL, ATA_HORKAGE_NODMA },
  2735. { "WDC AC31600H", NULL, ATA_HORKAGE_NODMA },
  2736. { "WDC AC32100H", "24.09P07", ATA_HORKAGE_NODMA },
  2737. { "WDC AC23200L", "21.10N21", ATA_HORKAGE_NODMA },
  2738. { "Compaq CRD-8241B", NULL, ATA_HORKAGE_NODMA },
  2739. { "CRD-8400B", NULL, ATA_HORKAGE_NODMA },
  2740. { "CRD-8480B", NULL, ATA_HORKAGE_NODMA },
  2741. { "CRD-8482B", NULL, ATA_HORKAGE_NODMA },
  2742. { "CRD-84", NULL, ATA_HORKAGE_NODMA },
  2743. { "SanDisk SDP3B", NULL, ATA_HORKAGE_NODMA },
  2744. { "SanDisk SDP3B-64", NULL, ATA_HORKAGE_NODMA },
  2745. { "SANYO CD-ROM CRD", NULL, ATA_HORKAGE_NODMA },
  2746. { "HITACHI CDR-8", NULL, ATA_HORKAGE_NODMA },
  2747. { "HITACHI CDR-8335", NULL, ATA_HORKAGE_NODMA },
  2748. { "HITACHI CDR-8435", NULL, ATA_HORKAGE_NODMA },
  2749. { "Toshiba CD-ROM XM-6202B", NULL, ATA_HORKAGE_NODMA },
  2750. { "TOSHIBA CD-ROM XM-1702BC", NULL, ATA_HORKAGE_NODMA },
  2751. { "CD-532E-A", NULL, ATA_HORKAGE_NODMA },
  2752. { "E-IDE CD-ROM CR-840",NULL, ATA_HORKAGE_NODMA },
  2753. { "CD-ROM Drive/F5A", NULL, ATA_HORKAGE_NODMA },
  2754. { "WPI CDD-820", NULL, ATA_HORKAGE_NODMA },
  2755. { "SAMSUNG CD-ROM SC-148C", NULL, ATA_HORKAGE_NODMA },
  2756. { "SAMSUNG CD-ROM SC", NULL, ATA_HORKAGE_NODMA },
  2757. { "SanDisk SDP3B-64", NULL, ATA_HORKAGE_NODMA },
  2758. { "ATAPI CD-ROM DRIVE 40X MAXIMUM",NULL,ATA_HORKAGE_NODMA },
  2759. { "_NEC DV5800A", NULL, ATA_HORKAGE_NODMA },
  2760. { "SAMSUNG CD-ROM SN-124","N001", ATA_HORKAGE_NODMA },
  2761. /* Devices we expect to fail diagnostics */
  2762. /* Devices where NCQ should be avoided */
  2763. /* NCQ is slow */
  2764. { "WDC WD740ADFD-00", NULL, ATA_HORKAGE_NONCQ },
  2765. /* Devices with NCQ limits */
  2766. /* End Marker */
  2767. { }
  2768. };
  2769. unsigned long ata_device_blacklisted(const struct ata_device *dev)
  2770. {
  2771. unsigned char model_num[ATA_ID_PROD_LEN + 1];
  2772. unsigned char model_rev[ATA_ID_FW_REV_LEN + 1];
  2773. const struct ata_blacklist_entry *ad = ata_device_blacklist;
  2774. ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
  2775. ata_id_c_string(dev->id, model_rev, ATA_ID_FW_REV, sizeof(model_rev));
  2776. while (ad->model_num) {
  2777. if (!strcmp(ad->model_num, model_num)) {
  2778. if (ad->model_rev == NULL)
  2779. return ad->horkage;
  2780. if (!strcmp(ad->model_rev, model_rev))
  2781. return ad->horkage;
  2782. }
  2783. ad++;
  2784. }
  2785. return 0;
  2786. }
  2787. static int ata_dma_blacklisted(const struct ata_device *dev)
  2788. {
  2789. /* We don't support polling DMA.
  2790. * DMA blacklist those ATAPI devices with CDB-intr (and use PIO)
  2791. * if the LLDD handles only interrupts in the HSM_ST_LAST state.
  2792. */
  2793. if ((dev->ap->flags & ATA_FLAG_PIO_POLLING) &&
  2794. (dev->flags & ATA_DFLAG_CDB_INTR))
  2795. return 1;
  2796. return (ata_device_blacklisted(dev) & ATA_HORKAGE_NODMA) ? 1 : 0;
  2797. }
  2798. /**
  2799. * ata_dev_xfermask - Compute supported xfermask of the given device
  2800. * @dev: Device to compute xfermask for
  2801. *
  2802. * Compute supported xfermask of @dev and store it in
  2803. * dev->*_mask. This function is responsible for applying all
  2804. * known limits including host controller limits, device
  2805. * blacklist, etc...
  2806. *
  2807. * LOCKING:
  2808. * None.
  2809. */
  2810. static void ata_dev_xfermask(struct ata_device *dev)
  2811. {
  2812. struct ata_port *ap = dev->ap;
  2813. struct ata_host *host = ap->host;
  2814. unsigned long xfer_mask;
  2815. /* controller modes available */
  2816. xfer_mask = ata_pack_xfermask(ap->pio_mask,
  2817. ap->mwdma_mask, ap->udma_mask);
  2818. /* Apply cable rule here. Don't apply it early because when
  2819. * we handle hot plug the cable type can itself change.
  2820. */
  2821. if (ap->cbl == ATA_CBL_PATA40)
  2822. xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
  2823. /* Apply drive side cable rule. Unknown or 80 pin cables reported
  2824. * host side are checked drive side as well. Cases where we know a
  2825. * 40wire cable is used safely for 80 are not checked here.
  2826. */
  2827. if (ata_drive_40wire(dev->id) && (ap->cbl == ATA_CBL_PATA_UNK || ap->cbl == ATA_CBL_PATA80))
  2828. xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
  2829. xfer_mask &= ata_pack_xfermask(dev->pio_mask,
  2830. dev->mwdma_mask, dev->udma_mask);
  2831. xfer_mask &= ata_id_xfermask(dev->id);
  2832. /*
  2833. * CFA Advanced TrueIDE timings are not allowed on a shared
  2834. * cable
  2835. */
  2836. if (ata_dev_pair(dev)) {
  2837. /* No PIO5 or PIO6 */
  2838. xfer_mask &= ~(0x03 << (ATA_SHIFT_PIO + 5));
  2839. /* No MWDMA3 or MWDMA 4 */
  2840. xfer_mask &= ~(0x03 << (ATA_SHIFT_MWDMA + 3));
  2841. }
  2842. if (ata_dma_blacklisted(dev)) {
  2843. xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
  2844. ata_dev_printk(dev, KERN_WARNING,
  2845. "device is on DMA blacklist, disabling DMA\n");
  2846. }
  2847. if ((host->flags & ATA_HOST_SIMPLEX) && host->simplex_claimed) {
  2848. xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
  2849. ata_dev_printk(dev, KERN_WARNING, "simplex DMA is claimed by "
  2850. "other device, disabling DMA\n");
  2851. }
  2852. if (ap->ops->mode_filter)
  2853. xfer_mask = ap->ops->mode_filter(ap, dev, xfer_mask);
  2854. ata_unpack_xfermask(xfer_mask, &dev->pio_mask,
  2855. &dev->mwdma_mask, &dev->udma_mask);
  2856. }
  2857. /**
  2858. * ata_dev_set_xfermode - Issue SET FEATURES - XFER MODE command
  2859. * @dev: Device to which command will be sent
  2860. *
  2861. * Issue SET FEATURES - XFER MODE command to device @dev
  2862. * on port @ap.
  2863. *
  2864. * LOCKING:
  2865. * PCI/etc. bus probe sem.
  2866. *
  2867. * RETURNS:
  2868. * 0 on success, AC_ERR_* mask otherwise.
  2869. */
  2870. static unsigned int ata_dev_set_xfermode(struct ata_device *dev)
  2871. {
  2872. struct ata_taskfile tf;
  2873. unsigned int err_mask;
  2874. /* set up set-features taskfile */
  2875. DPRINTK("set features - xfer mode\n");
  2876. ata_tf_init(dev, &tf);
  2877. tf.command = ATA_CMD_SET_FEATURES;
  2878. tf.feature = SETFEATURES_XFER;
  2879. tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  2880. tf.protocol = ATA_PROT_NODATA;
  2881. tf.nsect = dev->xfer_mode;
  2882. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  2883. DPRINTK("EXIT, err_mask=%x\n", err_mask);
  2884. return err_mask;
  2885. }
  2886. /**
  2887. * ata_dev_init_params - Issue INIT DEV PARAMS command
  2888. * @dev: Device to which command will be sent
  2889. * @heads: Number of heads (taskfile parameter)
  2890. * @sectors: Number of sectors (taskfile parameter)
  2891. *
  2892. * LOCKING:
  2893. * Kernel thread context (may sleep)
  2894. *
  2895. * RETURNS:
  2896. * 0 on success, AC_ERR_* mask otherwise.
  2897. */
  2898. static unsigned int ata_dev_init_params(struct ata_device *dev,
  2899. u16 heads, u16 sectors)
  2900. {
  2901. struct ata_taskfile tf;
  2902. unsigned int err_mask;
  2903. /* Number of sectors per track 1-255. Number of heads 1-16 */
  2904. if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
  2905. return AC_ERR_INVALID;
  2906. /* set up init dev params taskfile */
  2907. DPRINTK("init dev params \n");
  2908. ata_tf_init(dev, &tf);
  2909. tf.command = ATA_CMD_INIT_DEV_PARAMS;
  2910. tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  2911. tf.protocol = ATA_PROT_NODATA;
  2912. tf.nsect = sectors;
  2913. tf.device |= (heads - 1) & 0x0f; /* max head = num. of heads - 1 */
  2914. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  2915. DPRINTK("EXIT, err_mask=%x\n", err_mask);
  2916. return err_mask;
  2917. }
  2918. /**
  2919. * ata_sg_clean - Unmap DMA memory associated with command
  2920. * @qc: Command containing DMA memory to be released
  2921. *
  2922. * Unmap all mapped DMA memory associated with this command.
  2923. *
  2924. * LOCKING:
  2925. * spin_lock_irqsave(host lock)
  2926. */
  2927. void ata_sg_clean(struct ata_queued_cmd *qc)
  2928. {
  2929. struct ata_port *ap = qc->ap;
  2930. struct scatterlist *sg = qc->__sg;
  2931. int dir = qc->dma_dir;
  2932. void *pad_buf = NULL;
  2933. WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
  2934. WARN_ON(sg == NULL);
  2935. if (qc->flags & ATA_QCFLAG_SINGLE)
  2936. WARN_ON(qc->n_elem > 1);
  2937. VPRINTK("unmapping %u sg elements\n", qc->n_elem);
  2938. /* if we padded the buffer out to 32-bit bound, and data
  2939. * xfer direction is from-device, we must copy from the
  2940. * pad buffer back into the supplied buffer
  2941. */
  2942. if (qc->pad_len && !(qc->tf.flags & ATA_TFLAG_WRITE))
  2943. pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
  2944. if (qc->flags & ATA_QCFLAG_SG) {
  2945. if (qc->n_elem)
  2946. dma_unmap_sg(ap->dev, sg, qc->n_elem, dir);
  2947. /* restore last sg */
  2948. sg[qc->orig_n_elem - 1].length += qc->pad_len;
  2949. if (pad_buf) {
  2950. struct scatterlist *psg = &qc->pad_sgent;
  2951. void *addr = kmap_atomic(psg->page, KM_IRQ0);
  2952. memcpy(addr + psg->offset, pad_buf, qc->pad_len);
  2953. kunmap_atomic(addr, KM_IRQ0);
  2954. }
  2955. } else {
  2956. if (qc->n_elem)
  2957. dma_unmap_single(ap->dev,
  2958. sg_dma_address(&sg[0]), sg_dma_len(&sg[0]),
  2959. dir);
  2960. /* restore sg */
  2961. sg->length += qc->pad_len;
  2962. if (pad_buf)
  2963. memcpy(qc->buf_virt + sg->length - qc->pad_len,
  2964. pad_buf, qc->pad_len);
  2965. }
  2966. qc->flags &= ~ATA_QCFLAG_DMAMAP;
  2967. qc->__sg = NULL;
  2968. }
  2969. /**
  2970. * ata_fill_sg - Fill PCI IDE PRD table
  2971. * @qc: Metadata associated with taskfile to be transferred
  2972. *
  2973. * Fill PCI IDE PRD (scatter-gather) table with segments
  2974. * associated with the current disk command.
  2975. *
  2976. * LOCKING:
  2977. * spin_lock_irqsave(host lock)
  2978. *
  2979. */
  2980. static void ata_fill_sg(struct ata_queued_cmd *qc)
  2981. {
  2982. struct ata_port *ap = qc->ap;
  2983. struct scatterlist *sg;
  2984. unsigned int idx;
  2985. WARN_ON(qc->__sg == NULL);
  2986. WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
  2987. idx = 0;
  2988. ata_for_each_sg(sg, qc) {
  2989. u32 addr, offset;
  2990. u32 sg_len, len;
  2991. /* determine if physical DMA addr spans 64K boundary.
  2992. * Note h/w doesn't support 64-bit, so we unconditionally
  2993. * truncate dma_addr_t to u32.
  2994. */
  2995. addr = (u32) sg_dma_address(sg);
  2996. sg_len = sg_dma_len(sg);
  2997. while (sg_len) {
  2998. offset = addr & 0xffff;
  2999. len = sg_len;
  3000. if ((offset + sg_len) > 0x10000)
  3001. len = 0x10000 - offset;
  3002. ap->prd[idx].addr = cpu_to_le32(addr);
  3003. ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
  3004. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
  3005. idx++;
  3006. sg_len -= len;
  3007. addr += len;
  3008. }
  3009. }
  3010. if (idx)
  3011. ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
  3012. }
  3013. /**
  3014. * ata_check_atapi_dma - Check whether ATAPI DMA can be supported
  3015. * @qc: Metadata associated with taskfile to check
  3016. *
  3017. * Allow low-level driver to filter ATA PACKET commands, returning
  3018. * a status indicating whether or not it is OK to use DMA for the
  3019. * supplied PACKET command.
  3020. *
  3021. * LOCKING:
  3022. * spin_lock_irqsave(host lock)
  3023. *
  3024. * RETURNS: 0 when ATAPI DMA can be used
  3025. * nonzero otherwise
  3026. */
  3027. int ata_check_atapi_dma(struct ata_queued_cmd *qc)
  3028. {
  3029. struct ata_port *ap = qc->ap;
  3030. int rc = 0; /* Assume ATAPI DMA is OK by default */
  3031. if (ap->ops->check_atapi_dma)
  3032. rc = ap->ops->check_atapi_dma(qc);
  3033. return rc;
  3034. }
  3035. /**
  3036. * ata_qc_prep - Prepare taskfile for submission
  3037. * @qc: Metadata associated with taskfile to be prepared
  3038. *
  3039. * Prepare ATA taskfile for submission.
  3040. *
  3041. * LOCKING:
  3042. * spin_lock_irqsave(host lock)
  3043. */
  3044. void ata_qc_prep(struct ata_queued_cmd *qc)
  3045. {
  3046. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  3047. return;
  3048. ata_fill_sg(qc);
  3049. }
  3050. void ata_noop_qc_prep(struct ata_queued_cmd *qc) { }
  3051. /**
  3052. * ata_sg_init_one - Associate command with memory buffer
  3053. * @qc: Command to be associated
  3054. * @buf: Memory buffer
  3055. * @buflen: Length of memory buffer, in bytes.
  3056. *
  3057. * Initialize the data-related elements of queued_cmd @qc
  3058. * to point to a single memory buffer, @buf of byte length @buflen.
  3059. *
  3060. * LOCKING:
  3061. * spin_lock_irqsave(host lock)
  3062. */
  3063. void ata_sg_init_one(struct ata_queued_cmd *qc, void *buf, unsigned int buflen)
  3064. {
  3065. qc->flags |= ATA_QCFLAG_SINGLE;
  3066. qc->__sg = &qc->sgent;
  3067. qc->n_elem = 1;
  3068. qc->orig_n_elem = 1;
  3069. qc->buf_virt = buf;
  3070. qc->nbytes = buflen;
  3071. sg_init_one(&qc->sgent, buf, buflen);
  3072. }
  3073. /**
  3074. * ata_sg_init - Associate command with scatter-gather table.
  3075. * @qc: Command to be associated
  3076. * @sg: Scatter-gather table.
  3077. * @n_elem: Number of elements in s/g table.
  3078. *
  3079. * Initialize the data-related elements of queued_cmd @qc
  3080. * to point to a scatter-gather table @sg, containing @n_elem
  3081. * elements.
  3082. *
  3083. * LOCKING:
  3084. * spin_lock_irqsave(host lock)
  3085. */
  3086. void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg,
  3087. unsigned int n_elem)
  3088. {
  3089. qc->flags |= ATA_QCFLAG_SG;
  3090. qc->__sg = sg;
  3091. qc->n_elem = n_elem;
  3092. qc->orig_n_elem = n_elem;
  3093. }
  3094. /**
  3095. * ata_sg_setup_one - DMA-map the memory buffer associated with a command.
  3096. * @qc: Command with memory buffer to be mapped.
  3097. *
  3098. * DMA-map the memory buffer associated with queued_cmd @qc.
  3099. *
  3100. * LOCKING:
  3101. * spin_lock_irqsave(host lock)
  3102. *
  3103. * RETURNS:
  3104. * Zero on success, negative on error.
  3105. */
  3106. static int ata_sg_setup_one(struct ata_queued_cmd *qc)
  3107. {
  3108. struct ata_port *ap = qc->ap;
  3109. int dir = qc->dma_dir;
  3110. struct scatterlist *sg = qc->__sg;
  3111. dma_addr_t dma_address;
  3112. int trim_sg = 0;
  3113. /* we must lengthen transfers to end on a 32-bit boundary */
  3114. qc->pad_len = sg->length & 3;
  3115. if (qc->pad_len) {
  3116. void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
  3117. struct scatterlist *psg = &qc->pad_sgent;
  3118. WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
  3119. memset(pad_buf, 0, ATA_DMA_PAD_SZ);
  3120. if (qc->tf.flags & ATA_TFLAG_WRITE)
  3121. memcpy(pad_buf, qc->buf_virt + sg->length - qc->pad_len,
  3122. qc->pad_len);
  3123. sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
  3124. sg_dma_len(psg) = ATA_DMA_PAD_SZ;
  3125. /* trim sg */
  3126. sg->length -= qc->pad_len;
  3127. if (sg->length == 0)
  3128. trim_sg = 1;
  3129. DPRINTK("padding done, sg->length=%u pad_len=%u\n",
  3130. sg->length, qc->pad_len);
  3131. }
  3132. if (trim_sg) {
  3133. qc->n_elem--;
  3134. goto skip_map;
  3135. }
  3136. dma_address = dma_map_single(ap->dev, qc->buf_virt,
  3137. sg->length, dir);
  3138. if (dma_mapping_error(dma_address)) {
  3139. /* restore sg */
  3140. sg->length += qc->pad_len;
  3141. return -1;
  3142. }
  3143. sg_dma_address(sg) = dma_address;
  3144. sg_dma_len(sg) = sg->length;
  3145. skip_map:
  3146. DPRINTK("mapped buffer of %d bytes for %s\n", sg_dma_len(sg),
  3147. qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  3148. return 0;
  3149. }
  3150. /**
  3151. * ata_sg_setup - DMA-map the scatter-gather table associated with a command.
  3152. * @qc: Command with scatter-gather table to be mapped.
  3153. *
  3154. * DMA-map the scatter-gather table associated with queued_cmd @qc.
  3155. *
  3156. * LOCKING:
  3157. * spin_lock_irqsave(host lock)
  3158. *
  3159. * RETURNS:
  3160. * Zero on success, negative on error.
  3161. *
  3162. */
  3163. static int ata_sg_setup(struct ata_queued_cmd *qc)
  3164. {
  3165. struct ata_port *ap = qc->ap;
  3166. struct scatterlist *sg = qc->__sg;
  3167. struct scatterlist *lsg = &sg[qc->n_elem - 1];
  3168. int n_elem, pre_n_elem, dir, trim_sg = 0;
  3169. VPRINTK("ENTER, ata%u\n", ap->id);
  3170. WARN_ON(!(qc->flags & ATA_QCFLAG_SG));
  3171. /* we must lengthen transfers to end on a 32-bit boundary */
  3172. qc->pad_len = lsg->length & 3;
  3173. if (qc->pad_len) {
  3174. void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
  3175. struct scatterlist *psg = &qc->pad_sgent;
  3176. unsigned int offset;
  3177. WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
  3178. memset(pad_buf, 0, ATA_DMA_PAD_SZ);
  3179. /*
  3180. * psg->page/offset are used to copy to-be-written
  3181. * data in this function or read data in ata_sg_clean.
  3182. */
  3183. offset = lsg->offset + lsg->length - qc->pad_len;
  3184. psg->page = nth_page(lsg->page, offset >> PAGE_SHIFT);
  3185. psg->offset = offset_in_page(offset);
  3186. if (qc->tf.flags & ATA_TFLAG_WRITE) {
  3187. void *addr = kmap_atomic(psg->page, KM_IRQ0);
  3188. memcpy(pad_buf, addr + psg->offset, qc->pad_len);
  3189. kunmap_atomic(addr, KM_IRQ0);
  3190. }
  3191. sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
  3192. sg_dma_len(psg) = ATA_DMA_PAD_SZ;
  3193. /* trim last sg */
  3194. lsg->length -= qc->pad_len;
  3195. if (lsg->length == 0)
  3196. trim_sg = 1;
  3197. DPRINTK("padding done, sg[%d].length=%u pad_len=%u\n",
  3198. qc->n_elem - 1, lsg->length, qc->pad_len);
  3199. }
  3200. pre_n_elem = qc->n_elem;
  3201. if (trim_sg && pre_n_elem)
  3202. pre_n_elem--;
  3203. if (!pre_n_elem) {
  3204. n_elem = 0;
  3205. goto skip_map;
  3206. }
  3207. dir = qc->dma_dir;
  3208. n_elem = dma_map_sg(ap->dev, sg, pre_n_elem, dir);
  3209. if (n_elem < 1) {
  3210. /* restore last sg */
  3211. lsg->length += qc->pad_len;
  3212. return -1;
  3213. }
  3214. DPRINTK("%d sg elements mapped\n", n_elem);
  3215. skip_map:
  3216. qc->n_elem = n_elem;
  3217. return 0;
  3218. }
  3219. /**
  3220. * swap_buf_le16 - swap halves of 16-bit words in place
  3221. * @buf: Buffer to swap
  3222. * @buf_words: Number of 16-bit words in buffer.
  3223. *
  3224. * Swap halves of 16-bit words if needed to convert from
  3225. * little-endian byte order to native cpu byte order, or
  3226. * vice-versa.
  3227. *
  3228. * LOCKING:
  3229. * Inherited from caller.
  3230. */
  3231. void swap_buf_le16(u16 *buf, unsigned int buf_words)
  3232. {
  3233. #ifdef __BIG_ENDIAN
  3234. unsigned int i;
  3235. for (i = 0; i < buf_words; i++)
  3236. buf[i] = le16_to_cpu(buf[i]);
  3237. #endif /* __BIG_ENDIAN */
  3238. }
  3239. /**
  3240. * ata_data_xfer - Transfer data by PIO
  3241. * @adev: device to target
  3242. * @buf: data buffer
  3243. * @buflen: buffer length
  3244. * @write_data: read/write
  3245. *
  3246. * Transfer data from/to the device data register by PIO.
  3247. *
  3248. * LOCKING:
  3249. * Inherited from caller.
  3250. */
  3251. void ata_data_xfer(struct ata_device *adev, unsigned char *buf,
  3252. unsigned int buflen, int write_data)
  3253. {
  3254. struct ata_port *ap = adev->ap;
  3255. unsigned int words = buflen >> 1;
  3256. /* Transfer multiple of 2 bytes */
  3257. if (write_data)
  3258. iowrite16_rep(ap->ioaddr.data_addr, buf, words);
  3259. else
  3260. ioread16_rep(ap->ioaddr.data_addr, buf, words);
  3261. /* Transfer trailing 1 byte, if any. */
  3262. if (unlikely(buflen & 0x01)) {
  3263. u16 align_buf[1] = { 0 };
  3264. unsigned char *trailing_buf = buf + buflen - 1;
  3265. if (write_data) {
  3266. memcpy(align_buf, trailing_buf, 1);
  3267. iowrite16(le16_to_cpu(align_buf[0]), ap->ioaddr.data_addr);
  3268. } else {
  3269. align_buf[0] = cpu_to_le16(ioread16(ap->ioaddr.data_addr));
  3270. memcpy(trailing_buf, align_buf, 1);
  3271. }
  3272. }
  3273. }
  3274. /**
  3275. * ata_data_xfer_noirq - Transfer data by PIO
  3276. * @adev: device to target
  3277. * @buf: data buffer
  3278. * @buflen: buffer length
  3279. * @write_data: read/write
  3280. *
  3281. * Transfer data from/to the device data register by PIO. Do the
  3282. * transfer with interrupts disabled.
  3283. *
  3284. * LOCKING:
  3285. * Inherited from caller.
  3286. */
  3287. void ata_data_xfer_noirq(struct ata_device *adev, unsigned char *buf,
  3288. unsigned int buflen, int write_data)
  3289. {
  3290. unsigned long flags;
  3291. local_irq_save(flags);
  3292. ata_data_xfer(adev, buf, buflen, write_data);
  3293. local_irq_restore(flags);
  3294. }
  3295. /**
  3296. * ata_pio_sector - Transfer ATA_SECT_SIZE (512 bytes) of data.
  3297. * @qc: Command on going
  3298. *
  3299. * Transfer ATA_SECT_SIZE of data from/to the ATA device.
  3300. *
  3301. * LOCKING:
  3302. * Inherited from caller.
  3303. */
  3304. static void ata_pio_sector(struct ata_queued_cmd *qc)
  3305. {
  3306. int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
  3307. struct scatterlist *sg = qc->__sg;
  3308. struct ata_port *ap = qc->ap;
  3309. struct page *page;
  3310. unsigned int offset;
  3311. unsigned char *buf;
  3312. if (qc->curbytes == qc->nbytes - ATA_SECT_SIZE)
  3313. ap->hsm_task_state = HSM_ST_LAST;
  3314. page = sg[qc->cursg].page;
  3315. offset = sg[qc->cursg].offset + qc->cursg_ofs;
  3316. /* get the current page and offset */
  3317. page = nth_page(page, (offset >> PAGE_SHIFT));
  3318. offset %= PAGE_SIZE;
  3319. DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  3320. if (PageHighMem(page)) {
  3321. unsigned long flags;
  3322. /* FIXME: use a bounce buffer */
  3323. local_irq_save(flags);
  3324. buf = kmap_atomic(page, KM_IRQ0);
  3325. /* do the actual data transfer */
  3326. ap->ops->data_xfer(qc->dev, buf + offset, ATA_SECT_SIZE, do_write);
  3327. kunmap_atomic(buf, KM_IRQ0);
  3328. local_irq_restore(flags);
  3329. } else {
  3330. buf = page_address(page);
  3331. ap->ops->data_xfer(qc->dev, buf + offset, ATA_SECT_SIZE, do_write);
  3332. }
  3333. qc->curbytes += ATA_SECT_SIZE;
  3334. qc->cursg_ofs += ATA_SECT_SIZE;
  3335. if (qc->cursg_ofs == (&sg[qc->cursg])->length) {
  3336. qc->cursg++;
  3337. qc->cursg_ofs = 0;
  3338. }
  3339. }
  3340. /**
  3341. * ata_pio_sectors - Transfer one or many 512-byte sectors.
  3342. * @qc: Command on going
  3343. *
  3344. * Transfer one or many ATA_SECT_SIZE of data from/to the
  3345. * ATA device for the DRQ request.
  3346. *
  3347. * LOCKING:
  3348. * Inherited from caller.
  3349. */
  3350. static void ata_pio_sectors(struct ata_queued_cmd *qc)
  3351. {
  3352. if (is_multi_taskfile(&qc->tf)) {
  3353. /* READ/WRITE MULTIPLE */
  3354. unsigned int nsect;
  3355. WARN_ON(qc->dev->multi_count == 0);
  3356. nsect = min((qc->nbytes - qc->curbytes) / ATA_SECT_SIZE,
  3357. qc->dev->multi_count);
  3358. while (nsect--)
  3359. ata_pio_sector(qc);
  3360. } else
  3361. ata_pio_sector(qc);
  3362. }
  3363. /**
  3364. * atapi_send_cdb - Write CDB bytes to hardware
  3365. * @ap: Port to which ATAPI device is attached.
  3366. * @qc: Taskfile currently active
  3367. *
  3368. * When device has indicated its readiness to accept
  3369. * a CDB, this function is called. Send the CDB.
  3370. *
  3371. * LOCKING:
  3372. * caller.
  3373. */
  3374. static void atapi_send_cdb(struct ata_port *ap, struct ata_queued_cmd *qc)
  3375. {
  3376. /* send SCSI cdb */
  3377. DPRINTK("send cdb\n");
  3378. WARN_ON(qc->dev->cdb_len < 12);
  3379. ap->ops->data_xfer(qc->dev, qc->cdb, qc->dev->cdb_len, 1);
  3380. ata_altstatus(ap); /* flush */
  3381. switch (qc->tf.protocol) {
  3382. case ATA_PROT_ATAPI:
  3383. ap->hsm_task_state = HSM_ST;
  3384. break;
  3385. case ATA_PROT_ATAPI_NODATA:
  3386. ap->hsm_task_state = HSM_ST_LAST;
  3387. break;
  3388. case ATA_PROT_ATAPI_DMA:
  3389. ap->hsm_task_state = HSM_ST_LAST;
  3390. /* initiate bmdma */
  3391. ap->ops->bmdma_start(qc);
  3392. break;
  3393. }
  3394. }
  3395. /**
  3396. * __atapi_pio_bytes - Transfer data from/to the ATAPI device.
  3397. * @qc: Command on going
  3398. * @bytes: number of bytes
  3399. *
  3400. * Transfer Transfer data from/to the ATAPI device.
  3401. *
  3402. * LOCKING:
  3403. * Inherited from caller.
  3404. *
  3405. */
  3406. static void __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
  3407. {
  3408. int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
  3409. struct scatterlist *sg = qc->__sg;
  3410. struct ata_port *ap = qc->ap;
  3411. struct page *page;
  3412. unsigned char *buf;
  3413. unsigned int offset, count;
  3414. if (qc->curbytes + bytes >= qc->nbytes)
  3415. ap->hsm_task_state = HSM_ST_LAST;
  3416. next_sg:
  3417. if (unlikely(qc->cursg >= qc->n_elem)) {
  3418. /*
  3419. * The end of qc->sg is reached and the device expects
  3420. * more data to transfer. In order not to overrun qc->sg
  3421. * and fulfill length specified in the byte count register,
  3422. * - for read case, discard trailing data from the device
  3423. * - for write case, padding zero data to the device
  3424. */
  3425. u16 pad_buf[1] = { 0 };
  3426. unsigned int words = bytes >> 1;
  3427. unsigned int i;
  3428. if (words) /* warning if bytes > 1 */
  3429. ata_dev_printk(qc->dev, KERN_WARNING,
  3430. "%u bytes trailing data\n", bytes);
  3431. for (i = 0; i < words; i++)
  3432. ap->ops->data_xfer(qc->dev, (unsigned char*)pad_buf, 2, do_write);
  3433. ap->hsm_task_state = HSM_ST_LAST;
  3434. return;
  3435. }
  3436. sg = &qc->__sg[qc->cursg];
  3437. page = sg->page;
  3438. offset = sg->offset + qc->cursg_ofs;
  3439. /* get the current page and offset */
  3440. page = nth_page(page, (offset >> PAGE_SHIFT));
  3441. offset %= PAGE_SIZE;
  3442. /* don't overrun current sg */
  3443. count = min(sg->length - qc->cursg_ofs, bytes);
  3444. /* don't cross page boundaries */
  3445. count = min(count, (unsigned int)PAGE_SIZE - offset);
  3446. DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  3447. if (PageHighMem(page)) {
  3448. unsigned long flags;
  3449. /* FIXME: use bounce buffer */
  3450. local_irq_save(flags);
  3451. buf = kmap_atomic(page, KM_IRQ0);
  3452. /* do the actual data transfer */
  3453. ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
  3454. kunmap_atomic(buf, KM_IRQ0);
  3455. local_irq_restore(flags);
  3456. } else {
  3457. buf = page_address(page);
  3458. ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
  3459. }
  3460. bytes -= count;
  3461. qc->curbytes += count;
  3462. qc->cursg_ofs += count;
  3463. if (qc->cursg_ofs == sg->length) {
  3464. qc->cursg++;
  3465. qc->cursg_ofs = 0;
  3466. }
  3467. if (bytes)
  3468. goto next_sg;
  3469. }
  3470. /**
  3471. * atapi_pio_bytes - Transfer data from/to the ATAPI device.
  3472. * @qc: Command on going
  3473. *
  3474. * Transfer Transfer data from/to the ATAPI device.
  3475. *
  3476. * LOCKING:
  3477. * Inherited from caller.
  3478. */
  3479. static void atapi_pio_bytes(struct ata_queued_cmd *qc)
  3480. {
  3481. struct ata_port *ap = qc->ap;
  3482. struct ata_device *dev = qc->dev;
  3483. unsigned int ireason, bc_lo, bc_hi, bytes;
  3484. int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;
  3485. /* Abuse qc->result_tf for temp storage of intermediate TF
  3486. * here to save some kernel stack usage.
  3487. * For normal completion, qc->result_tf is not relevant. For
  3488. * error, qc->result_tf is later overwritten by ata_qc_complete().
  3489. * So, the correctness of qc->result_tf is not affected.
  3490. */
  3491. ap->ops->tf_read(ap, &qc->result_tf);
  3492. ireason = qc->result_tf.nsect;
  3493. bc_lo = qc->result_tf.lbam;
  3494. bc_hi = qc->result_tf.lbah;
  3495. bytes = (bc_hi << 8) | bc_lo;
  3496. /* shall be cleared to zero, indicating xfer of data */
  3497. if (ireason & (1 << 0))
  3498. goto err_out;
  3499. /* make sure transfer direction matches expected */
  3500. i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
  3501. if (do_write != i_write)
  3502. goto err_out;
  3503. VPRINTK("ata%u: xfering %d bytes\n", ap->id, bytes);
  3504. __atapi_pio_bytes(qc, bytes);
  3505. return;
  3506. err_out:
  3507. ata_dev_printk(dev, KERN_INFO, "ATAPI check failed\n");
  3508. qc->err_mask |= AC_ERR_HSM;
  3509. ap->hsm_task_state = HSM_ST_ERR;
  3510. }
  3511. /**
  3512. * ata_hsm_ok_in_wq - Check if the qc can be handled in the workqueue.
  3513. * @ap: the target ata_port
  3514. * @qc: qc on going
  3515. *
  3516. * RETURNS:
  3517. * 1 if ok in workqueue, 0 otherwise.
  3518. */
  3519. static inline int ata_hsm_ok_in_wq(struct ata_port *ap, struct ata_queued_cmd *qc)
  3520. {
  3521. if (qc->tf.flags & ATA_TFLAG_POLLING)
  3522. return 1;
  3523. if (ap->hsm_task_state == HSM_ST_FIRST) {
  3524. if (qc->tf.protocol == ATA_PROT_PIO &&
  3525. (qc->tf.flags & ATA_TFLAG_WRITE))
  3526. return 1;
  3527. if (is_atapi_taskfile(&qc->tf) &&
  3528. !(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  3529. return 1;
  3530. }
  3531. return 0;
  3532. }
  3533. /**
  3534. * ata_hsm_qc_complete - finish a qc running on standard HSM
  3535. * @qc: Command to complete
  3536. * @in_wq: 1 if called from workqueue, 0 otherwise
  3537. *
  3538. * Finish @qc which is running on standard HSM.
  3539. *
  3540. * LOCKING:
  3541. * If @in_wq is zero, spin_lock_irqsave(host lock).
  3542. * Otherwise, none on entry and grabs host lock.
  3543. */
  3544. static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq)
  3545. {
  3546. struct ata_port *ap = qc->ap;
  3547. unsigned long flags;
  3548. if (ap->ops->error_handler) {
  3549. if (in_wq) {
  3550. spin_lock_irqsave(ap->lock, flags);
  3551. /* EH might have kicked in while host lock is
  3552. * released.
  3553. */
  3554. qc = ata_qc_from_tag(ap, qc->tag);
  3555. if (qc) {
  3556. if (likely(!(qc->err_mask & AC_ERR_HSM))) {
  3557. ap->ops->irq_on(ap);
  3558. ata_qc_complete(qc);
  3559. } else
  3560. ata_port_freeze(ap);
  3561. }
  3562. spin_unlock_irqrestore(ap->lock, flags);
  3563. } else {
  3564. if (likely(!(qc->err_mask & AC_ERR_HSM)))
  3565. ata_qc_complete(qc);
  3566. else
  3567. ata_port_freeze(ap);
  3568. }
  3569. } else {
  3570. if (in_wq) {
  3571. spin_lock_irqsave(ap->lock, flags);
  3572. ap->ops->irq_on(ap);
  3573. ata_qc_complete(qc);
  3574. spin_unlock_irqrestore(ap->lock, flags);
  3575. } else
  3576. ata_qc_complete(qc);
  3577. }
  3578. ata_altstatus(ap); /* flush */
  3579. }
  3580. /**
  3581. * ata_hsm_move - move the HSM to the next state.
  3582. * @ap: the target ata_port
  3583. * @qc: qc on going
  3584. * @status: current device status
  3585. * @in_wq: 1 if called from workqueue, 0 otherwise
  3586. *
  3587. * RETURNS:
  3588. * 1 when poll next status needed, 0 otherwise.
  3589. */
  3590. int ata_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
  3591. u8 status, int in_wq)
  3592. {
  3593. unsigned long flags = 0;
  3594. int poll_next;
  3595. WARN_ON((qc->flags & ATA_QCFLAG_ACTIVE) == 0);
  3596. /* Make sure ata_qc_issue_prot() does not throw things
  3597. * like DMA polling into the workqueue. Notice that
  3598. * in_wq is not equivalent to (qc->tf.flags & ATA_TFLAG_POLLING).
  3599. */
  3600. WARN_ON(in_wq != ata_hsm_ok_in_wq(ap, qc));
  3601. fsm_start:
  3602. DPRINTK("ata%u: protocol %d task_state %d (dev_stat 0x%X)\n",
  3603. ap->id, qc->tf.protocol, ap->hsm_task_state, status);
  3604. switch (ap->hsm_task_state) {
  3605. case HSM_ST_FIRST:
  3606. /* Send first data block or PACKET CDB */
  3607. /* If polling, we will stay in the work queue after
  3608. * sending the data. Otherwise, interrupt handler
  3609. * takes over after sending the data.
  3610. */
  3611. poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);
  3612. /* check device status */
  3613. if (unlikely((status & ATA_DRQ) == 0)) {
  3614. /* handle BSY=0, DRQ=0 as error */
  3615. if (likely(status & (ATA_ERR | ATA_DF)))
  3616. /* device stops HSM for abort/error */
  3617. qc->err_mask |= AC_ERR_DEV;
  3618. else
  3619. /* HSM violation. Let EH handle this */
  3620. qc->err_mask |= AC_ERR_HSM;
  3621. ap->hsm_task_state = HSM_ST_ERR;
  3622. goto fsm_start;
  3623. }
  3624. /* Device should not ask for data transfer (DRQ=1)
  3625. * when it finds something wrong.
  3626. * We ignore DRQ here and stop the HSM by
  3627. * changing hsm_task_state to HSM_ST_ERR and
  3628. * let the EH abort the command or reset the device.
  3629. */
  3630. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  3631. printk(KERN_WARNING "ata%d: DRQ=1 with device error, dev_stat 0x%X\n",
  3632. ap->id, status);
  3633. qc->err_mask |= AC_ERR_HSM;
  3634. ap->hsm_task_state = HSM_ST_ERR;
  3635. goto fsm_start;
  3636. }
  3637. /* Send the CDB (atapi) or the first data block (ata pio out).
  3638. * During the state transition, interrupt handler shouldn't
  3639. * be invoked before the data transfer is complete and
  3640. * hsm_task_state is changed. Hence, the following locking.
  3641. */
  3642. if (in_wq)
  3643. spin_lock_irqsave(ap->lock, flags);
  3644. if (qc->tf.protocol == ATA_PROT_PIO) {
  3645. /* PIO data out protocol.
  3646. * send first data block.
  3647. */
  3648. /* ata_pio_sectors() might change the state
  3649. * to HSM_ST_LAST. so, the state is changed here
  3650. * before ata_pio_sectors().
  3651. */
  3652. ap->hsm_task_state = HSM_ST;
  3653. ata_pio_sectors(qc);
  3654. ata_altstatus(ap); /* flush */
  3655. } else
  3656. /* send CDB */
  3657. atapi_send_cdb(ap, qc);
  3658. if (in_wq)
  3659. spin_unlock_irqrestore(ap->lock, flags);
  3660. /* if polling, ata_pio_task() handles the rest.
  3661. * otherwise, interrupt handler takes over from here.
  3662. */
  3663. break;
  3664. case HSM_ST:
  3665. /* complete command or read/write the data register */
  3666. if (qc->tf.protocol == ATA_PROT_ATAPI) {
  3667. /* ATAPI PIO protocol */
  3668. if ((status & ATA_DRQ) == 0) {
  3669. /* No more data to transfer or device error.
  3670. * Device error will be tagged in HSM_ST_LAST.
  3671. */
  3672. ap->hsm_task_state = HSM_ST_LAST;
  3673. goto fsm_start;
  3674. }
  3675. /* Device should not ask for data transfer (DRQ=1)
  3676. * when it finds something wrong.
  3677. * We ignore DRQ here and stop the HSM by
  3678. * changing hsm_task_state to HSM_ST_ERR and
  3679. * let the EH abort the command or reset the device.
  3680. */
  3681. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  3682. printk(KERN_WARNING "ata%d: DRQ=1 with device error, dev_stat 0x%X\n",
  3683. ap->id, status);
  3684. qc->err_mask |= AC_ERR_HSM;
  3685. ap->hsm_task_state = HSM_ST_ERR;
  3686. goto fsm_start;
  3687. }
  3688. atapi_pio_bytes(qc);
  3689. if (unlikely(ap->hsm_task_state == HSM_ST_ERR))
  3690. /* bad ireason reported by device */
  3691. goto fsm_start;
  3692. } else {
  3693. /* ATA PIO protocol */
  3694. if (unlikely((status & ATA_DRQ) == 0)) {
  3695. /* handle BSY=0, DRQ=0 as error */
  3696. if (likely(status & (ATA_ERR | ATA_DF)))
  3697. /* device stops HSM for abort/error */
  3698. qc->err_mask |= AC_ERR_DEV;
  3699. else
  3700. /* HSM violation. Let EH handle this.
  3701. * Phantom devices also trigger this
  3702. * condition. Mark hint.
  3703. */
  3704. qc->err_mask |= AC_ERR_HSM |
  3705. AC_ERR_NODEV_HINT;
  3706. ap->hsm_task_state = HSM_ST_ERR;
  3707. goto fsm_start;
  3708. }
  3709. /* For PIO reads, some devices may ask for
  3710. * data transfer (DRQ=1) alone with ERR=1.
  3711. * We respect DRQ here and transfer one
  3712. * block of junk data before changing the
  3713. * hsm_task_state to HSM_ST_ERR.
  3714. *
  3715. * For PIO writes, ERR=1 DRQ=1 doesn't make
  3716. * sense since the data block has been
  3717. * transferred to the device.
  3718. */
  3719. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  3720. /* data might be corrputed */
  3721. qc->err_mask |= AC_ERR_DEV;
  3722. if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
  3723. ata_pio_sectors(qc);
  3724. ata_altstatus(ap);
  3725. status = ata_wait_idle(ap);
  3726. }
  3727. if (status & (ATA_BUSY | ATA_DRQ))
  3728. qc->err_mask |= AC_ERR_HSM;
  3729. /* ata_pio_sectors() might change the
  3730. * state to HSM_ST_LAST. so, the state
  3731. * is changed after ata_pio_sectors().
  3732. */
  3733. ap->hsm_task_state = HSM_ST_ERR;
  3734. goto fsm_start;
  3735. }
  3736. ata_pio_sectors(qc);
  3737. if (ap->hsm_task_state == HSM_ST_LAST &&
  3738. (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
  3739. /* all data read */
  3740. ata_altstatus(ap);
  3741. status = ata_wait_idle(ap);
  3742. goto fsm_start;
  3743. }
  3744. }
  3745. ata_altstatus(ap); /* flush */
  3746. poll_next = 1;
  3747. break;
  3748. case HSM_ST_LAST:
  3749. if (unlikely(!ata_ok(status))) {
  3750. qc->err_mask |= __ac_err_mask(status);
  3751. ap->hsm_task_state = HSM_ST_ERR;
  3752. goto fsm_start;
  3753. }
  3754. /* no more data to transfer */
  3755. DPRINTK("ata%u: dev %u command complete, drv_stat 0x%x\n",
  3756. ap->id, qc->dev->devno, status);
  3757. WARN_ON(qc->err_mask);
  3758. ap->hsm_task_state = HSM_ST_IDLE;
  3759. /* complete taskfile transaction */
  3760. ata_hsm_qc_complete(qc, in_wq);
  3761. poll_next = 0;
  3762. break;
  3763. case HSM_ST_ERR:
  3764. /* make sure qc->err_mask is available to
  3765. * know what's wrong and recover
  3766. */
  3767. WARN_ON(qc->err_mask == 0);
  3768. ap->hsm_task_state = HSM_ST_IDLE;
  3769. /* complete taskfile transaction */
  3770. ata_hsm_qc_complete(qc, in_wq);
  3771. poll_next = 0;
  3772. break;
  3773. default:
  3774. poll_next = 0;
  3775. BUG();
  3776. }
  3777. return poll_next;
  3778. }
  3779. static void ata_pio_task(struct work_struct *work)
  3780. {
  3781. struct ata_port *ap =
  3782. container_of(work, struct ata_port, port_task.work);
  3783. struct ata_queued_cmd *qc = ap->port_task_data;
  3784. u8 status;
  3785. int poll_next;
  3786. fsm_start:
  3787. WARN_ON(ap->hsm_task_state == HSM_ST_IDLE);
  3788. /*
  3789. * This is purely heuristic. This is a fast path.
  3790. * Sometimes when we enter, BSY will be cleared in
  3791. * a chk-status or two. If not, the drive is probably seeking
  3792. * or something. Snooze for a couple msecs, then
  3793. * chk-status again. If still busy, queue delayed work.
  3794. */
  3795. status = ata_busy_wait(ap, ATA_BUSY, 5);
  3796. if (status & ATA_BUSY) {
  3797. msleep(2);
  3798. status = ata_busy_wait(ap, ATA_BUSY, 10);
  3799. if (status & ATA_BUSY) {
  3800. ata_port_queue_task(ap, ata_pio_task, qc, ATA_SHORT_PAUSE);
  3801. return;
  3802. }
  3803. }
  3804. /* move the HSM */
  3805. poll_next = ata_hsm_move(ap, qc, status, 1);
  3806. /* another command or interrupt handler
  3807. * may be running at this point.
  3808. */
  3809. if (poll_next)
  3810. goto fsm_start;
  3811. }
  3812. /**
  3813. * ata_qc_new - Request an available ATA command, for queueing
  3814. * @ap: Port associated with device @dev
  3815. * @dev: Device from whom we request an available command structure
  3816. *
  3817. * LOCKING:
  3818. * None.
  3819. */
  3820. static struct ata_queued_cmd *ata_qc_new(struct ata_port *ap)
  3821. {
  3822. struct ata_queued_cmd *qc = NULL;
  3823. unsigned int i;
  3824. /* no command while frozen */
  3825. if (unlikely(ap->pflags & ATA_PFLAG_FROZEN))
  3826. return NULL;
  3827. /* the last tag is reserved for internal command. */
  3828. for (i = 0; i < ATA_MAX_QUEUE - 1; i++)
  3829. if (!test_and_set_bit(i, &ap->qc_allocated)) {
  3830. qc = __ata_qc_from_tag(ap, i);
  3831. break;
  3832. }
  3833. if (qc)
  3834. qc->tag = i;
  3835. return qc;
  3836. }
  3837. /**
  3838. * ata_qc_new_init - Request an available ATA command, and initialize it
  3839. * @dev: Device from whom we request an available command structure
  3840. *
  3841. * LOCKING:
  3842. * None.
  3843. */
  3844. struct ata_queued_cmd *ata_qc_new_init(struct ata_device *dev)
  3845. {
  3846. struct ata_port *ap = dev->ap;
  3847. struct ata_queued_cmd *qc;
  3848. qc = ata_qc_new(ap);
  3849. if (qc) {
  3850. qc->scsicmd = NULL;
  3851. qc->ap = ap;
  3852. qc->dev = dev;
  3853. ata_qc_reinit(qc);
  3854. }
  3855. return qc;
  3856. }
  3857. /**
  3858. * ata_qc_free - free unused ata_queued_cmd
  3859. * @qc: Command to complete
  3860. *
  3861. * Designed to free unused ata_queued_cmd object
  3862. * in case something prevents using it.
  3863. *
  3864. * LOCKING:
  3865. * spin_lock_irqsave(host lock)
  3866. */
  3867. void ata_qc_free(struct ata_queued_cmd *qc)
  3868. {
  3869. struct ata_port *ap = qc->ap;
  3870. unsigned int tag;
  3871. WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
  3872. qc->flags = 0;
  3873. tag = qc->tag;
  3874. if (likely(ata_tag_valid(tag))) {
  3875. qc->tag = ATA_TAG_POISON;
  3876. clear_bit(tag, &ap->qc_allocated);
  3877. }
  3878. }
  3879. void __ata_qc_complete(struct ata_queued_cmd *qc)
  3880. {
  3881. struct ata_port *ap = qc->ap;
  3882. WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
  3883. WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
  3884. if (likely(qc->flags & ATA_QCFLAG_DMAMAP))
  3885. ata_sg_clean(qc);
  3886. /* command should be marked inactive atomically with qc completion */
  3887. if (qc->tf.protocol == ATA_PROT_NCQ)
  3888. ap->sactive &= ~(1 << qc->tag);
  3889. else
  3890. ap->active_tag = ATA_TAG_POISON;
  3891. /* atapi: mark qc as inactive to prevent the interrupt handler
  3892. * from completing the command twice later, before the error handler
  3893. * is called. (when rc != 0 and atapi request sense is needed)
  3894. */
  3895. qc->flags &= ~ATA_QCFLAG_ACTIVE;
  3896. ap->qc_active &= ~(1 << qc->tag);
  3897. /* call completion callback */
  3898. qc->complete_fn(qc);
  3899. }
  3900. static void fill_result_tf(struct ata_queued_cmd *qc)
  3901. {
  3902. struct ata_port *ap = qc->ap;
  3903. ap->ops->tf_read(ap, &qc->result_tf);
  3904. qc->result_tf.flags = qc->tf.flags;
  3905. }
  3906. /**
  3907. * ata_qc_complete - Complete an active ATA command
  3908. * @qc: Command to complete
  3909. * @err_mask: ATA Status register contents
  3910. *
  3911. * Indicate to the mid and upper layers that an ATA
  3912. * command has completed, with either an ok or not-ok status.
  3913. *
  3914. * LOCKING:
  3915. * spin_lock_irqsave(host lock)
  3916. */
  3917. void ata_qc_complete(struct ata_queued_cmd *qc)
  3918. {
  3919. struct ata_port *ap = qc->ap;
  3920. /* XXX: New EH and old EH use different mechanisms to
  3921. * synchronize EH with regular execution path.
  3922. *
  3923. * In new EH, a failed qc is marked with ATA_QCFLAG_FAILED.
  3924. * Normal execution path is responsible for not accessing a
  3925. * failed qc. libata core enforces the rule by returning NULL
  3926. * from ata_qc_from_tag() for failed qcs.
  3927. *
  3928. * Old EH depends on ata_qc_complete() nullifying completion
  3929. * requests if ATA_QCFLAG_EH_SCHEDULED is set. Old EH does
  3930. * not synchronize with interrupt handler. Only PIO task is
  3931. * taken care of.
  3932. */
  3933. if (ap->ops->error_handler) {
  3934. WARN_ON(ap->pflags & ATA_PFLAG_FROZEN);
  3935. if (unlikely(qc->err_mask))
  3936. qc->flags |= ATA_QCFLAG_FAILED;
  3937. if (unlikely(qc->flags & ATA_QCFLAG_FAILED)) {
  3938. if (!ata_tag_internal(qc->tag)) {
  3939. /* always fill result TF for failed qc */
  3940. fill_result_tf(qc);
  3941. ata_qc_schedule_eh(qc);
  3942. return;
  3943. }
  3944. }
  3945. /* read result TF if requested */
  3946. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  3947. fill_result_tf(qc);
  3948. __ata_qc_complete(qc);
  3949. } else {
  3950. if (qc->flags & ATA_QCFLAG_EH_SCHEDULED)
  3951. return;
  3952. /* read result TF if failed or requested */
  3953. if (qc->err_mask || qc->flags & ATA_QCFLAG_RESULT_TF)
  3954. fill_result_tf(qc);
  3955. __ata_qc_complete(qc);
  3956. }
  3957. }
  3958. /**
  3959. * ata_qc_complete_multiple - Complete multiple qcs successfully
  3960. * @ap: port in question
  3961. * @qc_active: new qc_active mask
  3962. * @finish_qc: LLDD callback invoked before completing a qc
  3963. *
  3964. * Complete in-flight commands. This functions is meant to be
  3965. * called from low-level driver's interrupt routine to complete
  3966. * requests normally. ap->qc_active and @qc_active is compared
  3967. * and commands are completed accordingly.
  3968. *
  3969. * LOCKING:
  3970. * spin_lock_irqsave(host lock)
  3971. *
  3972. * RETURNS:
  3973. * Number of completed commands on success, -errno otherwise.
  3974. */
  3975. int ata_qc_complete_multiple(struct ata_port *ap, u32 qc_active,
  3976. void (*finish_qc)(struct ata_queued_cmd *))
  3977. {
  3978. int nr_done = 0;
  3979. u32 done_mask;
  3980. int i;
  3981. done_mask = ap->qc_active ^ qc_active;
  3982. if (unlikely(done_mask & qc_active)) {
  3983. ata_port_printk(ap, KERN_ERR, "illegal qc_active transition "
  3984. "(%08x->%08x)\n", ap->qc_active, qc_active);
  3985. return -EINVAL;
  3986. }
  3987. for (i = 0; i < ATA_MAX_QUEUE; i++) {
  3988. struct ata_queued_cmd *qc;
  3989. if (!(done_mask & (1 << i)))
  3990. continue;
  3991. if ((qc = ata_qc_from_tag(ap, i))) {
  3992. if (finish_qc)
  3993. finish_qc(qc);
  3994. ata_qc_complete(qc);
  3995. nr_done++;
  3996. }
  3997. }
  3998. return nr_done;
  3999. }
  4000. static inline int ata_should_dma_map(struct ata_queued_cmd *qc)
  4001. {
  4002. struct ata_port *ap = qc->ap;
  4003. switch (qc->tf.protocol) {
  4004. case ATA_PROT_NCQ:
  4005. case ATA_PROT_DMA:
  4006. case ATA_PROT_ATAPI_DMA:
  4007. return 1;
  4008. case ATA_PROT_ATAPI:
  4009. case ATA_PROT_PIO:
  4010. if (ap->flags & ATA_FLAG_PIO_DMA)
  4011. return 1;
  4012. /* fall through */
  4013. default:
  4014. return 0;
  4015. }
  4016. /* never reached */
  4017. }
  4018. /**
  4019. * ata_qc_issue - issue taskfile to device
  4020. * @qc: command to issue to device
  4021. *
  4022. * Prepare an ATA command to submission to device.
  4023. * This includes mapping the data into a DMA-able
  4024. * area, filling in the S/G table, and finally
  4025. * writing the taskfile to hardware, starting the command.
  4026. *
  4027. * LOCKING:
  4028. * spin_lock_irqsave(host lock)
  4029. */
  4030. void ata_qc_issue(struct ata_queued_cmd *qc)
  4031. {
  4032. struct ata_port *ap = qc->ap;
  4033. /* Make sure only one non-NCQ command is outstanding. The
  4034. * check is skipped for old EH because it reuses active qc to
  4035. * request ATAPI sense.
  4036. */
  4037. WARN_ON(ap->ops->error_handler && ata_tag_valid(ap->active_tag));
  4038. if (qc->tf.protocol == ATA_PROT_NCQ) {
  4039. WARN_ON(ap->sactive & (1 << qc->tag));
  4040. ap->sactive |= 1 << qc->tag;
  4041. } else {
  4042. WARN_ON(ap->sactive);
  4043. ap->active_tag = qc->tag;
  4044. }
  4045. qc->flags |= ATA_QCFLAG_ACTIVE;
  4046. ap->qc_active |= 1 << qc->tag;
  4047. if (ata_should_dma_map(qc)) {
  4048. if (qc->flags & ATA_QCFLAG_SG) {
  4049. if (ata_sg_setup(qc))
  4050. goto sg_err;
  4051. } else if (qc->flags & ATA_QCFLAG_SINGLE) {
  4052. if (ata_sg_setup_one(qc))
  4053. goto sg_err;
  4054. }
  4055. } else {
  4056. qc->flags &= ~ATA_QCFLAG_DMAMAP;
  4057. }
  4058. ap->ops->qc_prep(qc);
  4059. qc->err_mask |= ap->ops->qc_issue(qc);
  4060. if (unlikely(qc->err_mask))
  4061. goto err;
  4062. return;
  4063. sg_err:
  4064. qc->flags &= ~ATA_QCFLAG_DMAMAP;
  4065. qc->err_mask |= AC_ERR_SYSTEM;
  4066. err:
  4067. ata_qc_complete(qc);
  4068. }
  4069. /**
  4070. * ata_qc_issue_prot - issue taskfile to device in proto-dependent manner
  4071. * @qc: command to issue to device
  4072. *
  4073. * Using various libata functions and hooks, this function
  4074. * starts an ATA command. ATA commands are grouped into
  4075. * classes called "protocols", and issuing each type of protocol
  4076. * is slightly different.
  4077. *
  4078. * May be used as the qc_issue() entry in ata_port_operations.
  4079. *
  4080. * LOCKING:
  4081. * spin_lock_irqsave(host lock)
  4082. *
  4083. * RETURNS:
  4084. * Zero on success, AC_ERR_* mask on failure
  4085. */
  4086. unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc)
  4087. {
  4088. struct ata_port *ap = qc->ap;
  4089. /* Use polling pio if the LLD doesn't handle
  4090. * interrupt driven pio and atapi CDB interrupt.
  4091. */
  4092. if (ap->flags & ATA_FLAG_PIO_POLLING) {
  4093. switch (qc->tf.protocol) {
  4094. case ATA_PROT_PIO:
  4095. case ATA_PROT_NODATA:
  4096. case ATA_PROT_ATAPI:
  4097. case ATA_PROT_ATAPI_NODATA:
  4098. qc->tf.flags |= ATA_TFLAG_POLLING;
  4099. break;
  4100. case ATA_PROT_ATAPI_DMA:
  4101. if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
  4102. /* see ata_dma_blacklisted() */
  4103. BUG();
  4104. break;
  4105. default:
  4106. break;
  4107. }
  4108. }
  4109. /* Some controllers show flaky interrupt behavior after
  4110. * setting xfer mode. Use polling instead.
  4111. */
  4112. if (unlikely(qc->tf.command == ATA_CMD_SET_FEATURES &&
  4113. qc->tf.feature == SETFEATURES_XFER) &&
  4114. (ap->flags & ATA_FLAG_SETXFER_POLLING))
  4115. qc->tf.flags |= ATA_TFLAG_POLLING;
  4116. /* select the device */
  4117. ata_dev_select(ap, qc->dev->devno, 1, 0);
  4118. /* start the command */
  4119. switch (qc->tf.protocol) {
  4120. case ATA_PROT_NODATA:
  4121. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4122. ata_qc_set_polling(qc);
  4123. ata_tf_to_host(ap, &qc->tf);
  4124. ap->hsm_task_state = HSM_ST_LAST;
  4125. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4126. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4127. break;
  4128. case ATA_PROT_DMA:
  4129. WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
  4130. ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
  4131. ap->ops->bmdma_setup(qc); /* set up bmdma */
  4132. ap->ops->bmdma_start(qc); /* initiate bmdma */
  4133. ap->hsm_task_state = HSM_ST_LAST;
  4134. break;
  4135. case ATA_PROT_PIO:
  4136. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4137. ata_qc_set_polling(qc);
  4138. ata_tf_to_host(ap, &qc->tf);
  4139. if (qc->tf.flags & ATA_TFLAG_WRITE) {
  4140. /* PIO data out protocol */
  4141. ap->hsm_task_state = HSM_ST_FIRST;
  4142. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4143. /* always send first data block using
  4144. * the ata_pio_task() codepath.
  4145. */
  4146. } else {
  4147. /* PIO data in protocol */
  4148. ap->hsm_task_state = HSM_ST;
  4149. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4150. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4151. /* if polling, ata_pio_task() handles the rest.
  4152. * otherwise, interrupt handler takes over from here.
  4153. */
  4154. }
  4155. break;
  4156. case ATA_PROT_ATAPI:
  4157. case ATA_PROT_ATAPI_NODATA:
  4158. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4159. ata_qc_set_polling(qc);
  4160. ata_tf_to_host(ap, &qc->tf);
  4161. ap->hsm_task_state = HSM_ST_FIRST;
  4162. /* send cdb by polling if no cdb interrupt */
  4163. if ((!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) ||
  4164. (qc->tf.flags & ATA_TFLAG_POLLING))
  4165. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4166. break;
  4167. case ATA_PROT_ATAPI_DMA:
  4168. WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
  4169. ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
  4170. ap->ops->bmdma_setup(qc); /* set up bmdma */
  4171. ap->hsm_task_state = HSM_ST_FIRST;
  4172. /* send cdb by polling if no cdb interrupt */
  4173. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  4174. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4175. break;
  4176. default:
  4177. WARN_ON(1);
  4178. return AC_ERR_SYSTEM;
  4179. }
  4180. return 0;
  4181. }
  4182. /**
  4183. * ata_host_intr - Handle host interrupt for given (port, task)
  4184. * @ap: Port on which interrupt arrived (possibly...)
  4185. * @qc: Taskfile currently active in engine
  4186. *
  4187. * Handle host interrupt for given queued command. Currently,
  4188. * only DMA interrupts are handled. All other commands are
  4189. * handled via polling with interrupts disabled (nIEN bit).
  4190. *
  4191. * LOCKING:
  4192. * spin_lock_irqsave(host lock)
  4193. *
  4194. * RETURNS:
  4195. * One if interrupt was handled, zero if not (shared irq).
  4196. */
  4197. inline unsigned int ata_host_intr (struct ata_port *ap,
  4198. struct ata_queued_cmd *qc)
  4199. {
  4200. struct ata_eh_info *ehi = &ap->eh_info;
  4201. u8 status, host_stat = 0;
  4202. VPRINTK("ata%u: protocol %d task_state %d\n",
  4203. ap->id, qc->tf.protocol, ap->hsm_task_state);
  4204. /* Check whether we are expecting interrupt in this state */
  4205. switch (ap->hsm_task_state) {
  4206. case HSM_ST_FIRST:
  4207. /* Some pre-ATAPI-4 devices assert INTRQ
  4208. * at this state when ready to receive CDB.
  4209. */
  4210. /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
  4211. * The flag was turned on only for atapi devices.
  4212. * No need to check is_atapi_taskfile(&qc->tf) again.
  4213. */
  4214. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  4215. goto idle_irq;
  4216. break;
  4217. case HSM_ST_LAST:
  4218. if (qc->tf.protocol == ATA_PROT_DMA ||
  4219. qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
  4220. /* check status of DMA engine */
  4221. host_stat = ap->ops->bmdma_status(ap);
  4222. VPRINTK("ata%u: host_stat 0x%X\n", ap->id, host_stat);
  4223. /* if it's not our irq... */
  4224. if (!(host_stat & ATA_DMA_INTR))
  4225. goto idle_irq;
  4226. /* before we do anything else, clear DMA-Start bit */
  4227. ap->ops->bmdma_stop(qc);
  4228. if (unlikely(host_stat & ATA_DMA_ERR)) {
  4229. /* error when transfering data to/from memory */
  4230. qc->err_mask |= AC_ERR_HOST_BUS;
  4231. ap->hsm_task_state = HSM_ST_ERR;
  4232. }
  4233. }
  4234. break;
  4235. case HSM_ST:
  4236. break;
  4237. default:
  4238. goto idle_irq;
  4239. }
  4240. /* check altstatus */
  4241. status = ata_altstatus(ap);
  4242. if (status & ATA_BUSY)
  4243. goto idle_irq;
  4244. /* check main status, clearing INTRQ */
  4245. status = ata_chk_status(ap);
  4246. if (unlikely(status & ATA_BUSY))
  4247. goto idle_irq;
  4248. /* ack bmdma irq events */
  4249. ap->ops->irq_clear(ap);
  4250. ata_hsm_move(ap, qc, status, 0);
  4251. if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
  4252. qc->tf.protocol == ATA_PROT_ATAPI_DMA))
  4253. ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
  4254. return 1; /* irq handled */
  4255. idle_irq:
  4256. ap->stats.idle_irq++;
  4257. #ifdef ATA_IRQ_TRAP
  4258. if ((ap->stats.idle_irq % 1000) == 0) {
  4259. ap->ops->irq_ack(ap, 0); /* debug trap */
  4260. ata_port_printk(ap, KERN_WARNING, "irq trap\n");
  4261. return 1;
  4262. }
  4263. #endif
  4264. return 0; /* irq not handled */
  4265. }
  4266. /**
  4267. * ata_interrupt - Default ATA host interrupt handler
  4268. * @irq: irq line (unused)
  4269. * @dev_instance: pointer to our ata_host information structure
  4270. *
  4271. * Default interrupt handler for PCI IDE devices. Calls
  4272. * ata_host_intr() for each port that is not disabled.
  4273. *
  4274. * LOCKING:
  4275. * Obtains host lock during operation.
  4276. *
  4277. * RETURNS:
  4278. * IRQ_NONE or IRQ_HANDLED.
  4279. */
  4280. irqreturn_t ata_interrupt (int irq, void *dev_instance)
  4281. {
  4282. struct ata_host *host = dev_instance;
  4283. unsigned int i;
  4284. unsigned int handled = 0;
  4285. unsigned long flags;
  4286. /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
  4287. spin_lock_irqsave(&host->lock, flags);
  4288. for (i = 0; i < host->n_ports; i++) {
  4289. struct ata_port *ap;
  4290. ap = host->ports[i];
  4291. if (ap &&
  4292. !(ap->flags & ATA_FLAG_DISABLED)) {
  4293. struct ata_queued_cmd *qc;
  4294. qc = ata_qc_from_tag(ap, ap->active_tag);
  4295. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)) &&
  4296. (qc->flags & ATA_QCFLAG_ACTIVE))
  4297. handled |= ata_host_intr(ap, qc);
  4298. }
  4299. }
  4300. spin_unlock_irqrestore(&host->lock, flags);
  4301. return IRQ_RETVAL(handled);
  4302. }
  4303. /**
  4304. * sata_scr_valid - test whether SCRs are accessible
  4305. * @ap: ATA port to test SCR accessibility for
  4306. *
  4307. * Test whether SCRs are accessible for @ap.
  4308. *
  4309. * LOCKING:
  4310. * None.
  4311. *
  4312. * RETURNS:
  4313. * 1 if SCRs are accessible, 0 otherwise.
  4314. */
  4315. int sata_scr_valid(struct ata_port *ap)
  4316. {
  4317. return ap->cbl == ATA_CBL_SATA && ap->ops->scr_read;
  4318. }
  4319. /**
  4320. * sata_scr_read - read SCR register of the specified port
  4321. * @ap: ATA port to read SCR for
  4322. * @reg: SCR to read
  4323. * @val: Place to store read value
  4324. *
  4325. * Read SCR register @reg of @ap into *@val. This function is
  4326. * guaranteed to succeed if the cable type of the port is SATA
  4327. * and the port implements ->scr_read.
  4328. *
  4329. * LOCKING:
  4330. * None.
  4331. *
  4332. * RETURNS:
  4333. * 0 on success, negative errno on failure.
  4334. */
  4335. int sata_scr_read(struct ata_port *ap, int reg, u32 *val)
  4336. {
  4337. if (sata_scr_valid(ap)) {
  4338. *val = ap->ops->scr_read(ap, reg);
  4339. return 0;
  4340. }
  4341. return -EOPNOTSUPP;
  4342. }
  4343. /**
  4344. * sata_scr_write - write SCR register of the specified port
  4345. * @ap: ATA port to write SCR for
  4346. * @reg: SCR to write
  4347. * @val: value to write
  4348. *
  4349. * Write @val to SCR register @reg of @ap. This function is
  4350. * guaranteed to succeed if the cable type of the port is SATA
  4351. * and the port implements ->scr_read.
  4352. *
  4353. * LOCKING:
  4354. * None.
  4355. *
  4356. * RETURNS:
  4357. * 0 on success, negative errno on failure.
  4358. */
  4359. int sata_scr_write(struct ata_port *ap, int reg, u32 val)
  4360. {
  4361. if (sata_scr_valid(ap)) {
  4362. ap->ops->scr_write(ap, reg, val);
  4363. return 0;
  4364. }
  4365. return -EOPNOTSUPP;
  4366. }
  4367. /**
  4368. * sata_scr_write_flush - write SCR register of the specified port and flush
  4369. * @ap: ATA port to write SCR for
  4370. * @reg: SCR to write
  4371. * @val: value to write
  4372. *
  4373. * This function is identical to sata_scr_write() except that this
  4374. * function performs flush after writing to the register.
  4375. *
  4376. * LOCKING:
  4377. * None.
  4378. *
  4379. * RETURNS:
  4380. * 0 on success, negative errno on failure.
  4381. */
  4382. int sata_scr_write_flush(struct ata_port *ap, int reg, u32 val)
  4383. {
  4384. if (sata_scr_valid(ap)) {
  4385. ap->ops->scr_write(ap, reg, val);
  4386. ap->ops->scr_read(ap, reg);
  4387. return 0;
  4388. }
  4389. return -EOPNOTSUPP;
  4390. }
  4391. /**
  4392. * ata_port_online - test whether the given port is online
  4393. * @ap: ATA port to test
  4394. *
  4395. * Test whether @ap is online. Note that this function returns 0
  4396. * if online status of @ap cannot be obtained, so
  4397. * ata_port_online(ap) != !ata_port_offline(ap).
  4398. *
  4399. * LOCKING:
  4400. * None.
  4401. *
  4402. * RETURNS:
  4403. * 1 if the port online status is available and online.
  4404. */
  4405. int ata_port_online(struct ata_port *ap)
  4406. {
  4407. u32 sstatus;
  4408. if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) == 0x3)
  4409. return 1;
  4410. return 0;
  4411. }
  4412. /**
  4413. * ata_port_offline - test whether the given port is offline
  4414. * @ap: ATA port to test
  4415. *
  4416. * Test whether @ap is offline. Note that this function returns
  4417. * 0 if offline status of @ap cannot be obtained, so
  4418. * ata_port_online(ap) != !ata_port_offline(ap).
  4419. *
  4420. * LOCKING:
  4421. * None.
  4422. *
  4423. * RETURNS:
  4424. * 1 if the port offline status is available and offline.
  4425. */
  4426. int ata_port_offline(struct ata_port *ap)
  4427. {
  4428. u32 sstatus;
  4429. if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) != 0x3)
  4430. return 1;
  4431. return 0;
  4432. }
  4433. int ata_flush_cache(struct ata_device *dev)
  4434. {
  4435. unsigned int err_mask;
  4436. u8 cmd;
  4437. if (!ata_try_flush_cache(dev))
  4438. return 0;
  4439. if (dev->flags & ATA_DFLAG_FLUSH_EXT)
  4440. cmd = ATA_CMD_FLUSH_EXT;
  4441. else
  4442. cmd = ATA_CMD_FLUSH;
  4443. err_mask = ata_do_simple_cmd(dev, cmd);
  4444. if (err_mask) {
  4445. ata_dev_printk(dev, KERN_ERR, "failed to flush cache\n");
  4446. return -EIO;
  4447. }
  4448. return 0;
  4449. }
  4450. static int ata_host_request_pm(struct ata_host *host, pm_message_t mesg,
  4451. unsigned int action, unsigned int ehi_flags,
  4452. int wait)
  4453. {
  4454. unsigned long flags;
  4455. int i, rc;
  4456. for (i = 0; i < host->n_ports; i++) {
  4457. struct ata_port *ap = host->ports[i];
  4458. /* Previous resume operation might still be in
  4459. * progress. Wait for PM_PENDING to clear.
  4460. */
  4461. if (ap->pflags & ATA_PFLAG_PM_PENDING) {
  4462. ata_port_wait_eh(ap);
  4463. WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
  4464. }
  4465. /* request PM ops to EH */
  4466. spin_lock_irqsave(ap->lock, flags);
  4467. ap->pm_mesg = mesg;
  4468. if (wait) {
  4469. rc = 0;
  4470. ap->pm_result = &rc;
  4471. }
  4472. ap->pflags |= ATA_PFLAG_PM_PENDING;
  4473. ap->eh_info.action |= action;
  4474. ap->eh_info.flags |= ehi_flags;
  4475. ata_port_schedule_eh(ap);
  4476. spin_unlock_irqrestore(ap->lock, flags);
  4477. /* wait and check result */
  4478. if (wait) {
  4479. ata_port_wait_eh(ap);
  4480. WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
  4481. if (rc)
  4482. return rc;
  4483. }
  4484. }
  4485. return 0;
  4486. }
  4487. /**
  4488. * ata_host_suspend - suspend host
  4489. * @host: host to suspend
  4490. * @mesg: PM message
  4491. *
  4492. * Suspend @host. Actual operation is performed by EH. This
  4493. * function requests EH to perform PM operations and waits for EH
  4494. * to finish.
  4495. *
  4496. * LOCKING:
  4497. * Kernel thread context (may sleep).
  4498. *
  4499. * RETURNS:
  4500. * 0 on success, -errno on failure.
  4501. */
  4502. int ata_host_suspend(struct ata_host *host, pm_message_t mesg)
  4503. {
  4504. int i, j, rc;
  4505. rc = ata_host_request_pm(host, mesg, 0, ATA_EHI_QUIET, 1);
  4506. if (rc)
  4507. goto fail;
  4508. /* EH is quiescent now. Fail if we have any ready device.
  4509. * This happens if hotplug occurs between completion of device
  4510. * suspension and here.
  4511. */
  4512. for (i = 0; i < host->n_ports; i++) {
  4513. struct ata_port *ap = host->ports[i];
  4514. for (j = 0; j < ATA_MAX_DEVICES; j++) {
  4515. struct ata_device *dev = &ap->device[j];
  4516. if (ata_dev_ready(dev)) {
  4517. ata_port_printk(ap, KERN_WARNING,
  4518. "suspend failed, device %d "
  4519. "still active\n", dev->devno);
  4520. rc = -EBUSY;
  4521. goto fail;
  4522. }
  4523. }
  4524. }
  4525. host->dev->power.power_state = mesg;
  4526. return 0;
  4527. fail:
  4528. ata_host_resume(host);
  4529. return rc;
  4530. }
  4531. /**
  4532. * ata_host_resume - resume host
  4533. * @host: host to resume
  4534. *
  4535. * Resume @host. Actual operation is performed by EH. This
  4536. * function requests EH to perform PM operations and returns.
  4537. * Note that all resume operations are performed parallely.
  4538. *
  4539. * LOCKING:
  4540. * Kernel thread context (may sleep).
  4541. */
  4542. void ata_host_resume(struct ata_host *host)
  4543. {
  4544. ata_host_request_pm(host, PMSG_ON, ATA_EH_SOFTRESET,
  4545. ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET, 0);
  4546. host->dev->power.power_state = PMSG_ON;
  4547. }
  4548. /**
  4549. * ata_port_start - Set port up for dma.
  4550. * @ap: Port to initialize
  4551. *
  4552. * Called just after data structures for each port are
  4553. * initialized. Allocates space for PRD table.
  4554. *
  4555. * May be used as the port_start() entry in ata_port_operations.
  4556. *
  4557. * LOCKING:
  4558. * Inherited from caller.
  4559. */
  4560. int ata_port_start(struct ata_port *ap)
  4561. {
  4562. struct device *dev = ap->dev;
  4563. int rc;
  4564. ap->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ, &ap->prd_dma,
  4565. GFP_KERNEL);
  4566. if (!ap->prd)
  4567. return -ENOMEM;
  4568. rc = ata_pad_alloc(ap, dev);
  4569. if (rc)
  4570. return rc;
  4571. DPRINTK("prd alloc, virt %p, dma %llx\n", ap->prd,
  4572. (unsigned long long)ap->prd_dma);
  4573. return 0;
  4574. }
  4575. /**
  4576. * ata_dev_init - Initialize an ata_device structure
  4577. * @dev: Device structure to initialize
  4578. *
  4579. * Initialize @dev in preparation for probing.
  4580. *
  4581. * LOCKING:
  4582. * Inherited from caller.
  4583. */
  4584. void ata_dev_init(struct ata_device *dev)
  4585. {
  4586. struct ata_port *ap = dev->ap;
  4587. unsigned long flags;
  4588. /* SATA spd limit is bound to the first device */
  4589. ap->sata_spd_limit = ap->hw_sata_spd_limit;
  4590. /* High bits of dev->flags are used to record warm plug
  4591. * requests which occur asynchronously. Synchronize using
  4592. * host lock.
  4593. */
  4594. spin_lock_irqsave(ap->lock, flags);
  4595. dev->flags &= ~ATA_DFLAG_INIT_MASK;
  4596. spin_unlock_irqrestore(ap->lock, flags);
  4597. memset((void *)dev + ATA_DEVICE_CLEAR_OFFSET, 0,
  4598. sizeof(*dev) - ATA_DEVICE_CLEAR_OFFSET);
  4599. dev->pio_mask = UINT_MAX;
  4600. dev->mwdma_mask = UINT_MAX;
  4601. dev->udma_mask = UINT_MAX;
  4602. }
  4603. /**
  4604. * ata_port_init - Initialize an ata_port structure
  4605. * @ap: Structure to initialize
  4606. * @host: Collection of hosts to which @ap belongs
  4607. * @ent: Probe information provided by low-level driver
  4608. * @port_no: Port number associated with this ata_port
  4609. *
  4610. * Initialize a new ata_port structure.
  4611. *
  4612. * LOCKING:
  4613. * Inherited from caller.
  4614. */
  4615. void ata_port_init(struct ata_port *ap, struct ata_host *host,
  4616. const struct ata_probe_ent *ent, unsigned int port_no)
  4617. {
  4618. unsigned int i;
  4619. ap->lock = &host->lock;
  4620. ap->flags = ATA_FLAG_DISABLED;
  4621. ap->id = ata_unique_id++;
  4622. ap->ctl = ATA_DEVCTL_OBS;
  4623. ap->host = host;
  4624. ap->dev = ent->dev;
  4625. ap->port_no = port_no;
  4626. if (port_no == 1 && ent->pinfo2) {
  4627. ap->pio_mask = ent->pinfo2->pio_mask;
  4628. ap->mwdma_mask = ent->pinfo2->mwdma_mask;
  4629. ap->udma_mask = ent->pinfo2->udma_mask;
  4630. ap->flags |= ent->pinfo2->flags;
  4631. ap->ops = ent->pinfo2->port_ops;
  4632. } else {
  4633. ap->pio_mask = ent->pio_mask;
  4634. ap->mwdma_mask = ent->mwdma_mask;
  4635. ap->udma_mask = ent->udma_mask;
  4636. ap->flags |= ent->port_flags;
  4637. ap->ops = ent->port_ops;
  4638. }
  4639. ap->hw_sata_spd_limit = UINT_MAX;
  4640. ap->active_tag = ATA_TAG_POISON;
  4641. ap->last_ctl = 0xFF;
  4642. #if defined(ATA_VERBOSE_DEBUG)
  4643. /* turn on all debugging levels */
  4644. ap->msg_enable = 0x00FF;
  4645. #elif defined(ATA_DEBUG)
  4646. ap->msg_enable = ATA_MSG_DRV | ATA_MSG_INFO | ATA_MSG_CTL | ATA_MSG_WARN | ATA_MSG_ERR;
  4647. #else
  4648. ap->msg_enable = ATA_MSG_DRV | ATA_MSG_ERR | ATA_MSG_WARN;
  4649. #endif
  4650. INIT_DELAYED_WORK(&ap->port_task, NULL);
  4651. INIT_DELAYED_WORK(&ap->hotplug_task, ata_scsi_hotplug);
  4652. INIT_WORK(&ap->scsi_rescan_task, ata_scsi_dev_rescan);
  4653. INIT_LIST_HEAD(&ap->eh_done_q);
  4654. init_waitqueue_head(&ap->eh_wait_q);
  4655. /* set cable type */
  4656. ap->cbl = ATA_CBL_NONE;
  4657. if (ap->flags & ATA_FLAG_SATA)
  4658. ap->cbl = ATA_CBL_SATA;
  4659. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  4660. struct ata_device *dev = &ap->device[i];
  4661. dev->ap = ap;
  4662. dev->devno = i;
  4663. ata_dev_init(dev);
  4664. }
  4665. #ifdef ATA_IRQ_TRAP
  4666. ap->stats.unhandled_irq = 1;
  4667. ap->stats.idle_irq = 1;
  4668. #endif
  4669. memcpy(&ap->ioaddr, &ent->port[port_no], sizeof(struct ata_ioports));
  4670. }
  4671. /**
  4672. * ata_port_init_shost - Initialize SCSI host associated with ATA port
  4673. * @ap: ATA port to initialize SCSI host for
  4674. * @shost: SCSI host associated with @ap
  4675. *
  4676. * Initialize SCSI host @shost associated with ATA port @ap.
  4677. *
  4678. * LOCKING:
  4679. * Inherited from caller.
  4680. */
  4681. static void ata_port_init_shost(struct ata_port *ap, struct Scsi_Host *shost)
  4682. {
  4683. ap->scsi_host = shost;
  4684. shost->unique_id = ap->id;
  4685. shost->max_id = 16;
  4686. shost->max_lun = 1;
  4687. shost->max_channel = 1;
  4688. shost->max_cmd_len = 12;
  4689. }
  4690. /**
  4691. * ata_port_add - Attach low-level ATA driver to system
  4692. * @ent: Information provided by low-level driver
  4693. * @host: Collections of ports to which we add
  4694. * @port_no: Port number associated with this host
  4695. *
  4696. * Attach low-level ATA driver to system.
  4697. *
  4698. * LOCKING:
  4699. * PCI/etc. bus probe sem.
  4700. *
  4701. * RETURNS:
  4702. * New ata_port on success, for NULL on error.
  4703. */
  4704. static struct ata_port * ata_port_add(const struct ata_probe_ent *ent,
  4705. struct ata_host *host,
  4706. unsigned int port_no)
  4707. {
  4708. struct Scsi_Host *shost;
  4709. struct ata_port *ap;
  4710. DPRINTK("ENTER\n");
  4711. if (!ent->port_ops->error_handler &&
  4712. !(ent->port_flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST))) {
  4713. printk(KERN_ERR "ata%u: no reset mechanism available\n",
  4714. port_no);
  4715. return NULL;
  4716. }
  4717. shost = scsi_host_alloc(ent->sht, sizeof(struct ata_port));
  4718. if (!shost)
  4719. return NULL;
  4720. shost->transportt = &ata_scsi_transport_template;
  4721. ap = ata_shost_to_port(shost);
  4722. ata_port_init(ap, host, ent, port_no);
  4723. ata_port_init_shost(ap, shost);
  4724. return ap;
  4725. }
  4726. static void ata_host_release(struct device *gendev, void *res)
  4727. {
  4728. struct ata_host *host = dev_get_drvdata(gendev);
  4729. int i;
  4730. for (i = 0; i < host->n_ports; i++) {
  4731. struct ata_port *ap = host->ports[i];
  4732. if (!ap)
  4733. continue;
  4734. if (ap->ops->port_stop)
  4735. ap->ops->port_stop(ap);
  4736. scsi_host_put(ap->scsi_host);
  4737. }
  4738. if (host->ops->host_stop)
  4739. host->ops->host_stop(host);
  4740. }
  4741. /**
  4742. * ata_sas_host_init - Initialize a host struct
  4743. * @host: host to initialize
  4744. * @dev: device host is attached to
  4745. * @flags: host flags
  4746. * @ops: port_ops
  4747. *
  4748. * LOCKING:
  4749. * PCI/etc. bus probe sem.
  4750. *
  4751. */
  4752. void ata_host_init(struct ata_host *host, struct device *dev,
  4753. unsigned long flags, const struct ata_port_operations *ops)
  4754. {
  4755. spin_lock_init(&host->lock);
  4756. host->dev = dev;
  4757. host->flags = flags;
  4758. host->ops = ops;
  4759. }
  4760. /**
  4761. * ata_device_add - Register hardware device with ATA and SCSI layers
  4762. * @ent: Probe information describing hardware device to be registered
  4763. *
  4764. * This function processes the information provided in the probe
  4765. * information struct @ent, allocates the necessary ATA and SCSI
  4766. * host information structures, initializes them, and registers
  4767. * everything with requisite kernel subsystems.
  4768. *
  4769. * This function requests irqs, probes the ATA bus, and probes
  4770. * the SCSI bus.
  4771. *
  4772. * LOCKING:
  4773. * PCI/etc. bus probe sem.
  4774. *
  4775. * RETURNS:
  4776. * Number of ports registered. Zero on error (no ports registered).
  4777. */
  4778. int ata_device_add(const struct ata_probe_ent *ent)
  4779. {
  4780. unsigned int i;
  4781. struct device *dev = ent->dev;
  4782. struct ata_host *host;
  4783. int rc;
  4784. DPRINTK("ENTER\n");
  4785. if (ent->irq == 0) {
  4786. dev_printk(KERN_ERR, dev, "is not available: No interrupt assigned.\n");
  4787. return 0;
  4788. }
  4789. if (!devres_open_group(dev, ata_device_add, GFP_KERNEL))
  4790. return 0;
  4791. /* alloc a container for our list of ATA ports (buses) */
  4792. host = devres_alloc(ata_host_release, sizeof(struct ata_host) +
  4793. (ent->n_ports * sizeof(void *)), GFP_KERNEL);
  4794. if (!host)
  4795. goto err_out;
  4796. devres_add(dev, host);
  4797. dev_set_drvdata(dev, host);
  4798. ata_host_init(host, dev, ent->_host_flags, ent->port_ops);
  4799. host->n_ports = ent->n_ports;
  4800. host->irq = ent->irq;
  4801. host->irq2 = ent->irq2;
  4802. host->iomap = ent->iomap;
  4803. host->private_data = ent->private_data;
  4804. /* register each port bound to this device */
  4805. for (i = 0; i < host->n_ports; i++) {
  4806. struct ata_port *ap;
  4807. unsigned long xfer_mode_mask;
  4808. int irq_line = ent->irq;
  4809. ap = ata_port_add(ent, host, i);
  4810. host->ports[i] = ap;
  4811. if (!ap)
  4812. goto err_out;
  4813. /* dummy? */
  4814. if (ent->dummy_port_mask & (1 << i)) {
  4815. ata_port_printk(ap, KERN_INFO, "DUMMY\n");
  4816. ap->ops = &ata_dummy_port_ops;
  4817. continue;
  4818. }
  4819. /* start port */
  4820. rc = ap->ops->port_start(ap);
  4821. if (rc) {
  4822. host->ports[i] = NULL;
  4823. scsi_host_put(ap->scsi_host);
  4824. goto err_out;
  4825. }
  4826. /* Report the secondary IRQ for second channel legacy */
  4827. if (i == 1 && ent->irq2)
  4828. irq_line = ent->irq2;
  4829. xfer_mode_mask =(ap->udma_mask << ATA_SHIFT_UDMA) |
  4830. (ap->mwdma_mask << ATA_SHIFT_MWDMA) |
  4831. (ap->pio_mask << ATA_SHIFT_PIO);
  4832. /* print per-port info to dmesg */
  4833. ata_port_printk(ap, KERN_INFO, "%cATA max %s cmd 0x%p "
  4834. "ctl 0x%p bmdma 0x%p irq %d\n",
  4835. ap->flags & ATA_FLAG_SATA ? 'S' : 'P',
  4836. ata_mode_string(xfer_mode_mask),
  4837. ap->ioaddr.cmd_addr,
  4838. ap->ioaddr.ctl_addr,
  4839. ap->ioaddr.bmdma_addr,
  4840. irq_line);
  4841. /* freeze port before requesting IRQ */
  4842. ata_eh_freeze_port(ap);
  4843. }
  4844. /* obtain irq, that may be shared between channels */
  4845. rc = devm_request_irq(dev, ent->irq, ent->port_ops->irq_handler,
  4846. ent->irq_flags, DRV_NAME, host);
  4847. if (rc) {
  4848. dev_printk(KERN_ERR, dev, "irq %lu request failed: %d\n",
  4849. ent->irq, rc);
  4850. goto err_out;
  4851. }
  4852. /* do we have a second IRQ for the other channel, eg legacy mode */
  4853. if (ent->irq2) {
  4854. /* We will get weird core code crashes later if this is true
  4855. so trap it now */
  4856. BUG_ON(ent->irq == ent->irq2);
  4857. rc = devm_request_irq(dev, ent->irq2,
  4858. ent->port_ops->irq_handler, ent->irq_flags,
  4859. DRV_NAME, host);
  4860. if (rc) {
  4861. dev_printk(KERN_ERR, dev, "irq %lu request failed: %d\n",
  4862. ent->irq2, rc);
  4863. goto err_out;
  4864. }
  4865. }
  4866. /* resource acquisition complete */
  4867. devres_remove_group(dev, ata_device_add);
  4868. /* perform each probe synchronously */
  4869. DPRINTK("probe begin\n");
  4870. for (i = 0; i < host->n_ports; i++) {
  4871. struct ata_port *ap = host->ports[i];
  4872. u32 scontrol;
  4873. int rc;
  4874. /* init sata_spd_limit to the current value */
  4875. if (sata_scr_read(ap, SCR_CONTROL, &scontrol) == 0) {
  4876. int spd = (scontrol >> 4) & 0xf;
  4877. ap->hw_sata_spd_limit &= (1 << spd) - 1;
  4878. }
  4879. ap->sata_spd_limit = ap->hw_sata_spd_limit;
  4880. rc = scsi_add_host(ap->scsi_host, dev);
  4881. if (rc) {
  4882. ata_port_printk(ap, KERN_ERR, "scsi_add_host failed\n");
  4883. /* FIXME: do something useful here */
  4884. /* FIXME: handle unconditional calls to
  4885. * scsi_scan_host and ata_host_remove, below,
  4886. * at the very least
  4887. */
  4888. }
  4889. if (ap->ops->error_handler) {
  4890. struct ata_eh_info *ehi = &ap->eh_info;
  4891. unsigned long flags;
  4892. ata_port_probe(ap);
  4893. /* kick EH for boot probing */
  4894. spin_lock_irqsave(ap->lock, flags);
  4895. ehi->probe_mask = (1 << ATA_MAX_DEVICES) - 1;
  4896. ehi->action |= ATA_EH_SOFTRESET;
  4897. ehi->flags |= ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET;
  4898. ap->pflags |= ATA_PFLAG_LOADING;
  4899. ata_port_schedule_eh(ap);
  4900. spin_unlock_irqrestore(ap->lock, flags);
  4901. /* wait for EH to finish */
  4902. ata_port_wait_eh(ap);
  4903. } else {
  4904. DPRINTK("ata%u: bus probe begin\n", ap->id);
  4905. rc = ata_bus_probe(ap);
  4906. DPRINTK("ata%u: bus probe end\n", ap->id);
  4907. if (rc) {
  4908. /* FIXME: do something useful here?
  4909. * Current libata behavior will
  4910. * tear down everything when
  4911. * the module is removed
  4912. * or the h/w is unplugged.
  4913. */
  4914. }
  4915. }
  4916. }
  4917. /* probes are done, now scan each port's disk(s) */
  4918. DPRINTK("host probe begin\n");
  4919. for (i = 0; i < host->n_ports; i++) {
  4920. struct ata_port *ap = host->ports[i];
  4921. ata_scsi_scan_host(ap);
  4922. }
  4923. VPRINTK("EXIT, returning %u\n", ent->n_ports);
  4924. return ent->n_ports; /* success */
  4925. err_out:
  4926. devres_release_group(dev, ata_device_add);
  4927. dev_set_drvdata(dev, NULL);
  4928. VPRINTK("EXIT, returning %d\n", rc);
  4929. return 0;
  4930. }
  4931. /**
  4932. * ata_port_detach - Detach ATA port in prepration of device removal
  4933. * @ap: ATA port to be detached
  4934. *
  4935. * Detach all ATA devices and the associated SCSI devices of @ap;
  4936. * then, remove the associated SCSI host. @ap is guaranteed to
  4937. * be quiescent on return from this function.
  4938. *
  4939. * LOCKING:
  4940. * Kernel thread context (may sleep).
  4941. */
  4942. void ata_port_detach(struct ata_port *ap)
  4943. {
  4944. unsigned long flags;
  4945. int i;
  4946. if (!ap->ops->error_handler)
  4947. goto skip_eh;
  4948. /* tell EH we're leaving & flush EH */
  4949. spin_lock_irqsave(ap->lock, flags);
  4950. ap->pflags |= ATA_PFLAG_UNLOADING;
  4951. spin_unlock_irqrestore(ap->lock, flags);
  4952. ata_port_wait_eh(ap);
  4953. /* EH is now guaranteed to see UNLOADING, so no new device
  4954. * will be attached. Disable all existing devices.
  4955. */
  4956. spin_lock_irqsave(ap->lock, flags);
  4957. for (i = 0; i < ATA_MAX_DEVICES; i++)
  4958. ata_dev_disable(&ap->device[i]);
  4959. spin_unlock_irqrestore(ap->lock, flags);
  4960. /* Final freeze & EH. All in-flight commands are aborted. EH
  4961. * will be skipped and retrials will be terminated with bad
  4962. * target.
  4963. */
  4964. spin_lock_irqsave(ap->lock, flags);
  4965. ata_port_freeze(ap); /* won't be thawed */
  4966. spin_unlock_irqrestore(ap->lock, flags);
  4967. ata_port_wait_eh(ap);
  4968. /* Flush hotplug task. The sequence is similar to
  4969. * ata_port_flush_task().
  4970. */
  4971. flush_workqueue(ata_aux_wq);
  4972. cancel_delayed_work(&ap->hotplug_task);
  4973. flush_workqueue(ata_aux_wq);
  4974. skip_eh:
  4975. /* remove the associated SCSI host */
  4976. scsi_remove_host(ap->scsi_host);
  4977. }
  4978. /**
  4979. * ata_host_detach - Detach all ports of an ATA host
  4980. * @host: Host to detach
  4981. *
  4982. * Detach all ports of @host.
  4983. *
  4984. * LOCKING:
  4985. * Kernel thread context (may sleep).
  4986. */
  4987. void ata_host_detach(struct ata_host *host)
  4988. {
  4989. int i;
  4990. for (i = 0; i < host->n_ports; i++)
  4991. ata_port_detach(host->ports[i]);
  4992. }
  4993. struct ata_probe_ent *
  4994. ata_probe_ent_alloc(struct device *dev, const struct ata_port_info *port)
  4995. {
  4996. struct ata_probe_ent *probe_ent;
  4997. /* XXX - the following if can go away once all LLDs are managed */
  4998. if (!list_empty(&dev->devres_head))
  4999. probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
  5000. else
  5001. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  5002. if (!probe_ent) {
  5003. printk(KERN_ERR DRV_NAME "(%s): out of memory\n",
  5004. kobject_name(&(dev->kobj)));
  5005. return NULL;
  5006. }
  5007. INIT_LIST_HEAD(&probe_ent->node);
  5008. probe_ent->dev = dev;
  5009. probe_ent->sht = port->sht;
  5010. probe_ent->port_flags = port->flags;
  5011. probe_ent->pio_mask = port->pio_mask;
  5012. probe_ent->mwdma_mask = port->mwdma_mask;
  5013. probe_ent->udma_mask = port->udma_mask;
  5014. probe_ent->port_ops = port->port_ops;
  5015. probe_ent->private_data = port->private_data;
  5016. return probe_ent;
  5017. }
  5018. /**
  5019. * ata_std_ports - initialize ioaddr with standard port offsets.
  5020. * @ioaddr: IO address structure to be initialized
  5021. *
  5022. * Utility function which initializes data_addr, error_addr,
  5023. * feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
  5024. * device_addr, status_addr, and command_addr to standard offsets
  5025. * relative to cmd_addr.
  5026. *
  5027. * Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
  5028. */
  5029. void ata_std_ports(struct ata_ioports *ioaddr)
  5030. {
  5031. ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
  5032. ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
  5033. ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
  5034. ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
  5035. ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
  5036. ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
  5037. ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
  5038. ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
  5039. ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
  5040. ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
  5041. }
  5042. #ifdef CONFIG_PCI
  5043. /**
  5044. * ata_pci_remove_one - PCI layer callback for device removal
  5045. * @pdev: PCI device that was removed
  5046. *
  5047. * PCI layer indicates to libata via this hook that hot-unplug or
  5048. * module unload event has occurred. Detach all ports. Resource
  5049. * release is handled via devres.
  5050. *
  5051. * LOCKING:
  5052. * Inherited from PCI layer (may sleep).
  5053. */
  5054. void ata_pci_remove_one(struct pci_dev *pdev)
  5055. {
  5056. struct device *dev = pci_dev_to_dev(pdev);
  5057. struct ata_host *host = dev_get_drvdata(dev);
  5058. ata_host_detach(host);
  5059. }
  5060. /* move to PCI subsystem */
  5061. int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits)
  5062. {
  5063. unsigned long tmp = 0;
  5064. switch (bits->width) {
  5065. case 1: {
  5066. u8 tmp8 = 0;
  5067. pci_read_config_byte(pdev, bits->reg, &tmp8);
  5068. tmp = tmp8;
  5069. break;
  5070. }
  5071. case 2: {
  5072. u16 tmp16 = 0;
  5073. pci_read_config_word(pdev, bits->reg, &tmp16);
  5074. tmp = tmp16;
  5075. break;
  5076. }
  5077. case 4: {
  5078. u32 tmp32 = 0;
  5079. pci_read_config_dword(pdev, bits->reg, &tmp32);
  5080. tmp = tmp32;
  5081. break;
  5082. }
  5083. default:
  5084. return -EINVAL;
  5085. }
  5086. tmp &= bits->mask;
  5087. return (tmp == bits->val) ? 1 : 0;
  5088. }
  5089. void ata_pci_device_do_suspend(struct pci_dev *pdev, pm_message_t mesg)
  5090. {
  5091. pci_save_state(pdev);
  5092. if (mesg.event == PM_EVENT_SUSPEND) {
  5093. pci_disable_device(pdev);
  5094. pci_set_power_state(pdev, PCI_D3hot);
  5095. }
  5096. }
  5097. int ata_pci_device_do_resume(struct pci_dev *pdev)
  5098. {
  5099. int rc;
  5100. pci_set_power_state(pdev, PCI_D0);
  5101. pci_restore_state(pdev);
  5102. rc = pcim_enable_device(pdev);
  5103. if (rc) {
  5104. dev_printk(KERN_ERR, &pdev->dev,
  5105. "failed to enable device after resume (%d)\n", rc);
  5106. return rc;
  5107. }
  5108. pci_set_master(pdev);
  5109. return 0;
  5110. }
  5111. int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  5112. {
  5113. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  5114. int rc = 0;
  5115. rc = ata_host_suspend(host, mesg);
  5116. if (rc)
  5117. return rc;
  5118. ata_pci_device_do_suspend(pdev, mesg);
  5119. return 0;
  5120. }
  5121. int ata_pci_device_resume(struct pci_dev *pdev)
  5122. {
  5123. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  5124. int rc;
  5125. rc = ata_pci_device_do_resume(pdev);
  5126. if (rc == 0)
  5127. ata_host_resume(host);
  5128. return rc;
  5129. }
  5130. #endif /* CONFIG_PCI */
  5131. static int __init ata_init(void)
  5132. {
  5133. ata_probe_timeout *= HZ;
  5134. ata_wq = create_workqueue("ata");
  5135. if (!ata_wq)
  5136. return -ENOMEM;
  5137. ata_aux_wq = create_singlethread_workqueue("ata_aux");
  5138. if (!ata_aux_wq) {
  5139. destroy_workqueue(ata_wq);
  5140. return -ENOMEM;
  5141. }
  5142. printk(KERN_DEBUG "libata version " DRV_VERSION " loaded.\n");
  5143. return 0;
  5144. }
  5145. static void __exit ata_exit(void)
  5146. {
  5147. destroy_workqueue(ata_wq);
  5148. destroy_workqueue(ata_aux_wq);
  5149. }
  5150. subsys_initcall(ata_init);
  5151. module_exit(ata_exit);
  5152. static unsigned long ratelimit_time;
  5153. static DEFINE_SPINLOCK(ata_ratelimit_lock);
  5154. int ata_ratelimit(void)
  5155. {
  5156. int rc;
  5157. unsigned long flags;
  5158. spin_lock_irqsave(&ata_ratelimit_lock, flags);
  5159. if (time_after(jiffies, ratelimit_time)) {
  5160. rc = 1;
  5161. ratelimit_time = jiffies + (HZ/5);
  5162. } else
  5163. rc = 0;
  5164. spin_unlock_irqrestore(&ata_ratelimit_lock, flags);
  5165. return rc;
  5166. }
  5167. /**
  5168. * ata_wait_register - wait until register value changes
  5169. * @reg: IO-mapped register
  5170. * @mask: Mask to apply to read register value
  5171. * @val: Wait condition
  5172. * @interval_msec: polling interval in milliseconds
  5173. * @timeout_msec: timeout in milliseconds
  5174. *
  5175. * Waiting for some bits of register to change is a common
  5176. * operation for ATA controllers. This function reads 32bit LE
  5177. * IO-mapped register @reg and tests for the following condition.
  5178. *
  5179. * (*@reg & mask) != val
  5180. *
  5181. * If the condition is met, it returns; otherwise, the process is
  5182. * repeated after @interval_msec until timeout.
  5183. *
  5184. * LOCKING:
  5185. * Kernel thread context (may sleep)
  5186. *
  5187. * RETURNS:
  5188. * The final register value.
  5189. */
  5190. u32 ata_wait_register(void __iomem *reg, u32 mask, u32 val,
  5191. unsigned long interval_msec,
  5192. unsigned long timeout_msec)
  5193. {
  5194. unsigned long timeout;
  5195. u32 tmp;
  5196. tmp = ioread32(reg);
  5197. /* Calculate timeout _after_ the first read to make sure
  5198. * preceding writes reach the controller before starting to
  5199. * eat away the timeout.
  5200. */
  5201. timeout = jiffies + (timeout_msec * HZ) / 1000;
  5202. while ((tmp & mask) == val && time_before(jiffies, timeout)) {
  5203. msleep(interval_msec);
  5204. tmp = ioread32(reg);
  5205. }
  5206. return tmp;
  5207. }
  5208. /*
  5209. * Dummy port_ops
  5210. */
  5211. static void ata_dummy_noret(struct ata_port *ap) { }
  5212. static int ata_dummy_ret0(struct ata_port *ap) { return 0; }
  5213. static void ata_dummy_qc_noret(struct ata_queued_cmd *qc) { }
  5214. static u8 ata_dummy_check_status(struct ata_port *ap)
  5215. {
  5216. return ATA_DRDY;
  5217. }
  5218. static unsigned int ata_dummy_qc_issue(struct ata_queued_cmd *qc)
  5219. {
  5220. return AC_ERR_SYSTEM;
  5221. }
  5222. const struct ata_port_operations ata_dummy_port_ops = {
  5223. .port_disable = ata_port_disable,
  5224. .check_status = ata_dummy_check_status,
  5225. .check_altstatus = ata_dummy_check_status,
  5226. .dev_select = ata_noop_dev_select,
  5227. .qc_prep = ata_noop_qc_prep,
  5228. .qc_issue = ata_dummy_qc_issue,
  5229. .freeze = ata_dummy_noret,
  5230. .thaw = ata_dummy_noret,
  5231. .error_handler = ata_dummy_noret,
  5232. .post_internal_cmd = ata_dummy_qc_noret,
  5233. .irq_clear = ata_dummy_noret,
  5234. .port_start = ata_dummy_ret0,
  5235. .port_stop = ata_dummy_noret,
  5236. };
  5237. /*
  5238. * libata is essentially a library of internal helper functions for
  5239. * low-level ATA host controller drivers. As such, the API/ABI is
  5240. * likely to change as new drivers are added and updated.
  5241. * Do not depend on ABI/API stability.
  5242. */
  5243. EXPORT_SYMBOL_GPL(sata_deb_timing_normal);
  5244. EXPORT_SYMBOL_GPL(sata_deb_timing_hotplug);
  5245. EXPORT_SYMBOL_GPL(sata_deb_timing_long);
  5246. EXPORT_SYMBOL_GPL(ata_dummy_port_ops);
  5247. EXPORT_SYMBOL_GPL(ata_std_bios_param);
  5248. EXPORT_SYMBOL_GPL(ata_std_ports);
  5249. EXPORT_SYMBOL_GPL(ata_host_init);
  5250. EXPORT_SYMBOL_GPL(ata_device_add);
  5251. EXPORT_SYMBOL_GPL(ata_host_detach);
  5252. EXPORT_SYMBOL_GPL(ata_sg_init);
  5253. EXPORT_SYMBOL_GPL(ata_sg_init_one);
  5254. EXPORT_SYMBOL_GPL(ata_hsm_move);
  5255. EXPORT_SYMBOL_GPL(ata_qc_complete);
  5256. EXPORT_SYMBOL_GPL(ata_qc_complete_multiple);
  5257. EXPORT_SYMBOL_GPL(ata_qc_issue_prot);
  5258. EXPORT_SYMBOL_GPL(ata_tf_load);
  5259. EXPORT_SYMBOL_GPL(ata_tf_read);
  5260. EXPORT_SYMBOL_GPL(ata_noop_dev_select);
  5261. EXPORT_SYMBOL_GPL(ata_std_dev_select);
  5262. EXPORT_SYMBOL_GPL(ata_tf_to_fis);
  5263. EXPORT_SYMBOL_GPL(ata_tf_from_fis);
  5264. EXPORT_SYMBOL_GPL(ata_check_status);
  5265. EXPORT_SYMBOL_GPL(ata_altstatus);
  5266. EXPORT_SYMBOL_GPL(ata_exec_command);
  5267. EXPORT_SYMBOL_GPL(ata_port_start);
  5268. EXPORT_SYMBOL_GPL(ata_interrupt);
  5269. EXPORT_SYMBOL_GPL(ata_data_xfer);
  5270. EXPORT_SYMBOL_GPL(ata_data_xfer_noirq);
  5271. EXPORT_SYMBOL_GPL(ata_qc_prep);
  5272. EXPORT_SYMBOL_GPL(ata_noop_qc_prep);
  5273. EXPORT_SYMBOL_GPL(ata_bmdma_setup);
  5274. EXPORT_SYMBOL_GPL(ata_bmdma_start);
  5275. EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);
  5276. EXPORT_SYMBOL_GPL(ata_bmdma_status);
  5277. EXPORT_SYMBOL_GPL(ata_bmdma_stop);
  5278. EXPORT_SYMBOL_GPL(ata_bmdma_freeze);
  5279. EXPORT_SYMBOL_GPL(ata_bmdma_thaw);
  5280. EXPORT_SYMBOL_GPL(ata_bmdma_drive_eh);
  5281. EXPORT_SYMBOL_GPL(ata_bmdma_error_handler);
  5282. EXPORT_SYMBOL_GPL(ata_bmdma_post_internal_cmd);
  5283. EXPORT_SYMBOL_GPL(ata_port_probe);
  5284. EXPORT_SYMBOL_GPL(sata_set_spd);
  5285. EXPORT_SYMBOL_GPL(sata_phy_debounce);
  5286. EXPORT_SYMBOL_GPL(sata_phy_resume);
  5287. EXPORT_SYMBOL_GPL(sata_phy_reset);
  5288. EXPORT_SYMBOL_GPL(__sata_phy_reset);
  5289. EXPORT_SYMBOL_GPL(ata_bus_reset);
  5290. EXPORT_SYMBOL_GPL(ata_std_prereset);
  5291. EXPORT_SYMBOL_GPL(ata_std_softreset);
  5292. EXPORT_SYMBOL_GPL(sata_port_hardreset);
  5293. EXPORT_SYMBOL_GPL(sata_std_hardreset);
  5294. EXPORT_SYMBOL_GPL(ata_std_postreset);
  5295. EXPORT_SYMBOL_GPL(ata_dev_classify);
  5296. EXPORT_SYMBOL_GPL(ata_dev_pair);
  5297. EXPORT_SYMBOL_GPL(ata_port_disable);
  5298. EXPORT_SYMBOL_GPL(ata_ratelimit);
  5299. EXPORT_SYMBOL_GPL(ata_wait_register);
  5300. EXPORT_SYMBOL_GPL(ata_busy_sleep);
  5301. EXPORT_SYMBOL_GPL(ata_port_queue_task);
  5302. EXPORT_SYMBOL_GPL(ata_scsi_ioctl);
  5303. EXPORT_SYMBOL_GPL(ata_scsi_queuecmd);
  5304. EXPORT_SYMBOL_GPL(ata_scsi_slave_config);
  5305. EXPORT_SYMBOL_GPL(ata_scsi_slave_destroy);
  5306. EXPORT_SYMBOL_GPL(ata_scsi_change_queue_depth);
  5307. EXPORT_SYMBOL_GPL(ata_host_intr);
  5308. EXPORT_SYMBOL_GPL(sata_scr_valid);
  5309. EXPORT_SYMBOL_GPL(sata_scr_read);
  5310. EXPORT_SYMBOL_GPL(sata_scr_write);
  5311. EXPORT_SYMBOL_GPL(sata_scr_write_flush);
  5312. EXPORT_SYMBOL_GPL(ata_port_online);
  5313. EXPORT_SYMBOL_GPL(ata_port_offline);
  5314. EXPORT_SYMBOL_GPL(ata_host_suspend);
  5315. EXPORT_SYMBOL_GPL(ata_host_resume);
  5316. EXPORT_SYMBOL_GPL(ata_id_string);
  5317. EXPORT_SYMBOL_GPL(ata_id_c_string);
  5318. EXPORT_SYMBOL_GPL(ata_device_blacklisted);
  5319. EXPORT_SYMBOL_GPL(ata_scsi_simulate);
  5320. EXPORT_SYMBOL_GPL(ata_pio_need_iordy);
  5321. EXPORT_SYMBOL_GPL(ata_timing_compute);
  5322. EXPORT_SYMBOL_GPL(ata_timing_merge);
  5323. #ifdef CONFIG_PCI
  5324. EXPORT_SYMBOL_GPL(pci_test_config_bits);
  5325. EXPORT_SYMBOL_GPL(ata_pci_init_native_mode);
  5326. EXPORT_SYMBOL_GPL(ata_pci_init_one);
  5327. EXPORT_SYMBOL_GPL(ata_pci_remove_one);
  5328. EXPORT_SYMBOL_GPL(ata_pci_device_do_suspend);
  5329. EXPORT_SYMBOL_GPL(ata_pci_device_do_resume);
  5330. EXPORT_SYMBOL_GPL(ata_pci_device_suspend);
  5331. EXPORT_SYMBOL_GPL(ata_pci_device_resume);
  5332. EXPORT_SYMBOL_GPL(ata_pci_default_filter);
  5333. EXPORT_SYMBOL_GPL(ata_pci_clear_simplex);
  5334. #endif /* CONFIG_PCI */
  5335. EXPORT_SYMBOL_GPL(ata_scsi_device_suspend);
  5336. EXPORT_SYMBOL_GPL(ata_scsi_device_resume);
  5337. EXPORT_SYMBOL_GPL(ata_eng_timeout);
  5338. EXPORT_SYMBOL_GPL(ata_port_schedule_eh);
  5339. EXPORT_SYMBOL_GPL(ata_port_abort);
  5340. EXPORT_SYMBOL_GPL(ata_port_freeze);
  5341. EXPORT_SYMBOL_GPL(ata_eh_freeze_port);
  5342. EXPORT_SYMBOL_GPL(ata_eh_thaw_port);
  5343. EXPORT_SYMBOL_GPL(ata_eh_qc_complete);
  5344. EXPORT_SYMBOL_GPL(ata_eh_qc_retry);
  5345. EXPORT_SYMBOL_GPL(ata_do_eh);
  5346. EXPORT_SYMBOL_GPL(ata_irq_on);
  5347. EXPORT_SYMBOL_GPL(ata_dummy_irq_on);
  5348. EXPORT_SYMBOL_GPL(ata_irq_ack);
  5349. EXPORT_SYMBOL_GPL(ata_dummy_irq_ack);