ata_piix.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00ac7"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  101. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  102. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  103. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  104. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  105. /* combined mode. if set, PATA is channel 0.
  106. * if clear, PATA is channel 1.
  107. */
  108. PIIX_PORT_ENABLED = (1 << 0),
  109. PIIX_PORT_PRESENT = (1 << 4),
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* controller IDs */
  113. piix_pata_33 = 0, /* PIIX4 at 33Mhz */
  114. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  115. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  116. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  117. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  118. ich5_sata = 5,
  119. ich6_sata = 6,
  120. ich6_sata_ahci = 7,
  121. ich6m_sata_ahci = 8,
  122. ich8_sata_ahci = 9,
  123. piix_pata_mwdma = 10, /* PIIX3 MWDMA only */
  124. /* constants for mapping table */
  125. P0 = 0, /* port 0 */
  126. P1 = 1, /* port 1 */
  127. P2 = 2, /* port 2 */
  128. P3 = 3, /* port 3 */
  129. IDE = -1, /* IDE */
  130. NA = -2, /* not avaliable */
  131. RV = -3, /* reserved */
  132. PIIX_AHCI_DEVICE = 6,
  133. };
  134. struct piix_map_db {
  135. const u32 mask;
  136. const u16 port_enable;
  137. const int map[][4];
  138. };
  139. struct piix_host_priv {
  140. const int *map;
  141. };
  142. static int piix_init_one (struct pci_dev *pdev,
  143. const struct pci_device_id *ent);
  144. static void piix_pata_error_handler(struct ata_port *ap);
  145. static void ich_pata_error_handler(struct ata_port *ap);
  146. static void piix_sata_error_handler(struct ata_port *ap);
  147. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  148. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  149. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  150. static unsigned int in_module_init = 1;
  151. static const struct pci_device_id piix_pci_tbl[] = {
  152. /* Intel PIIX3 for the 430HX etc */
  153. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  154. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  155. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  156. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  157. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  158. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  159. /* Intel PIIX4 */
  160. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  161. /* Intel PIIX4 */
  162. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  163. /* Intel PIIX */
  164. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  165. /* Intel ICH (i810, i815, i840) UDMA 66*/
  166. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  167. /* Intel ICH0 : UDMA 33*/
  168. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  169. /* Intel ICH2M */
  170. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  171. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  172. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  173. /* Intel ICH3M */
  174. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  175. /* Intel ICH3 (E7500/1) UDMA 100 */
  176. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  177. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  178. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  179. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH5 */
  181. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  182. /* C-ICH (i810E2) */
  183. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  185. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* ICH6 (and 6) (i915) UDMA 100 */
  187. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* ICH7/7-R (i945, i975) UDMA 100*/
  189. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  190. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* NOTE: The following PCI ids must be kept in sync with the
  192. * list in drivers/pci/quirks.c.
  193. */
  194. /* 82801EB (ICH5) */
  195. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  196. /* 82801EB (ICH5) */
  197. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  198. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  199. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  200. /* 6300ESB pretending RAID */
  201. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  202. /* 82801FB/FW (ICH6/ICH6W) */
  203. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  204. /* 82801FR/FRW (ICH6R/ICH6RW) */
  205. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  206. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  207. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  208. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  209. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  210. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  211. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  212. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  213. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  214. /* SATA Controller 1 IDE (ICH8) */
  215. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  216. /* SATA Controller 2 IDE (ICH8) */
  217. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  218. /* Mobile SATA Controller IDE (ICH8M) */
  219. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  220. /* SATA Controller IDE (ICH9) */
  221. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  222. /* SATA Controller IDE (ICH9) */
  223. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  224. /* SATA Controller IDE (ICH9) */
  225. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  226. /* SATA Controller IDE (ICH9M) */
  227. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  228. /* SATA Controller IDE (ICH9M) */
  229. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  230. /* SATA Controller IDE (ICH9M) */
  231. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  232. { } /* terminate list */
  233. };
  234. static struct pci_driver piix_pci_driver = {
  235. .name = DRV_NAME,
  236. .id_table = piix_pci_tbl,
  237. .probe = piix_init_one,
  238. .remove = ata_pci_remove_one,
  239. .suspend = ata_pci_device_suspend,
  240. .resume = ata_pci_device_resume,
  241. };
  242. static struct scsi_host_template piix_sht = {
  243. .module = THIS_MODULE,
  244. .name = DRV_NAME,
  245. .ioctl = ata_scsi_ioctl,
  246. .queuecommand = ata_scsi_queuecmd,
  247. .can_queue = ATA_DEF_QUEUE,
  248. .this_id = ATA_SHT_THIS_ID,
  249. .sg_tablesize = LIBATA_MAX_PRD,
  250. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  251. .emulated = ATA_SHT_EMULATED,
  252. .use_clustering = ATA_SHT_USE_CLUSTERING,
  253. .proc_name = DRV_NAME,
  254. .dma_boundary = ATA_DMA_BOUNDARY,
  255. .slave_configure = ata_scsi_slave_config,
  256. .slave_destroy = ata_scsi_slave_destroy,
  257. .bios_param = ata_std_bios_param,
  258. .resume = ata_scsi_device_resume,
  259. .suspend = ata_scsi_device_suspend,
  260. };
  261. static const struct ata_port_operations piix_pata_ops = {
  262. .port_disable = ata_port_disable,
  263. .set_piomode = piix_set_piomode,
  264. .set_dmamode = piix_set_dmamode,
  265. .mode_filter = ata_pci_default_filter,
  266. .tf_load = ata_tf_load,
  267. .tf_read = ata_tf_read,
  268. .check_status = ata_check_status,
  269. .exec_command = ata_exec_command,
  270. .dev_select = ata_std_dev_select,
  271. .bmdma_setup = ata_bmdma_setup,
  272. .bmdma_start = ata_bmdma_start,
  273. .bmdma_stop = ata_bmdma_stop,
  274. .bmdma_status = ata_bmdma_status,
  275. .qc_prep = ata_qc_prep,
  276. .qc_issue = ata_qc_issue_prot,
  277. .data_xfer = ata_data_xfer,
  278. .freeze = ata_bmdma_freeze,
  279. .thaw = ata_bmdma_thaw,
  280. .error_handler = piix_pata_error_handler,
  281. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  282. .irq_handler = ata_interrupt,
  283. .irq_clear = ata_bmdma_irq_clear,
  284. .irq_on = ata_irq_on,
  285. .irq_ack = ata_irq_ack,
  286. .port_start = ata_port_start,
  287. };
  288. static const struct ata_port_operations ich_pata_ops = {
  289. .port_disable = ata_port_disable,
  290. .set_piomode = piix_set_piomode,
  291. .set_dmamode = ich_set_dmamode,
  292. .mode_filter = ata_pci_default_filter,
  293. .tf_load = ata_tf_load,
  294. .tf_read = ata_tf_read,
  295. .check_status = ata_check_status,
  296. .exec_command = ata_exec_command,
  297. .dev_select = ata_std_dev_select,
  298. .bmdma_setup = ata_bmdma_setup,
  299. .bmdma_start = ata_bmdma_start,
  300. .bmdma_stop = ata_bmdma_stop,
  301. .bmdma_status = ata_bmdma_status,
  302. .qc_prep = ata_qc_prep,
  303. .qc_issue = ata_qc_issue_prot,
  304. .data_xfer = ata_data_xfer,
  305. .freeze = ata_bmdma_freeze,
  306. .thaw = ata_bmdma_thaw,
  307. .error_handler = ich_pata_error_handler,
  308. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  309. .irq_handler = ata_interrupt,
  310. .irq_clear = ata_bmdma_irq_clear,
  311. .irq_on = ata_irq_on,
  312. .irq_ack = ata_irq_ack,
  313. .port_start = ata_port_start,
  314. };
  315. static const struct ata_port_operations piix_sata_ops = {
  316. .port_disable = ata_port_disable,
  317. .tf_load = ata_tf_load,
  318. .tf_read = ata_tf_read,
  319. .check_status = ata_check_status,
  320. .exec_command = ata_exec_command,
  321. .dev_select = ata_std_dev_select,
  322. .bmdma_setup = ata_bmdma_setup,
  323. .bmdma_start = ata_bmdma_start,
  324. .bmdma_stop = ata_bmdma_stop,
  325. .bmdma_status = ata_bmdma_status,
  326. .qc_prep = ata_qc_prep,
  327. .qc_issue = ata_qc_issue_prot,
  328. .data_xfer = ata_data_xfer,
  329. .freeze = ata_bmdma_freeze,
  330. .thaw = ata_bmdma_thaw,
  331. .error_handler = piix_sata_error_handler,
  332. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  333. .irq_handler = ata_interrupt,
  334. .irq_clear = ata_bmdma_irq_clear,
  335. .irq_on = ata_irq_on,
  336. .irq_ack = ata_irq_ack,
  337. .port_start = ata_port_start,
  338. };
  339. static const struct piix_map_db ich5_map_db = {
  340. .mask = 0x7,
  341. .port_enable = 0x3,
  342. .map = {
  343. /* PM PS SM SS MAP */
  344. { P0, NA, P1, NA }, /* 000b */
  345. { P1, NA, P0, NA }, /* 001b */
  346. { RV, RV, RV, RV },
  347. { RV, RV, RV, RV },
  348. { P0, P1, IDE, IDE }, /* 100b */
  349. { P1, P0, IDE, IDE }, /* 101b */
  350. { IDE, IDE, P0, P1 }, /* 110b */
  351. { IDE, IDE, P1, P0 }, /* 111b */
  352. },
  353. };
  354. static const struct piix_map_db ich6_map_db = {
  355. .mask = 0x3,
  356. .port_enable = 0xf,
  357. .map = {
  358. /* PM PS SM SS MAP */
  359. { P0, P2, P1, P3 }, /* 00b */
  360. { IDE, IDE, P1, P3 }, /* 01b */
  361. { P0, P2, IDE, IDE }, /* 10b */
  362. { RV, RV, RV, RV },
  363. },
  364. };
  365. static const struct piix_map_db ich6m_map_db = {
  366. .mask = 0x3,
  367. .port_enable = 0x5,
  368. /* Map 01b isn't specified in the doc but some notebooks use
  369. * it anyway. MAP 01b have been spotted on both ICH6M and
  370. * ICH7M.
  371. */
  372. .map = {
  373. /* PM PS SM SS MAP */
  374. { P0, P2, RV, RV }, /* 00b */
  375. { IDE, IDE, P1, P3 }, /* 01b */
  376. { P0, P2, IDE, IDE }, /* 10b */
  377. { RV, RV, RV, RV },
  378. },
  379. };
  380. static const struct piix_map_db ich8_map_db = {
  381. .mask = 0x3,
  382. .port_enable = 0x3,
  383. .map = {
  384. /* PM PS SM SS MAP */
  385. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  386. { RV, RV, RV, RV },
  387. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  388. { RV, RV, RV, RV },
  389. },
  390. };
  391. static const struct piix_map_db *piix_map_db_table[] = {
  392. [ich5_sata] = &ich5_map_db,
  393. [ich6_sata] = &ich6_map_db,
  394. [ich6_sata_ahci] = &ich6_map_db,
  395. [ich6m_sata_ahci] = &ich6m_map_db,
  396. [ich8_sata_ahci] = &ich8_map_db,
  397. };
  398. static struct ata_port_info piix_port_info[] = {
  399. /* piix_pata_33: 0: PIIX4 at 33MHz */
  400. {
  401. .sht = &piix_sht,
  402. .flags = PIIX_PATA_FLAGS,
  403. .pio_mask = 0x1f, /* pio0-4 */
  404. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  405. .udma_mask = ATA_UDMA_MASK_40C,
  406. .port_ops = &piix_pata_ops,
  407. },
  408. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  409. {
  410. .sht = &piix_sht,
  411. .flags = PIIX_PATA_FLAGS,
  412. .pio_mask = 0x1f, /* pio 0-4 */
  413. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  414. .udma_mask = ATA_UDMA2, /* UDMA33 */
  415. .port_ops = &ich_pata_ops,
  416. },
  417. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  418. {
  419. .sht = &piix_sht,
  420. .flags = PIIX_PATA_FLAGS,
  421. .pio_mask = 0x1f, /* pio 0-4 */
  422. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  423. .udma_mask = ATA_UDMA4,
  424. .port_ops = &ich_pata_ops,
  425. },
  426. /* ich_pata_100: 3 */
  427. {
  428. .sht = &piix_sht,
  429. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  430. .pio_mask = 0x1f, /* pio0-4 */
  431. .mwdma_mask = 0x06, /* mwdma1-2 */
  432. .udma_mask = ATA_UDMA5, /* udma0-5 */
  433. .port_ops = &ich_pata_ops,
  434. },
  435. /* ich_pata_133: 4 ICH with full UDMA6 */
  436. {
  437. .sht = &piix_sht,
  438. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  439. .pio_mask = 0x1f, /* pio 0-4 */
  440. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  441. .udma_mask = ATA_UDMA6, /* UDMA133 */
  442. .port_ops = &ich_pata_ops,
  443. },
  444. /* ich5_sata: 5 */
  445. {
  446. .sht = &piix_sht,
  447. .flags = PIIX_SATA_FLAGS,
  448. .pio_mask = 0x1f, /* pio0-4 */
  449. .mwdma_mask = 0x07, /* mwdma0-2 */
  450. .udma_mask = 0x7f, /* udma0-6 */
  451. .port_ops = &piix_sata_ops,
  452. },
  453. /* ich6_sata: 6 */
  454. {
  455. .sht = &piix_sht,
  456. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  457. .pio_mask = 0x1f, /* pio0-4 */
  458. .mwdma_mask = 0x07, /* mwdma0-2 */
  459. .udma_mask = 0x7f, /* udma0-6 */
  460. .port_ops = &piix_sata_ops,
  461. },
  462. /* ich6_sata_ahci: 7 */
  463. {
  464. .sht = &piix_sht,
  465. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  466. PIIX_FLAG_AHCI,
  467. .pio_mask = 0x1f, /* pio0-4 */
  468. .mwdma_mask = 0x07, /* mwdma0-2 */
  469. .udma_mask = 0x7f, /* udma0-6 */
  470. .port_ops = &piix_sata_ops,
  471. },
  472. /* ich6m_sata_ahci: 8 */
  473. {
  474. .sht = &piix_sht,
  475. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  476. PIIX_FLAG_AHCI,
  477. .pio_mask = 0x1f, /* pio0-4 */
  478. .mwdma_mask = 0x07, /* mwdma0-2 */
  479. .udma_mask = 0x7f, /* udma0-6 */
  480. .port_ops = &piix_sata_ops,
  481. },
  482. /* ich8_sata_ahci: 9 */
  483. {
  484. .sht = &piix_sht,
  485. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  486. PIIX_FLAG_AHCI,
  487. .pio_mask = 0x1f, /* pio0-4 */
  488. .mwdma_mask = 0x07, /* mwdma0-2 */
  489. .udma_mask = 0x7f, /* udma0-6 */
  490. .port_ops = &piix_sata_ops,
  491. },
  492. /* piix_pata_mwdma: 10: PIIX3 MWDMA only */
  493. {
  494. .sht = &piix_sht,
  495. .flags = PIIX_PATA_FLAGS,
  496. .pio_mask = 0x1f, /* pio0-4 */
  497. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  498. .port_ops = &piix_pata_ops,
  499. },
  500. };
  501. static struct pci_bits piix_enable_bits[] = {
  502. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  503. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  504. };
  505. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  506. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  507. MODULE_LICENSE("GPL");
  508. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  509. MODULE_VERSION(DRV_VERSION);
  510. struct ich_laptop {
  511. u16 device;
  512. u16 subvendor;
  513. u16 subdevice;
  514. };
  515. /*
  516. * List of laptops that use short cables rather than 80 wire
  517. */
  518. static const struct ich_laptop ich_laptop[] = {
  519. /* devid, subvendor, subdev */
  520. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  521. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  522. /* end marker */
  523. { 0, }
  524. };
  525. /**
  526. * piix_pata_cbl_detect - Probe host controller cable detect info
  527. * @ap: Port for which cable detect info is desired
  528. *
  529. * Read 80c cable indicator from ATA PCI device's PCI config
  530. * register. This register is normally set by firmware (BIOS).
  531. *
  532. * LOCKING:
  533. * None (inherited from caller).
  534. */
  535. static void ich_pata_cbl_detect(struct ata_port *ap)
  536. {
  537. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  538. const struct ich_laptop *lap = &ich_laptop[0];
  539. u8 tmp, mask;
  540. /* no 80c support in host controller? */
  541. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  542. goto cbl40;
  543. /* Check for specials - Acer Aspire 5602WLMi */
  544. while (lap->device) {
  545. if (lap->device == pdev->device &&
  546. lap->subvendor == pdev->subsystem_vendor &&
  547. lap->subdevice == pdev->subsystem_device) {
  548. ap->cbl = ATA_CBL_PATA40_SHORT;
  549. return;
  550. }
  551. lap++;
  552. }
  553. /* check BIOS cable detect results */
  554. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  555. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  556. if ((tmp & mask) == 0)
  557. goto cbl40;
  558. ap->cbl = ATA_CBL_PATA80;
  559. return;
  560. cbl40:
  561. ap->cbl = ATA_CBL_PATA40;
  562. }
  563. /**
  564. * piix_pata_prereset - prereset for PATA host controller
  565. * @ap: Target port
  566. *
  567. *
  568. * LOCKING:
  569. * None (inherited from caller).
  570. */
  571. static int piix_pata_prereset(struct ata_port *ap)
  572. {
  573. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  574. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  575. return -ENOENT;
  576. ap->cbl = ATA_CBL_PATA40;
  577. return ata_std_prereset(ap);
  578. }
  579. static void piix_pata_error_handler(struct ata_port *ap)
  580. {
  581. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  582. ata_std_postreset);
  583. }
  584. /**
  585. * ich_pata_prereset - prereset for PATA host controller
  586. * @ap: Target port
  587. *
  588. *
  589. * LOCKING:
  590. * None (inherited from caller).
  591. */
  592. static int ich_pata_prereset(struct ata_port *ap)
  593. {
  594. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  595. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
  596. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  597. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  598. return 0;
  599. }
  600. ich_pata_cbl_detect(ap);
  601. return ata_std_prereset(ap);
  602. }
  603. static void ich_pata_error_handler(struct ata_port *ap)
  604. {
  605. ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
  606. ata_std_postreset);
  607. }
  608. static void piix_sata_error_handler(struct ata_port *ap)
  609. {
  610. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL,
  611. ata_std_postreset);
  612. }
  613. /**
  614. * piix_set_piomode - Initialize host controller PATA PIO timings
  615. * @ap: Port whose timings we are configuring
  616. * @adev: um
  617. *
  618. * Set PIO mode for device, in host controller PCI config space.
  619. *
  620. * LOCKING:
  621. * None (inherited from caller).
  622. */
  623. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  624. {
  625. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  626. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  627. unsigned int is_slave = (adev->devno != 0);
  628. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  629. unsigned int slave_port = 0x44;
  630. u16 master_data;
  631. u8 slave_data;
  632. u8 udma_enable;
  633. int control = 0;
  634. /*
  635. * See Intel Document 298600-004 for the timing programing rules
  636. * for ICH controllers.
  637. */
  638. static const /* ISP RTC */
  639. u8 timings[][2] = { { 0, 0 },
  640. { 0, 0 },
  641. { 1, 0 },
  642. { 2, 1 },
  643. { 2, 3 }, };
  644. if (pio >= 2)
  645. control |= 1; /* TIME1 enable */
  646. if (ata_pio_need_iordy(adev))
  647. control |= 2; /* IE enable */
  648. /* Intel specifies that the PPE functionality is for disk only */
  649. if (adev->class == ATA_DEV_ATA)
  650. control |= 4; /* PPE enable */
  651. pci_read_config_word(dev, master_port, &master_data);
  652. if (is_slave) {
  653. /* Enable SITRE (seperate slave timing register) */
  654. master_data |= 0x4000;
  655. /* enable PPE1, IE1 and TIME1 as needed */
  656. master_data |= (control << 4);
  657. pci_read_config_byte(dev, slave_port, &slave_data);
  658. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  659. /* Load the timing nibble for this slave */
  660. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  661. } else {
  662. /* Master keeps the bits in a different format */
  663. master_data &= 0xccf8;
  664. /* Enable PPE, IE and TIME as appropriate */
  665. master_data |= control;
  666. master_data |=
  667. (timings[pio][0] << 12) |
  668. (timings[pio][1] << 8);
  669. }
  670. pci_write_config_word(dev, master_port, master_data);
  671. if (is_slave)
  672. pci_write_config_byte(dev, slave_port, slave_data);
  673. /* Ensure the UDMA bit is off - it will be turned back on if
  674. UDMA is selected */
  675. if (ap->udma_mask) {
  676. pci_read_config_byte(dev, 0x48, &udma_enable);
  677. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  678. pci_write_config_byte(dev, 0x48, udma_enable);
  679. }
  680. }
  681. /**
  682. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  683. * @ap: Port whose timings we are configuring
  684. * @adev: Drive in question
  685. * @udma: udma mode, 0 - 6
  686. * @isich: set if the chip is an ICH device
  687. *
  688. * Set UDMA mode for device, in host controller PCI config space.
  689. *
  690. * LOCKING:
  691. * None (inherited from caller).
  692. */
  693. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  694. {
  695. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  696. u8 master_port = ap->port_no ? 0x42 : 0x40;
  697. u16 master_data;
  698. u8 speed = adev->dma_mode;
  699. int devid = adev->devno + 2 * ap->port_no;
  700. u8 udma_enable = 0;
  701. static const /* ISP RTC */
  702. u8 timings[][2] = { { 0, 0 },
  703. { 0, 0 },
  704. { 1, 0 },
  705. { 2, 1 },
  706. { 2, 3 }, };
  707. pci_read_config_word(dev, master_port, &master_data);
  708. if (ap->udma_mask)
  709. pci_read_config_byte(dev, 0x48, &udma_enable);
  710. if (speed >= XFER_UDMA_0) {
  711. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  712. u16 udma_timing;
  713. u16 ideconf;
  714. int u_clock, u_speed;
  715. /*
  716. * UDMA is handled by a combination of clock switching and
  717. * selection of dividers
  718. *
  719. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  720. * except UDMA0 which is 00
  721. */
  722. u_speed = min(2 - (udma & 1), udma);
  723. if (udma == 5)
  724. u_clock = 0x1000; /* 100Mhz */
  725. else if (udma > 2)
  726. u_clock = 1; /* 66Mhz */
  727. else
  728. u_clock = 0; /* 33Mhz */
  729. udma_enable |= (1 << devid);
  730. /* Load the CT/RP selection */
  731. pci_read_config_word(dev, 0x4A, &udma_timing);
  732. udma_timing &= ~(3 << (4 * devid));
  733. udma_timing |= u_speed << (4 * devid);
  734. pci_write_config_word(dev, 0x4A, udma_timing);
  735. if (isich) {
  736. /* Select a 33/66/100Mhz clock */
  737. pci_read_config_word(dev, 0x54, &ideconf);
  738. ideconf &= ~(0x1001 << devid);
  739. ideconf |= u_clock << devid;
  740. /* For ICH or later we should set bit 10 for better
  741. performance (WR_PingPong_En) */
  742. pci_write_config_word(dev, 0x54, ideconf);
  743. }
  744. } else {
  745. /*
  746. * MWDMA is driven by the PIO timings. We must also enable
  747. * IORDY unconditionally along with TIME1. PPE has already
  748. * been set when the PIO timing was set.
  749. */
  750. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  751. unsigned int control;
  752. u8 slave_data;
  753. const unsigned int needed_pio[3] = {
  754. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  755. };
  756. int pio = needed_pio[mwdma] - XFER_PIO_0;
  757. control = 3; /* IORDY|TIME1 */
  758. /* If the drive MWDMA is faster than it can do PIO then
  759. we must force PIO into PIO0 */
  760. if (adev->pio_mode < needed_pio[mwdma])
  761. /* Enable DMA timing only */
  762. control |= 8; /* PIO cycles in PIO0 */
  763. if (adev->devno) { /* Slave */
  764. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  765. master_data |= control << 4;
  766. pci_read_config_byte(dev, 0x44, &slave_data);
  767. slave_data &= (0x0F + 0xE1 * ap->port_no);
  768. /* Load the matching timing */
  769. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  770. pci_write_config_byte(dev, 0x44, slave_data);
  771. } else { /* Master */
  772. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  773. and master timing bits */
  774. master_data |= control;
  775. master_data |=
  776. (timings[pio][0] << 12) |
  777. (timings[pio][1] << 8);
  778. }
  779. udma_enable &= ~(1 << devid);
  780. pci_write_config_word(dev, master_port, master_data);
  781. }
  782. /* Don't scribble on 0x48 if the controller does not support UDMA */
  783. if (ap->udma_mask)
  784. pci_write_config_byte(dev, 0x48, udma_enable);
  785. }
  786. /**
  787. * piix_set_dmamode - Initialize host controller PATA DMA timings
  788. * @ap: Port whose timings we are configuring
  789. * @adev: um
  790. *
  791. * Set MW/UDMA mode for device, in host controller PCI config space.
  792. *
  793. * LOCKING:
  794. * None (inherited from caller).
  795. */
  796. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  797. {
  798. do_pata_set_dmamode(ap, adev, 0);
  799. }
  800. /**
  801. * ich_set_dmamode - Initialize host controller PATA DMA timings
  802. * @ap: Port whose timings we are configuring
  803. * @adev: um
  804. *
  805. * Set MW/UDMA mode for device, in host controller PCI config space.
  806. *
  807. * LOCKING:
  808. * None (inherited from caller).
  809. */
  810. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  811. {
  812. do_pata_set_dmamode(ap, adev, 1);
  813. }
  814. #define AHCI_PCI_BAR 5
  815. #define AHCI_GLOBAL_CTL 0x04
  816. #define AHCI_ENABLE (1 << 31)
  817. static int piix_disable_ahci(struct pci_dev *pdev)
  818. {
  819. void __iomem *mmio;
  820. u32 tmp;
  821. int rc = 0;
  822. /* BUG: pci_enable_device has not yet been called. This
  823. * works because this device is usually set up by BIOS.
  824. */
  825. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  826. !pci_resource_len(pdev, AHCI_PCI_BAR))
  827. return 0;
  828. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  829. if (!mmio)
  830. return -ENOMEM;
  831. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  832. if (tmp & AHCI_ENABLE) {
  833. tmp &= ~AHCI_ENABLE;
  834. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  835. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  836. if (tmp & AHCI_ENABLE)
  837. rc = -EIO;
  838. }
  839. pci_iounmap(pdev, mmio);
  840. return rc;
  841. }
  842. /**
  843. * piix_check_450nx_errata - Check for problem 450NX setup
  844. * @ata_dev: the PCI device to check
  845. *
  846. * Check for the present of 450NX errata #19 and errata #25. If
  847. * they are found return an error code so we can turn off DMA
  848. */
  849. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  850. {
  851. struct pci_dev *pdev = NULL;
  852. u16 cfg;
  853. u8 rev;
  854. int no_piix_dma = 0;
  855. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  856. {
  857. /* Look for 450NX PXB. Check for problem configurations
  858. A PCI quirk checks bit 6 already */
  859. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  860. pci_read_config_word(pdev, 0x41, &cfg);
  861. /* Only on the original revision: IDE DMA can hang */
  862. if (rev == 0x00)
  863. no_piix_dma = 1;
  864. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  865. else if (cfg & (1<<14) && rev < 5)
  866. no_piix_dma = 2;
  867. }
  868. if (no_piix_dma)
  869. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  870. if (no_piix_dma == 2)
  871. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  872. return no_piix_dma;
  873. }
  874. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  875. struct ata_port_info *pinfo,
  876. const struct piix_map_db *map_db)
  877. {
  878. u16 pcs, new_pcs;
  879. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  880. new_pcs = pcs | map_db->port_enable;
  881. if (new_pcs != pcs) {
  882. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  883. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  884. msleep(150);
  885. }
  886. }
  887. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  888. struct ata_port_info *pinfo,
  889. const struct piix_map_db *map_db)
  890. {
  891. struct piix_host_priv *hpriv = pinfo[0].private_data;
  892. const unsigned int *map;
  893. int i, invalid_map = 0;
  894. u8 map_value;
  895. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  896. map = map_db->map[map_value & map_db->mask];
  897. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  898. for (i = 0; i < 4; i++) {
  899. switch (map[i]) {
  900. case RV:
  901. invalid_map = 1;
  902. printk(" XX");
  903. break;
  904. case NA:
  905. printk(" --");
  906. break;
  907. case IDE:
  908. WARN_ON((i & 1) || map[i + 1] != IDE);
  909. pinfo[i / 2] = piix_port_info[ich_pata_100];
  910. pinfo[i / 2].private_data = hpriv;
  911. i++;
  912. printk(" IDE IDE");
  913. break;
  914. default:
  915. printk(" P%d", map[i]);
  916. if (i & 1)
  917. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  918. break;
  919. }
  920. }
  921. printk(" ]\n");
  922. if (invalid_map)
  923. dev_printk(KERN_ERR, &pdev->dev,
  924. "invalid MAP value %u\n", map_value);
  925. hpriv->map = map;
  926. }
  927. /**
  928. * piix_init_one - Register PIIX ATA PCI device with kernel services
  929. * @pdev: PCI device to register
  930. * @ent: Entry in piix_pci_tbl matching with @pdev
  931. *
  932. * Called from kernel PCI layer. We probe for combined mode (sigh),
  933. * and then hand over control to libata, for it to do the rest.
  934. *
  935. * LOCKING:
  936. * Inherited from PCI layer (may sleep).
  937. *
  938. * RETURNS:
  939. * Zero on success, or -ERRNO value.
  940. */
  941. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  942. {
  943. static int printed_version;
  944. struct device *dev = &pdev->dev;
  945. struct ata_port_info port_info[2];
  946. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  947. struct piix_host_priv *hpriv;
  948. unsigned long port_flags;
  949. if (!printed_version++)
  950. dev_printk(KERN_DEBUG, &pdev->dev,
  951. "version " DRV_VERSION "\n");
  952. /* no hotplugging support (FIXME) */
  953. if (!in_module_init)
  954. return -ENODEV;
  955. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  956. if (!hpriv)
  957. return -ENOMEM;
  958. port_info[0] = piix_port_info[ent->driver_data];
  959. port_info[1] = piix_port_info[ent->driver_data];
  960. port_info[0].private_data = hpriv;
  961. port_info[1].private_data = hpriv;
  962. port_flags = port_info[0].flags;
  963. if (port_flags & PIIX_FLAG_AHCI) {
  964. u8 tmp;
  965. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  966. if (tmp == PIIX_AHCI_DEVICE) {
  967. int rc = piix_disable_ahci(pdev);
  968. if (rc)
  969. return rc;
  970. }
  971. }
  972. /* Initialize SATA map */
  973. if (port_flags & ATA_FLAG_SATA) {
  974. piix_init_sata_map(pdev, port_info,
  975. piix_map_db_table[ent->driver_data]);
  976. piix_init_pcs(pdev, port_info,
  977. piix_map_db_table[ent->driver_data]);
  978. }
  979. /* On ICH5, some BIOSen disable the interrupt using the
  980. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  981. * On ICH6, this bit has the same effect, but only when
  982. * MSI is disabled (and it is disabled, as we don't use
  983. * message-signalled interrupts currently).
  984. */
  985. if (port_flags & PIIX_FLAG_CHECKINTR)
  986. pci_intx(pdev, 1);
  987. if (piix_check_450nx_errata(pdev)) {
  988. /* This writes into the master table but it does not
  989. really matter for this errata as we will apply it to
  990. all the PIIX devices on the board */
  991. port_info[0].mwdma_mask = 0;
  992. port_info[0].udma_mask = 0;
  993. port_info[1].mwdma_mask = 0;
  994. port_info[1].udma_mask = 0;
  995. }
  996. return ata_pci_init_one(pdev, ppinfo, 2);
  997. }
  998. static int __init piix_init(void)
  999. {
  1000. int rc;
  1001. DPRINTK("pci_register_driver\n");
  1002. rc = pci_register_driver(&piix_pci_driver);
  1003. if (rc)
  1004. return rc;
  1005. in_module_init = 0;
  1006. DPRINTK("done\n");
  1007. return 0;
  1008. }
  1009. static void __exit piix_exit(void)
  1010. {
  1011. pci_unregister_driver(&piix_pci_driver);
  1012. }
  1013. module_init(piix_init);
  1014. module_exit(piix_exit);