traps.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602
  1. /* $Id: traps.c,v 1.85 2002/02/09 19:49:31 davem Exp $
  2. * arch/sparc64/kernel/traps.c
  3. *
  4. * Copyright (C) 1995,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997,1999,2000 Jakub Jelinek (jakub@redhat.com)
  6. */
  7. /*
  8. * I like traps on v9, :))))
  9. */
  10. #include <linux/module.h>
  11. #include <linux/sched.h>
  12. #include <linux/kernel.h>
  13. #include <linux/kallsyms.h>
  14. #include <linux/signal.h>
  15. #include <linux/smp.h>
  16. #include <linux/smp_lock.h>
  17. #include <linux/mm.h>
  18. #include <linux/init.h>
  19. #include <asm/delay.h>
  20. #include <asm/system.h>
  21. #include <asm/ptrace.h>
  22. #include <asm/oplib.h>
  23. #include <asm/page.h>
  24. #include <asm/pgtable.h>
  25. #include <asm/unistd.h>
  26. #include <asm/uaccess.h>
  27. #include <asm/fpumacro.h>
  28. #include <asm/lsu.h>
  29. #include <asm/dcu.h>
  30. #include <asm/estate.h>
  31. #include <asm/chafsr.h>
  32. #include <asm/sfafsr.h>
  33. #include <asm/psrcompat.h>
  34. #include <asm/processor.h>
  35. #include <asm/timer.h>
  36. #include <asm/kdebug.h>
  37. #include <asm/head.h>
  38. #ifdef CONFIG_KMOD
  39. #include <linux/kmod.h>
  40. #endif
  41. #include <asm/prom.h>
  42. ATOMIC_NOTIFIER_HEAD(sparc64die_chain);
  43. int register_die_notifier(struct notifier_block *nb)
  44. {
  45. return atomic_notifier_chain_register(&sparc64die_chain, nb);
  46. }
  47. EXPORT_SYMBOL(register_die_notifier);
  48. int unregister_die_notifier(struct notifier_block *nb)
  49. {
  50. return atomic_notifier_chain_unregister(&sparc64die_chain, nb);
  51. }
  52. EXPORT_SYMBOL(unregister_die_notifier);
  53. /* When an irrecoverable trap occurs at tl > 0, the trap entry
  54. * code logs the trap state registers at every level in the trap
  55. * stack. It is found at (pt_regs + sizeof(pt_regs)) and the layout
  56. * is as follows:
  57. */
  58. struct tl1_traplog {
  59. struct {
  60. unsigned long tstate;
  61. unsigned long tpc;
  62. unsigned long tnpc;
  63. unsigned long tt;
  64. } trapstack[4];
  65. unsigned long tl;
  66. };
  67. static void dump_tl1_traplog(struct tl1_traplog *p)
  68. {
  69. int i, limit;
  70. printk(KERN_EMERG "TRAPLOG: Error at trap level 0x%lx, "
  71. "dumping track stack.\n", p->tl);
  72. limit = (tlb_type == hypervisor) ? 2 : 4;
  73. for (i = 0; i < limit; i++) {
  74. printk(KERN_EMERG
  75. "TRAPLOG: Trap level %d TSTATE[%016lx] TPC[%016lx] "
  76. "TNPC[%016lx] TT[%lx]\n",
  77. i + 1,
  78. p->trapstack[i].tstate, p->trapstack[i].tpc,
  79. p->trapstack[i].tnpc, p->trapstack[i].tt);
  80. print_symbol("TRAPLOG: TPC<%s>\n", p->trapstack[i].tpc);
  81. }
  82. }
  83. void do_call_debug(struct pt_regs *regs)
  84. {
  85. notify_die(DIE_CALL, "debug call", regs, 0, 255, SIGINT);
  86. }
  87. void bad_trap(struct pt_regs *regs, long lvl)
  88. {
  89. char buffer[32];
  90. siginfo_t info;
  91. if (notify_die(DIE_TRAP, "bad trap", regs,
  92. 0, lvl, SIGTRAP) == NOTIFY_STOP)
  93. return;
  94. if (lvl < 0x100) {
  95. sprintf(buffer, "Bad hw trap %lx at tl0\n", lvl);
  96. die_if_kernel(buffer, regs);
  97. }
  98. lvl -= 0x100;
  99. if (regs->tstate & TSTATE_PRIV) {
  100. sprintf(buffer, "Kernel bad sw trap %lx", lvl);
  101. die_if_kernel(buffer, regs);
  102. }
  103. if (test_thread_flag(TIF_32BIT)) {
  104. regs->tpc &= 0xffffffff;
  105. regs->tnpc &= 0xffffffff;
  106. }
  107. info.si_signo = SIGILL;
  108. info.si_errno = 0;
  109. info.si_code = ILL_ILLTRP;
  110. info.si_addr = (void __user *)regs->tpc;
  111. info.si_trapno = lvl;
  112. force_sig_info(SIGILL, &info, current);
  113. }
  114. void bad_trap_tl1(struct pt_regs *regs, long lvl)
  115. {
  116. char buffer[32];
  117. if (notify_die(DIE_TRAP_TL1, "bad trap tl1", regs,
  118. 0, lvl, SIGTRAP) == NOTIFY_STOP)
  119. return;
  120. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  121. sprintf (buffer, "Bad trap %lx at tl>0", lvl);
  122. die_if_kernel (buffer, regs);
  123. }
  124. #ifdef CONFIG_DEBUG_BUGVERBOSE
  125. void do_BUG(const char *file, int line)
  126. {
  127. bust_spinlocks(1);
  128. printk("kernel BUG at %s:%d!\n", file, line);
  129. }
  130. #endif
  131. void spitfire_insn_access_exception(struct pt_regs *regs, unsigned long sfsr, unsigned long sfar)
  132. {
  133. siginfo_t info;
  134. if (notify_die(DIE_TRAP, "instruction access exception", regs,
  135. 0, 0x8, SIGTRAP) == NOTIFY_STOP)
  136. return;
  137. if (regs->tstate & TSTATE_PRIV) {
  138. printk("spitfire_insn_access_exception: SFSR[%016lx] "
  139. "SFAR[%016lx], going.\n", sfsr, sfar);
  140. die_if_kernel("Iax", regs);
  141. }
  142. if (test_thread_flag(TIF_32BIT)) {
  143. regs->tpc &= 0xffffffff;
  144. regs->tnpc &= 0xffffffff;
  145. }
  146. info.si_signo = SIGSEGV;
  147. info.si_errno = 0;
  148. info.si_code = SEGV_MAPERR;
  149. info.si_addr = (void __user *)regs->tpc;
  150. info.si_trapno = 0;
  151. force_sig_info(SIGSEGV, &info, current);
  152. }
  153. void spitfire_insn_access_exception_tl1(struct pt_regs *regs, unsigned long sfsr, unsigned long sfar)
  154. {
  155. if (notify_die(DIE_TRAP_TL1, "instruction access exception tl1", regs,
  156. 0, 0x8, SIGTRAP) == NOTIFY_STOP)
  157. return;
  158. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  159. spitfire_insn_access_exception(regs, sfsr, sfar);
  160. }
  161. void sun4v_insn_access_exception(struct pt_regs *regs, unsigned long addr, unsigned long type_ctx)
  162. {
  163. unsigned short type = (type_ctx >> 16);
  164. unsigned short ctx = (type_ctx & 0xffff);
  165. siginfo_t info;
  166. if (notify_die(DIE_TRAP, "instruction access exception", regs,
  167. 0, 0x8, SIGTRAP) == NOTIFY_STOP)
  168. return;
  169. if (regs->tstate & TSTATE_PRIV) {
  170. printk("sun4v_insn_access_exception: ADDR[%016lx] "
  171. "CTX[%04x] TYPE[%04x], going.\n",
  172. addr, ctx, type);
  173. die_if_kernel("Iax", regs);
  174. }
  175. if (test_thread_flag(TIF_32BIT)) {
  176. regs->tpc &= 0xffffffff;
  177. regs->tnpc &= 0xffffffff;
  178. }
  179. info.si_signo = SIGSEGV;
  180. info.si_errno = 0;
  181. info.si_code = SEGV_MAPERR;
  182. info.si_addr = (void __user *) addr;
  183. info.si_trapno = 0;
  184. force_sig_info(SIGSEGV, &info, current);
  185. }
  186. void sun4v_insn_access_exception_tl1(struct pt_regs *regs, unsigned long addr, unsigned long type_ctx)
  187. {
  188. if (notify_die(DIE_TRAP_TL1, "instruction access exception tl1", regs,
  189. 0, 0x8, SIGTRAP) == NOTIFY_STOP)
  190. return;
  191. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  192. sun4v_insn_access_exception(regs, addr, type_ctx);
  193. }
  194. void spitfire_data_access_exception(struct pt_regs *regs, unsigned long sfsr, unsigned long sfar)
  195. {
  196. siginfo_t info;
  197. if (notify_die(DIE_TRAP, "data access exception", regs,
  198. 0, 0x30, SIGTRAP) == NOTIFY_STOP)
  199. return;
  200. if (regs->tstate & TSTATE_PRIV) {
  201. /* Test if this comes from uaccess places. */
  202. const struct exception_table_entry *entry;
  203. entry = search_exception_tables(regs->tpc);
  204. if (entry) {
  205. /* Ouch, somebody is trying VM hole tricks on us... */
  206. #ifdef DEBUG_EXCEPTIONS
  207. printk("Exception: PC<%016lx> faddr<UNKNOWN>\n", regs->tpc);
  208. printk("EX_TABLE: insn<%016lx> fixup<%016lx>\n",
  209. regs->tpc, entry->fixup);
  210. #endif
  211. regs->tpc = entry->fixup;
  212. regs->tnpc = regs->tpc + 4;
  213. return;
  214. }
  215. /* Shit... */
  216. printk("spitfire_data_access_exception: SFSR[%016lx] "
  217. "SFAR[%016lx], going.\n", sfsr, sfar);
  218. die_if_kernel("Dax", regs);
  219. }
  220. info.si_signo = SIGSEGV;
  221. info.si_errno = 0;
  222. info.si_code = SEGV_MAPERR;
  223. info.si_addr = (void __user *)sfar;
  224. info.si_trapno = 0;
  225. force_sig_info(SIGSEGV, &info, current);
  226. }
  227. void spitfire_data_access_exception_tl1(struct pt_regs *regs, unsigned long sfsr, unsigned long sfar)
  228. {
  229. if (notify_die(DIE_TRAP_TL1, "data access exception tl1", regs,
  230. 0, 0x30, SIGTRAP) == NOTIFY_STOP)
  231. return;
  232. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  233. spitfire_data_access_exception(regs, sfsr, sfar);
  234. }
  235. void sun4v_data_access_exception(struct pt_regs *regs, unsigned long addr, unsigned long type_ctx)
  236. {
  237. unsigned short type = (type_ctx >> 16);
  238. unsigned short ctx = (type_ctx & 0xffff);
  239. siginfo_t info;
  240. if (notify_die(DIE_TRAP, "data access exception", regs,
  241. 0, 0x8, SIGTRAP) == NOTIFY_STOP)
  242. return;
  243. if (regs->tstate & TSTATE_PRIV) {
  244. printk("sun4v_data_access_exception: ADDR[%016lx] "
  245. "CTX[%04x] TYPE[%04x], going.\n",
  246. addr, ctx, type);
  247. die_if_kernel("Dax", regs);
  248. }
  249. if (test_thread_flag(TIF_32BIT)) {
  250. regs->tpc &= 0xffffffff;
  251. regs->tnpc &= 0xffffffff;
  252. }
  253. info.si_signo = SIGSEGV;
  254. info.si_errno = 0;
  255. info.si_code = SEGV_MAPERR;
  256. info.si_addr = (void __user *) addr;
  257. info.si_trapno = 0;
  258. force_sig_info(SIGSEGV, &info, current);
  259. }
  260. void sun4v_data_access_exception_tl1(struct pt_regs *regs, unsigned long addr, unsigned long type_ctx)
  261. {
  262. if (notify_die(DIE_TRAP_TL1, "data access exception tl1", regs,
  263. 0, 0x8, SIGTRAP) == NOTIFY_STOP)
  264. return;
  265. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  266. sun4v_data_access_exception(regs, addr, type_ctx);
  267. }
  268. #ifdef CONFIG_PCI
  269. /* This is really pathetic... */
  270. extern volatile int pci_poke_in_progress;
  271. extern volatile int pci_poke_cpu;
  272. extern volatile int pci_poke_faulted;
  273. #endif
  274. /* When access exceptions happen, we must do this. */
  275. static void spitfire_clean_and_reenable_l1_caches(void)
  276. {
  277. unsigned long va;
  278. if (tlb_type != spitfire)
  279. BUG();
  280. /* Clean 'em. */
  281. for (va = 0; va < (PAGE_SIZE << 1); va += 32) {
  282. spitfire_put_icache_tag(va, 0x0);
  283. spitfire_put_dcache_tag(va, 0x0);
  284. }
  285. /* Re-enable in LSU. */
  286. __asm__ __volatile__("flush %%g6\n\t"
  287. "membar #Sync\n\t"
  288. "stxa %0, [%%g0] %1\n\t"
  289. "membar #Sync"
  290. : /* no outputs */
  291. : "r" (LSU_CONTROL_IC | LSU_CONTROL_DC |
  292. LSU_CONTROL_IM | LSU_CONTROL_DM),
  293. "i" (ASI_LSU_CONTROL)
  294. : "memory");
  295. }
  296. static void spitfire_enable_estate_errors(void)
  297. {
  298. __asm__ __volatile__("stxa %0, [%%g0] %1\n\t"
  299. "membar #Sync"
  300. : /* no outputs */
  301. : "r" (ESTATE_ERR_ALL),
  302. "i" (ASI_ESTATE_ERROR_EN));
  303. }
  304. static char ecc_syndrome_table[] = {
  305. 0x4c, 0x40, 0x41, 0x48, 0x42, 0x48, 0x48, 0x49,
  306. 0x43, 0x48, 0x48, 0x49, 0x48, 0x49, 0x49, 0x4a,
  307. 0x44, 0x48, 0x48, 0x20, 0x48, 0x39, 0x4b, 0x48,
  308. 0x48, 0x25, 0x31, 0x48, 0x28, 0x48, 0x48, 0x2c,
  309. 0x45, 0x48, 0x48, 0x21, 0x48, 0x3d, 0x04, 0x48,
  310. 0x48, 0x4b, 0x35, 0x48, 0x2d, 0x48, 0x48, 0x29,
  311. 0x48, 0x00, 0x01, 0x48, 0x0a, 0x48, 0x48, 0x4b,
  312. 0x0f, 0x48, 0x48, 0x4b, 0x48, 0x49, 0x49, 0x48,
  313. 0x46, 0x48, 0x48, 0x2a, 0x48, 0x3b, 0x27, 0x48,
  314. 0x48, 0x4b, 0x33, 0x48, 0x22, 0x48, 0x48, 0x2e,
  315. 0x48, 0x19, 0x1d, 0x48, 0x1b, 0x4a, 0x48, 0x4b,
  316. 0x1f, 0x48, 0x4a, 0x4b, 0x48, 0x4b, 0x4b, 0x48,
  317. 0x48, 0x4b, 0x24, 0x48, 0x07, 0x48, 0x48, 0x36,
  318. 0x4b, 0x48, 0x48, 0x3e, 0x48, 0x30, 0x38, 0x48,
  319. 0x49, 0x48, 0x48, 0x4b, 0x48, 0x4b, 0x16, 0x48,
  320. 0x48, 0x12, 0x4b, 0x48, 0x49, 0x48, 0x48, 0x4b,
  321. 0x47, 0x48, 0x48, 0x2f, 0x48, 0x3f, 0x4b, 0x48,
  322. 0x48, 0x06, 0x37, 0x48, 0x23, 0x48, 0x48, 0x2b,
  323. 0x48, 0x05, 0x4b, 0x48, 0x4b, 0x48, 0x48, 0x32,
  324. 0x26, 0x48, 0x48, 0x3a, 0x48, 0x34, 0x3c, 0x48,
  325. 0x48, 0x11, 0x15, 0x48, 0x13, 0x4a, 0x48, 0x4b,
  326. 0x17, 0x48, 0x4a, 0x4b, 0x48, 0x4b, 0x4b, 0x48,
  327. 0x49, 0x48, 0x48, 0x4b, 0x48, 0x4b, 0x1e, 0x48,
  328. 0x48, 0x1a, 0x4b, 0x48, 0x49, 0x48, 0x48, 0x4b,
  329. 0x48, 0x08, 0x0d, 0x48, 0x02, 0x48, 0x48, 0x49,
  330. 0x03, 0x48, 0x48, 0x49, 0x48, 0x4b, 0x4b, 0x48,
  331. 0x49, 0x48, 0x48, 0x49, 0x48, 0x4b, 0x10, 0x48,
  332. 0x48, 0x14, 0x4b, 0x48, 0x4b, 0x48, 0x48, 0x4b,
  333. 0x49, 0x48, 0x48, 0x49, 0x48, 0x4b, 0x18, 0x48,
  334. 0x48, 0x1c, 0x4b, 0x48, 0x4b, 0x48, 0x48, 0x4b,
  335. 0x4a, 0x0c, 0x09, 0x48, 0x0e, 0x48, 0x48, 0x4b,
  336. 0x0b, 0x48, 0x48, 0x4b, 0x48, 0x4b, 0x4b, 0x4a
  337. };
  338. static char *syndrome_unknown = "<Unknown>";
  339. static void spitfire_log_udb_syndrome(unsigned long afar, unsigned long udbh, unsigned long udbl, unsigned long bit)
  340. {
  341. unsigned short scode;
  342. char memmod_str[64], *p;
  343. if (udbl & bit) {
  344. scode = ecc_syndrome_table[udbl & 0xff];
  345. if (prom_getunumber(scode, afar,
  346. memmod_str, sizeof(memmod_str)) == -1)
  347. p = syndrome_unknown;
  348. else
  349. p = memmod_str;
  350. printk(KERN_WARNING "CPU[%d]: UDBL Syndrome[%x] "
  351. "Memory Module \"%s\"\n",
  352. smp_processor_id(), scode, p);
  353. }
  354. if (udbh & bit) {
  355. scode = ecc_syndrome_table[udbh & 0xff];
  356. if (prom_getunumber(scode, afar,
  357. memmod_str, sizeof(memmod_str)) == -1)
  358. p = syndrome_unknown;
  359. else
  360. p = memmod_str;
  361. printk(KERN_WARNING "CPU[%d]: UDBH Syndrome[%x] "
  362. "Memory Module \"%s\"\n",
  363. smp_processor_id(), scode, p);
  364. }
  365. }
  366. static void spitfire_cee_log(unsigned long afsr, unsigned long afar, unsigned long udbh, unsigned long udbl, int tl1, struct pt_regs *regs)
  367. {
  368. printk(KERN_WARNING "CPU[%d]: Correctable ECC Error "
  369. "AFSR[%lx] AFAR[%016lx] UDBL[%lx] UDBH[%lx] TL>1[%d]\n",
  370. smp_processor_id(), afsr, afar, udbl, udbh, tl1);
  371. spitfire_log_udb_syndrome(afar, udbh, udbl, UDBE_CE);
  372. /* We always log it, even if someone is listening for this
  373. * trap.
  374. */
  375. notify_die(DIE_TRAP, "Correctable ECC Error", regs,
  376. 0, TRAP_TYPE_CEE, SIGTRAP);
  377. /* The Correctable ECC Error trap does not disable I/D caches. So
  378. * we only have to restore the ESTATE Error Enable register.
  379. */
  380. spitfire_enable_estate_errors();
  381. }
  382. static void spitfire_ue_log(unsigned long afsr, unsigned long afar, unsigned long udbh, unsigned long udbl, unsigned long tt, int tl1, struct pt_regs *regs)
  383. {
  384. siginfo_t info;
  385. printk(KERN_WARNING "CPU[%d]: Uncorrectable Error AFSR[%lx] "
  386. "AFAR[%lx] UDBL[%lx] UDBH[%ld] TT[%lx] TL>1[%d]\n",
  387. smp_processor_id(), afsr, afar, udbl, udbh, tt, tl1);
  388. /* XXX add more human friendly logging of the error status
  389. * XXX as is implemented for cheetah
  390. */
  391. spitfire_log_udb_syndrome(afar, udbh, udbl, UDBE_UE);
  392. /* We always log it, even if someone is listening for this
  393. * trap.
  394. */
  395. notify_die(DIE_TRAP, "Uncorrectable Error", regs,
  396. 0, tt, SIGTRAP);
  397. if (regs->tstate & TSTATE_PRIV) {
  398. if (tl1)
  399. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  400. die_if_kernel("UE", regs);
  401. }
  402. /* XXX need more intelligent processing here, such as is implemented
  403. * XXX for cheetah errors, in fact if the E-cache still holds the
  404. * XXX line with bad parity this will loop
  405. */
  406. spitfire_clean_and_reenable_l1_caches();
  407. spitfire_enable_estate_errors();
  408. if (test_thread_flag(TIF_32BIT)) {
  409. regs->tpc &= 0xffffffff;
  410. regs->tnpc &= 0xffffffff;
  411. }
  412. info.si_signo = SIGBUS;
  413. info.si_errno = 0;
  414. info.si_code = BUS_OBJERR;
  415. info.si_addr = (void *)0;
  416. info.si_trapno = 0;
  417. force_sig_info(SIGBUS, &info, current);
  418. }
  419. void spitfire_access_error(struct pt_regs *regs, unsigned long status_encoded, unsigned long afar)
  420. {
  421. unsigned long afsr, tt, udbh, udbl;
  422. int tl1;
  423. afsr = (status_encoded & SFSTAT_AFSR_MASK) >> SFSTAT_AFSR_SHIFT;
  424. tt = (status_encoded & SFSTAT_TRAP_TYPE) >> SFSTAT_TRAP_TYPE_SHIFT;
  425. tl1 = (status_encoded & SFSTAT_TL_GT_ONE) ? 1 : 0;
  426. udbl = (status_encoded & SFSTAT_UDBL_MASK) >> SFSTAT_UDBL_SHIFT;
  427. udbh = (status_encoded & SFSTAT_UDBH_MASK) >> SFSTAT_UDBH_SHIFT;
  428. #ifdef CONFIG_PCI
  429. if (tt == TRAP_TYPE_DAE &&
  430. pci_poke_in_progress && pci_poke_cpu == smp_processor_id()) {
  431. spitfire_clean_and_reenable_l1_caches();
  432. spitfire_enable_estate_errors();
  433. pci_poke_faulted = 1;
  434. regs->tnpc = regs->tpc + 4;
  435. return;
  436. }
  437. #endif
  438. if (afsr & SFAFSR_UE)
  439. spitfire_ue_log(afsr, afar, udbh, udbl, tt, tl1, regs);
  440. if (tt == TRAP_TYPE_CEE) {
  441. /* Handle the case where we took a CEE trap, but ACK'd
  442. * only the UE state in the UDB error registers.
  443. */
  444. if (afsr & SFAFSR_UE) {
  445. if (udbh & UDBE_CE) {
  446. __asm__ __volatile__(
  447. "stxa %0, [%1] %2\n\t"
  448. "membar #Sync"
  449. : /* no outputs */
  450. : "r" (udbh & UDBE_CE),
  451. "r" (0x0), "i" (ASI_UDB_ERROR_W));
  452. }
  453. if (udbl & UDBE_CE) {
  454. __asm__ __volatile__(
  455. "stxa %0, [%1] %2\n\t"
  456. "membar #Sync"
  457. : /* no outputs */
  458. : "r" (udbl & UDBE_CE),
  459. "r" (0x18), "i" (ASI_UDB_ERROR_W));
  460. }
  461. }
  462. spitfire_cee_log(afsr, afar, udbh, udbl, tl1, regs);
  463. }
  464. }
  465. int cheetah_pcache_forced_on;
  466. void cheetah_enable_pcache(void)
  467. {
  468. unsigned long dcr;
  469. printk("CHEETAH: Enabling P-Cache on cpu %d.\n",
  470. smp_processor_id());
  471. __asm__ __volatile__("ldxa [%%g0] %1, %0"
  472. : "=r" (dcr)
  473. : "i" (ASI_DCU_CONTROL_REG));
  474. dcr |= (DCU_PE | DCU_HPE | DCU_SPE | DCU_SL);
  475. __asm__ __volatile__("stxa %0, [%%g0] %1\n\t"
  476. "membar #Sync"
  477. : /* no outputs */
  478. : "r" (dcr), "i" (ASI_DCU_CONTROL_REG));
  479. }
  480. /* Cheetah error trap handling. */
  481. static unsigned long ecache_flush_physbase;
  482. static unsigned long ecache_flush_linesize;
  483. static unsigned long ecache_flush_size;
  484. /* WARNING: The error trap handlers in assembly know the precise
  485. * layout of the following structure.
  486. *
  487. * C-level handlers below use this information to log the error
  488. * and then determine how to recover (if possible).
  489. */
  490. struct cheetah_err_info {
  491. /*0x00*/u64 afsr;
  492. /*0x08*/u64 afar;
  493. /* D-cache state */
  494. /*0x10*/u64 dcache_data[4]; /* The actual data */
  495. /*0x30*/u64 dcache_index; /* D-cache index */
  496. /*0x38*/u64 dcache_tag; /* D-cache tag/valid */
  497. /*0x40*/u64 dcache_utag; /* D-cache microtag */
  498. /*0x48*/u64 dcache_stag; /* D-cache snooptag */
  499. /* I-cache state */
  500. /*0x50*/u64 icache_data[8]; /* The actual insns + predecode */
  501. /*0x90*/u64 icache_index; /* I-cache index */
  502. /*0x98*/u64 icache_tag; /* I-cache phys tag */
  503. /*0xa0*/u64 icache_utag; /* I-cache microtag */
  504. /*0xa8*/u64 icache_stag; /* I-cache snooptag */
  505. /*0xb0*/u64 icache_upper; /* I-cache upper-tag */
  506. /*0xb8*/u64 icache_lower; /* I-cache lower-tag */
  507. /* E-cache state */
  508. /*0xc0*/u64 ecache_data[4]; /* 32 bytes from staging registers */
  509. /*0xe0*/u64 ecache_index; /* E-cache index */
  510. /*0xe8*/u64 ecache_tag; /* E-cache tag/state */
  511. /*0xf0*/u64 __pad[32 - 30];
  512. };
  513. #define CHAFSR_INVALID ((u64)-1L)
  514. /* This table is ordered in priority of errors and matches the
  515. * AFAR overwrite policy as well.
  516. */
  517. struct afsr_error_table {
  518. unsigned long mask;
  519. const char *name;
  520. };
  521. static const char CHAFSR_PERR_msg[] =
  522. "System interface protocol error";
  523. static const char CHAFSR_IERR_msg[] =
  524. "Internal processor error";
  525. static const char CHAFSR_ISAP_msg[] =
  526. "System request parity error on incoming addresss";
  527. static const char CHAFSR_UCU_msg[] =
  528. "Uncorrectable E-cache ECC error for ifetch/data";
  529. static const char CHAFSR_UCC_msg[] =
  530. "SW Correctable E-cache ECC error for ifetch/data";
  531. static const char CHAFSR_UE_msg[] =
  532. "Uncorrectable system bus data ECC error for read";
  533. static const char CHAFSR_EDU_msg[] =
  534. "Uncorrectable E-cache ECC error for stmerge/blkld";
  535. static const char CHAFSR_EMU_msg[] =
  536. "Uncorrectable system bus MTAG error";
  537. static const char CHAFSR_WDU_msg[] =
  538. "Uncorrectable E-cache ECC error for writeback";
  539. static const char CHAFSR_CPU_msg[] =
  540. "Uncorrectable ECC error for copyout";
  541. static const char CHAFSR_CE_msg[] =
  542. "HW corrected system bus data ECC error for read";
  543. static const char CHAFSR_EDC_msg[] =
  544. "HW corrected E-cache ECC error for stmerge/blkld";
  545. static const char CHAFSR_EMC_msg[] =
  546. "HW corrected system bus MTAG ECC error";
  547. static const char CHAFSR_WDC_msg[] =
  548. "HW corrected E-cache ECC error for writeback";
  549. static const char CHAFSR_CPC_msg[] =
  550. "HW corrected ECC error for copyout";
  551. static const char CHAFSR_TO_msg[] =
  552. "Unmapped error from system bus";
  553. static const char CHAFSR_BERR_msg[] =
  554. "Bus error response from system bus";
  555. static const char CHAFSR_IVC_msg[] =
  556. "HW corrected system bus data ECC error for ivec read";
  557. static const char CHAFSR_IVU_msg[] =
  558. "Uncorrectable system bus data ECC error for ivec read";
  559. static struct afsr_error_table __cheetah_error_table[] = {
  560. { CHAFSR_PERR, CHAFSR_PERR_msg },
  561. { CHAFSR_IERR, CHAFSR_IERR_msg },
  562. { CHAFSR_ISAP, CHAFSR_ISAP_msg },
  563. { CHAFSR_UCU, CHAFSR_UCU_msg },
  564. { CHAFSR_UCC, CHAFSR_UCC_msg },
  565. { CHAFSR_UE, CHAFSR_UE_msg },
  566. { CHAFSR_EDU, CHAFSR_EDU_msg },
  567. { CHAFSR_EMU, CHAFSR_EMU_msg },
  568. { CHAFSR_WDU, CHAFSR_WDU_msg },
  569. { CHAFSR_CPU, CHAFSR_CPU_msg },
  570. { CHAFSR_CE, CHAFSR_CE_msg },
  571. { CHAFSR_EDC, CHAFSR_EDC_msg },
  572. { CHAFSR_EMC, CHAFSR_EMC_msg },
  573. { CHAFSR_WDC, CHAFSR_WDC_msg },
  574. { CHAFSR_CPC, CHAFSR_CPC_msg },
  575. { CHAFSR_TO, CHAFSR_TO_msg },
  576. { CHAFSR_BERR, CHAFSR_BERR_msg },
  577. /* These two do not update the AFAR. */
  578. { CHAFSR_IVC, CHAFSR_IVC_msg },
  579. { CHAFSR_IVU, CHAFSR_IVU_msg },
  580. { 0, NULL },
  581. };
  582. static const char CHPAFSR_DTO_msg[] =
  583. "System bus unmapped error for prefetch/storequeue-read";
  584. static const char CHPAFSR_DBERR_msg[] =
  585. "System bus error for prefetch/storequeue-read";
  586. static const char CHPAFSR_THCE_msg[] =
  587. "Hardware corrected E-cache Tag ECC error";
  588. static const char CHPAFSR_TSCE_msg[] =
  589. "SW handled correctable E-cache Tag ECC error";
  590. static const char CHPAFSR_TUE_msg[] =
  591. "Uncorrectable E-cache Tag ECC error";
  592. static const char CHPAFSR_DUE_msg[] =
  593. "System bus uncorrectable data ECC error due to prefetch/store-fill";
  594. static struct afsr_error_table __cheetah_plus_error_table[] = {
  595. { CHAFSR_PERR, CHAFSR_PERR_msg },
  596. { CHAFSR_IERR, CHAFSR_IERR_msg },
  597. { CHAFSR_ISAP, CHAFSR_ISAP_msg },
  598. { CHAFSR_UCU, CHAFSR_UCU_msg },
  599. { CHAFSR_UCC, CHAFSR_UCC_msg },
  600. { CHAFSR_UE, CHAFSR_UE_msg },
  601. { CHAFSR_EDU, CHAFSR_EDU_msg },
  602. { CHAFSR_EMU, CHAFSR_EMU_msg },
  603. { CHAFSR_WDU, CHAFSR_WDU_msg },
  604. { CHAFSR_CPU, CHAFSR_CPU_msg },
  605. { CHAFSR_CE, CHAFSR_CE_msg },
  606. { CHAFSR_EDC, CHAFSR_EDC_msg },
  607. { CHAFSR_EMC, CHAFSR_EMC_msg },
  608. { CHAFSR_WDC, CHAFSR_WDC_msg },
  609. { CHAFSR_CPC, CHAFSR_CPC_msg },
  610. { CHAFSR_TO, CHAFSR_TO_msg },
  611. { CHAFSR_BERR, CHAFSR_BERR_msg },
  612. { CHPAFSR_DTO, CHPAFSR_DTO_msg },
  613. { CHPAFSR_DBERR, CHPAFSR_DBERR_msg },
  614. { CHPAFSR_THCE, CHPAFSR_THCE_msg },
  615. { CHPAFSR_TSCE, CHPAFSR_TSCE_msg },
  616. { CHPAFSR_TUE, CHPAFSR_TUE_msg },
  617. { CHPAFSR_DUE, CHPAFSR_DUE_msg },
  618. /* These two do not update the AFAR. */
  619. { CHAFSR_IVC, CHAFSR_IVC_msg },
  620. { CHAFSR_IVU, CHAFSR_IVU_msg },
  621. { 0, NULL },
  622. };
  623. static const char JPAFSR_JETO_msg[] =
  624. "System interface protocol error, hw timeout caused";
  625. static const char JPAFSR_SCE_msg[] =
  626. "Parity error on system snoop results";
  627. static const char JPAFSR_JEIC_msg[] =
  628. "System interface protocol error, illegal command detected";
  629. static const char JPAFSR_JEIT_msg[] =
  630. "System interface protocol error, illegal ADTYPE detected";
  631. static const char JPAFSR_OM_msg[] =
  632. "Out of range memory error has occurred";
  633. static const char JPAFSR_ETP_msg[] =
  634. "Parity error on L2 cache tag SRAM";
  635. static const char JPAFSR_UMS_msg[] =
  636. "Error due to unsupported store";
  637. static const char JPAFSR_RUE_msg[] =
  638. "Uncorrectable ECC error from remote cache/memory";
  639. static const char JPAFSR_RCE_msg[] =
  640. "Correctable ECC error from remote cache/memory";
  641. static const char JPAFSR_BP_msg[] =
  642. "JBUS parity error on returned read data";
  643. static const char JPAFSR_WBP_msg[] =
  644. "JBUS parity error on data for writeback or block store";
  645. static const char JPAFSR_FRC_msg[] =
  646. "Foreign read to DRAM incurring correctable ECC error";
  647. static const char JPAFSR_FRU_msg[] =
  648. "Foreign read to DRAM incurring uncorrectable ECC error";
  649. static struct afsr_error_table __jalapeno_error_table[] = {
  650. { JPAFSR_JETO, JPAFSR_JETO_msg },
  651. { JPAFSR_SCE, JPAFSR_SCE_msg },
  652. { JPAFSR_JEIC, JPAFSR_JEIC_msg },
  653. { JPAFSR_JEIT, JPAFSR_JEIT_msg },
  654. { CHAFSR_PERR, CHAFSR_PERR_msg },
  655. { CHAFSR_IERR, CHAFSR_IERR_msg },
  656. { CHAFSR_ISAP, CHAFSR_ISAP_msg },
  657. { CHAFSR_UCU, CHAFSR_UCU_msg },
  658. { CHAFSR_UCC, CHAFSR_UCC_msg },
  659. { CHAFSR_UE, CHAFSR_UE_msg },
  660. { CHAFSR_EDU, CHAFSR_EDU_msg },
  661. { JPAFSR_OM, JPAFSR_OM_msg },
  662. { CHAFSR_WDU, CHAFSR_WDU_msg },
  663. { CHAFSR_CPU, CHAFSR_CPU_msg },
  664. { CHAFSR_CE, CHAFSR_CE_msg },
  665. { CHAFSR_EDC, CHAFSR_EDC_msg },
  666. { JPAFSR_ETP, JPAFSR_ETP_msg },
  667. { CHAFSR_WDC, CHAFSR_WDC_msg },
  668. { CHAFSR_CPC, CHAFSR_CPC_msg },
  669. { CHAFSR_TO, CHAFSR_TO_msg },
  670. { CHAFSR_BERR, CHAFSR_BERR_msg },
  671. { JPAFSR_UMS, JPAFSR_UMS_msg },
  672. { JPAFSR_RUE, JPAFSR_RUE_msg },
  673. { JPAFSR_RCE, JPAFSR_RCE_msg },
  674. { JPAFSR_BP, JPAFSR_BP_msg },
  675. { JPAFSR_WBP, JPAFSR_WBP_msg },
  676. { JPAFSR_FRC, JPAFSR_FRC_msg },
  677. { JPAFSR_FRU, JPAFSR_FRU_msg },
  678. /* These two do not update the AFAR. */
  679. { CHAFSR_IVU, CHAFSR_IVU_msg },
  680. { 0, NULL },
  681. };
  682. static struct afsr_error_table *cheetah_error_table;
  683. static unsigned long cheetah_afsr_errors;
  684. /* This is allocated at boot time based upon the largest hardware
  685. * cpu ID in the system. We allocate two entries per cpu, one for
  686. * TL==0 logging and one for TL >= 1 logging.
  687. */
  688. struct cheetah_err_info *cheetah_error_log;
  689. static __inline__ struct cheetah_err_info *cheetah_get_error_log(unsigned long afsr)
  690. {
  691. struct cheetah_err_info *p;
  692. int cpu = smp_processor_id();
  693. if (!cheetah_error_log)
  694. return NULL;
  695. p = cheetah_error_log + (cpu * 2);
  696. if ((afsr & CHAFSR_TL1) != 0UL)
  697. p++;
  698. return p;
  699. }
  700. extern unsigned int tl0_icpe[], tl1_icpe[];
  701. extern unsigned int tl0_dcpe[], tl1_dcpe[];
  702. extern unsigned int tl0_fecc[], tl1_fecc[];
  703. extern unsigned int tl0_cee[], tl1_cee[];
  704. extern unsigned int tl0_iae[], tl1_iae[];
  705. extern unsigned int tl0_dae[], tl1_dae[];
  706. extern unsigned int cheetah_plus_icpe_trap_vector[], cheetah_plus_icpe_trap_vector_tl1[];
  707. extern unsigned int cheetah_plus_dcpe_trap_vector[], cheetah_plus_dcpe_trap_vector_tl1[];
  708. extern unsigned int cheetah_fecc_trap_vector[], cheetah_fecc_trap_vector_tl1[];
  709. extern unsigned int cheetah_cee_trap_vector[], cheetah_cee_trap_vector_tl1[];
  710. extern unsigned int cheetah_deferred_trap_vector[], cheetah_deferred_trap_vector_tl1[];
  711. void __init cheetah_ecache_flush_init(void)
  712. {
  713. unsigned long largest_size, smallest_linesize, order, ver;
  714. struct device_node *dp;
  715. int i, instance, sz;
  716. /* Scan all cpu device tree nodes, note two values:
  717. * 1) largest E-cache size
  718. * 2) smallest E-cache line size
  719. */
  720. largest_size = 0UL;
  721. smallest_linesize = ~0UL;
  722. instance = 0;
  723. while (!cpu_find_by_instance(instance, &dp, NULL)) {
  724. unsigned long val;
  725. val = of_getintprop_default(dp, "ecache-size",
  726. (2 * 1024 * 1024));
  727. if (val > largest_size)
  728. largest_size = val;
  729. val = of_getintprop_default(dp, "ecache-line-size", 64);
  730. if (val < smallest_linesize)
  731. smallest_linesize = val;
  732. instance++;
  733. }
  734. if (largest_size == 0UL || smallest_linesize == ~0UL) {
  735. prom_printf("cheetah_ecache_flush_init: Cannot probe cpu E-cache "
  736. "parameters.\n");
  737. prom_halt();
  738. }
  739. ecache_flush_size = (2 * largest_size);
  740. ecache_flush_linesize = smallest_linesize;
  741. ecache_flush_physbase = find_ecache_flush_span(ecache_flush_size);
  742. if (ecache_flush_physbase == ~0UL) {
  743. prom_printf("cheetah_ecache_flush_init: Cannot find %d byte "
  744. "contiguous physical memory.\n",
  745. ecache_flush_size);
  746. prom_halt();
  747. }
  748. /* Now allocate error trap reporting scoreboard. */
  749. sz = NR_CPUS * (2 * sizeof(struct cheetah_err_info));
  750. for (order = 0; order < MAX_ORDER; order++) {
  751. if ((PAGE_SIZE << order) >= sz)
  752. break;
  753. }
  754. cheetah_error_log = (struct cheetah_err_info *)
  755. __get_free_pages(GFP_KERNEL, order);
  756. if (!cheetah_error_log) {
  757. prom_printf("cheetah_ecache_flush_init: Failed to allocate "
  758. "error logging scoreboard (%d bytes).\n", sz);
  759. prom_halt();
  760. }
  761. memset(cheetah_error_log, 0, PAGE_SIZE << order);
  762. /* Mark all AFSRs as invalid so that the trap handler will
  763. * log new new information there.
  764. */
  765. for (i = 0; i < 2 * NR_CPUS; i++)
  766. cheetah_error_log[i].afsr = CHAFSR_INVALID;
  767. __asm__ ("rdpr %%ver, %0" : "=r" (ver));
  768. if ((ver >> 32) == __JALAPENO_ID ||
  769. (ver >> 32) == __SERRANO_ID) {
  770. cheetah_error_table = &__jalapeno_error_table[0];
  771. cheetah_afsr_errors = JPAFSR_ERRORS;
  772. } else if ((ver >> 32) == 0x003e0015) {
  773. cheetah_error_table = &__cheetah_plus_error_table[0];
  774. cheetah_afsr_errors = CHPAFSR_ERRORS;
  775. } else {
  776. cheetah_error_table = &__cheetah_error_table[0];
  777. cheetah_afsr_errors = CHAFSR_ERRORS;
  778. }
  779. /* Now patch trap tables. */
  780. memcpy(tl0_fecc, cheetah_fecc_trap_vector, (8 * 4));
  781. memcpy(tl1_fecc, cheetah_fecc_trap_vector_tl1, (8 * 4));
  782. memcpy(tl0_cee, cheetah_cee_trap_vector, (8 * 4));
  783. memcpy(tl1_cee, cheetah_cee_trap_vector_tl1, (8 * 4));
  784. memcpy(tl0_iae, cheetah_deferred_trap_vector, (8 * 4));
  785. memcpy(tl1_iae, cheetah_deferred_trap_vector_tl1, (8 * 4));
  786. memcpy(tl0_dae, cheetah_deferred_trap_vector, (8 * 4));
  787. memcpy(tl1_dae, cheetah_deferred_trap_vector_tl1, (8 * 4));
  788. if (tlb_type == cheetah_plus) {
  789. memcpy(tl0_dcpe, cheetah_plus_dcpe_trap_vector, (8 * 4));
  790. memcpy(tl1_dcpe, cheetah_plus_dcpe_trap_vector_tl1, (8 * 4));
  791. memcpy(tl0_icpe, cheetah_plus_icpe_trap_vector, (8 * 4));
  792. memcpy(tl1_icpe, cheetah_plus_icpe_trap_vector_tl1, (8 * 4));
  793. }
  794. flushi(PAGE_OFFSET);
  795. }
  796. static void cheetah_flush_ecache(void)
  797. {
  798. unsigned long flush_base = ecache_flush_physbase;
  799. unsigned long flush_linesize = ecache_flush_linesize;
  800. unsigned long flush_size = ecache_flush_size;
  801. __asm__ __volatile__("1: subcc %0, %4, %0\n\t"
  802. " bne,pt %%xcc, 1b\n\t"
  803. " ldxa [%2 + %0] %3, %%g0\n\t"
  804. : "=&r" (flush_size)
  805. : "0" (flush_size), "r" (flush_base),
  806. "i" (ASI_PHYS_USE_EC), "r" (flush_linesize));
  807. }
  808. static void cheetah_flush_ecache_line(unsigned long physaddr)
  809. {
  810. unsigned long alias;
  811. physaddr &= ~(8UL - 1UL);
  812. physaddr = (ecache_flush_physbase +
  813. (physaddr & ((ecache_flush_size>>1UL) - 1UL)));
  814. alias = physaddr + (ecache_flush_size >> 1UL);
  815. __asm__ __volatile__("ldxa [%0] %2, %%g0\n\t"
  816. "ldxa [%1] %2, %%g0\n\t"
  817. "membar #Sync"
  818. : /* no outputs */
  819. : "r" (physaddr), "r" (alias),
  820. "i" (ASI_PHYS_USE_EC));
  821. }
  822. /* Unfortunately, the diagnostic access to the I-cache tags we need to
  823. * use to clear the thing interferes with I-cache coherency transactions.
  824. *
  825. * So we must only flush the I-cache when it is disabled.
  826. */
  827. static void __cheetah_flush_icache(void)
  828. {
  829. unsigned int icache_size, icache_line_size;
  830. unsigned long addr;
  831. icache_size = local_cpu_data().icache_size;
  832. icache_line_size = local_cpu_data().icache_line_size;
  833. /* Clear the valid bits in all the tags. */
  834. for (addr = 0; addr < icache_size; addr += icache_line_size) {
  835. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  836. "membar #Sync"
  837. : /* no outputs */
  838. : "r" (addr | (2 << 3)),
  839. "i" (ASI_IC_TAG));
  840. }
  841. }
  842. static void cheetah_flush_icache(void)
  843. {
  844. unsigned long dcu_save;
  845. /* Save current DCU, disable I-cache. */
  846. __asm__ __volatile__("ldxa [%%g0] %1, %0\n\t"
  847. "or %0, %2, %%g1\n\t"
  848. "stxa %%g1, [%%g0] %1\n\t"
  849. "membar #Sync"
  850. : "=r" (dcu_save)
  851. : "i" (ASI_DCU_CONTROL_REG), "i" (DCU_IC)
  852. : "g1");
  853. __cheetah_flush_icache();
  854. /* Restore DCU register */
  855. __asm__ __volatile__("stxa %0, [%%g0] %1\n\t"
  856. "membar #Sync"
  857. : /* no outputs */
  858. : "r" (dcu_save), "i" (ASI_DCU_CONTROL_REG));
  859. }
  860. static void cheetah_flush_dcache(void)
  861. {
  862. unsigned int dcache_size, dcache_line_size;
  863. unsigned long addr;
  864. dcache_size = local_cpu_data().dcache_size;
  865. dcache_line_size = local_cpu_data().dcache_line_size;
  866. for (addr = 0; addr < dcache_size; addr += dcache_line_size) {
  867. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  868. "membar #Sync"
  869. : /* no outputs */
  870. : "r" (addr), "i" (ASI_DCACHE_TAG));
  871. }
  872. }
  873. /* In order to make the even parity correct we must do two things.
  874. * First, we clear DC_data_parity and set DC_utag to an appropriate value.
  875. * Next, we clear out all 32-bytes of data for that line. Data of
  876. * all-zero + tag parity value of zero == correct parity.
  877. */
  878. static void cheetah_plus_zap_dcache_parity(void)
  879. {
  880. unsigned int dcache_size, dcache_line_size;
  881. unsigned long addr;
  882. dcache_size = local_cpu_data().dcache_size;
  883. dcache_line_size = local_cpu_data().dcache_line_size;
  884. for (addr = 0; addr < dcache_size; addr += dcache_line_size) {
  885. unsigned long tag = (addr >> 14);
  886. unsigned long line;
  887. __asm__ __volatile__("membar #Sync\n\t"
  888. "stxa %0, [%1] %2\n\t"
  889. "membar #Sync"
  890. : /* no outputs */
  891. : "r" (tag), "r" (addr),
  892. "i" (ASI_DCACHE_UTAG));
  893. for (line = addr; line < addr + dcache_line_size; line += 8)
  894. __asm__ __volatile__("membar #Sync\n\t"
  895. "stxa %%g0, [%0] %1\n\t"
  896. "membar #Sync"
  897. : /* no outputs */
  898. : "r" (line),
  899. "i" (ASI_DCACHE_DATA));
  900. }
  901. }
  902. /* Conversion tables used to frob Cheetah AFSR syndrome values into
  903. * something palatable to the memory controller driver get_unumber
  904. * routine.
  905. */
  906. #define MT0 137
  907. #define MT1 138
  908. #define MT2 139
  909. #define NONE 254
  910. #define MTC0 140
  911. #define MTC1 141
  912. #define MTC2 142
  913. #define MTC3 143
  914. #define C0 128
  915. #define C1 129
  916. #define C2 130
  917. #define C3 131
  918. #define C4 132
  919. #define C5 133
  920. #define C6 134
  921. #define C7 135
  922. #define C8 136
  923. #define M2 144
  924. #define M3 145
  925. #define M4 146
  926. #define M 147
  927. static unsigned char cheetah_ecc_syntab[] = {
  928. /*00*/NONE, C0, C1, M2, C2, M2, M3, 47, C3, M2, M2, 53, M2, 41, 29, M,
  929. /*01*/C4, M, M, 50, M2, 38, 25, M2, M2, 33, 24, M2, 11, M, M2, 16,
  930. /*02*/C5, M, M, 46, M2, 37, 19, M2, M, 31, 32, M, 7, M2, M2, 10,
  931. /*03*/M2, 40, 13, M2, 59, M, M2, 66, M, M2, M2, 0, M2, 67, 71, M,
  932. /*04*/C6, M, M, 43, M, 36, 18, M, M2, 49, 15, M, 63, M2, M2, 6,
  933. /*05*/M2, 44, 28, M2, M, M2, M2, 52, 68, M2, M2, 62, M2, M3, M3, M4,
  934. /*06*/M2, 26, 106, M2, 64, M, M2, 2, 120, M, M2, M3, M, M3, M3, M4,
  935. /*07*/116, M2, M2, M3, M2, M3, M, M4, M2, 58, 54, M2, M, M4, M4, M3,
  936. /*08*/C7, M2, M, 42, M, 35, 17, M2, M, 45, 14, M2, 21, M2, M2, 5,
  937. /*09*/M, 27, M, M, 99, M, M, 3, 114, M2, M2, 20, M2, M3, M3, M,
  938. /*0a*/M2, 23, 113, M2, 112, M2, M, 51, 95, M, M2, M3, M2, M3, M3, M2,
  939. /*0b*/103, M, M2, M3, M2, M3, M3, M4, M2, 48, M, M, 73, M2, M, M3,
  940. /*0c*/M2, 22, 110, M2, 109, M2, M, 9, 108, M2, M, M3, M2, M3, M3, M,
  941. /*0d*/102, M2, M, M, M2, M3, M3, M, M2, M3, M3, M2, M, M4, M, M3,
  942. /*0e*/98, M, M2, M3, M2, M, M3, M4, M2, M3, M3, M4, M3, M, M, M,
  943. /*0f*/M2, M3, M3, M, M3, M, M, M, 56, M4, M, M3, M4, M, M, M,
  944. /*10*/C8, M, M2, 39, M, 34, 105, M2, M, 30, 104, M, 101, M, M, 4,
  945. /*11*/M, M, 100, M, 83, M, M2, 12, 87, M, M, 57, M2, M, M3, M,
  946. /*12*/M2, 97, 82, M2, 78, M2, M2, 1, 96, M, M, M, M, M, M3, M2,
  947. /*13*/94, M, M2, M3, M2, M, M3, M, M2, M, 79, M, 69, M, M4, M,
  948. /*14*/M2, 93, 92, M, 91, M, M2, 8, 90, M2, M2, M, M, M, M, M4,
  949. /*15*/89, M, M, M3, M2, M3, M3, M, M, M, M3, M2, M3, M2, M, M3,
  950. /*16*/86, M, M2, M3, M2, M, M3, M, M2, M, M3, M, M3, M, M, M3,
  951. /*17*/M, M, M3, M2, M3, M2, M4, M, 60, M, M2, M3, M4, M, M, M2,
  952. /*18*/M2, 88, 85, M2, 84, M, M2, 55, 81, M2, M2, M3, M2, M3, M3, M4,
  953. /*19*/77, M, M, M, M2, M3, M, M, M2, M3, M3, M4, M3, M2, M, M,
  954. /*1a*/74, M, M2, M3, M, M, M3, M, M, M, M3, M, M3, M, M4, M3,
  955. /*1b*/M2, 70, 107, M4, 65, M2, M2, M, 127, M, M, M, M2, M3, M3, M,
  956. /*1c*/80, M2, M2, 72, M, 119, 118, M, M2, 126, 76, M, 125, M, M4, M3,
  957. /*1d*/M2, 115, 124, M, 75, M, M, M3, 61, M, M4, M, M4, M, M, M,
  958. /*1e*/M, 123, 122, M4, 121, M4, M, M3, 117, M2, M2, M3, M4, M3, M, M,
  959. /*1f*/111, M, M, M, M4, M3, M3, M, M, M, M3, M, M3, M2, M, M
  960. };
  961. static unsigned char cheetah_mtag_syntab[] = {
  962. NONE, MTC0,
  963. MTC1, NONE,
  964. MTC2, NONE,
  965. NONE, MT0,
  966. MTC3, NONE,
  967. NONE, MT1,
  968. NONE, MT2,
  969. NONE, NONE
  970. };
  971. /* Return the highest priority error conditon mentioned. */
  972. static __inline__ unsigned long cheetah_get_hipri(unsigned long afsr)
  973. {
  974. unsigned long tmp = 0;
  975. int i;
  976. for (i = 0; cheetah_error_table[i].mask; i++) {
  977. if ((tmp = (afsr & cheetah_error_table[i].mask)) != 0UL)
  978. return tmp;
  979. }
  980. return tmp;
  981. }
  982. static const char *cheetah_get_string(unsigned long bit)
  983. {
  984. int i;
  985. for (i = 0; cheetah_error_table[i].mask; i++) {
  986. if ((bit & cheetah_error_table[i].mask) != 0UL)
  987. return cheetah_error_table[i].name;
  988. }
  989. return "???";
  990. }
  991. extern int chmc_getunumber(int, unsigned long, char *, int);
  992. static void cheetah_log_errors(struct pt_regs *regs, struct cheetah_err_info *info,
  993. unsigned long afsr, unsigned long afar, int recoverable)
  994. {
  995. unsigned long hipri;
  996. char unum[256];
  997. printk("%s" "ERROR(%d): Cheetah error trap taken afsr[%016lx] afar[%016lx] TL1(%d)\n",
  998. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  999. afsr, afar,
  1000. (afsr & CHAFSR_TL1) ? 1 : 0);
  1001. printk("%s" "ERROR(%d): TPC[%lx] TNPC[%lx] O7[%lx] TSTATE[%lx]\n",
  1002. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1003. regs->tpc, regs->tnpc, regs->u_regs[UREG_I7], regs->tstate);
  1004. printk("%s" "ERROR(%d): ",
  1005. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id());
  1006. print_symbol("TPC<%s>\n", regs->tpc);
  1007. printk("%s" "ERROR(%d): M_SYND(%lx), E_SYND(%lx)%s%s\n",
  1008. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1009. (afsr & CHAFSR_M_SYNDROME) >> CHAFSR_M_SYNDROME_SHIFT,
  1010. (afsr & CHAFSR_E_SYNDROME) >> CHAFSR_E_SYNDROME_SHIFT,
  1011. (afsr & CHAFSR_ME) ? ", Multiple Errors" : "",
  1012. (afsr & CHAFSR_PRIV) ? ", Privileged" : "");
  1013. hipri = cheetah_get_hipri(afsr);
  1014. printk("%s" "ERROR(%d): Highest priority error (%016lx) \"%s\"\n",
  1015. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1016. hipri, cheetah_get_string(hipri));
  1017. /* Try to get unumber if relevant. */
  1018. #define ESYND_ERRORS (CHAFSR_IVC | CHAFSR_IVU | \
  1019. CHAFSR_CPC | CHAFSR_CPU | \
  1020. CHAFSR_UE | CHAFSR_CE | \
  1021. CHAFSR_EDC | CHAFSR_EDU | \
  1022. CHAFSR_UCC | CHAFSR_UCU | \
  1023. CHAFSR_WDU | CHAFSR_WDC)
  1024. #define MSYND_ERRORS (CHAFSR_EMC | CHAFSR_EMU)
  1025. if (afsr & ESYND_ERRORS) {
  1026. int syndrome;
  1027. int ret;
  1028. syndrome = (afsr & CHAFSR_E_SYNDROME) >> CHAFSR_E_SYNDROME_SHIFT;
  1029. syndrome = cheetah_ecc_syntab[syndrome];
  1030. ret = chmc_getunumber(syndrome, afar, unum, sizeof(unum));
  1031. if (ret != -1)
  1032. printk("%s" "ERROR(%d): AFAR E-syndrome [%s]\n",
  1033. (recoverable ? KERN_WARNING : KERN_CRIT),
  1034. smp_processor_id(), unum);
  1035. } else if (afsr & MSYND_ERRORS) {
  1036. int syndrome;
  1037. int ret;
  1038. syndrome = (afsr & CHAFSR_M_SYNDROME) >> CHAFSR_M_SYNDROME_SHIFT;
  1039. syndrome = cheetah_mtag_syntab[syndrome];
  1040. ret = chmc_getunumber(syndrome, afar, unum, sizeof(unum));
  1041. if (ret != -1)
  1042. printk("%s" "ERROR(%d): AFAR M-syndrome [%s]\n",
  1043. (recoverable ? KERN_WARNING : KERN_CRIT),
  1044. smp_processor_id(), unum);
  1045. }
  1046. /* Now dump the cache snapshots. */
  1047. printk("%s" "ERROR(%d): D-cache idx[%x] tag[%016lx] utag[%016lx] stag[%016lx]\n",
  1048. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1049. (int) info->dcache_index,
  1050. info->dcache_tag,
  1051. info->dcache_utag,
  1052. info->dcache_stag);
  1053. printk("%s" "ERROR(%d): D-cache data0[%016lx] data1[%016lx] data2[%016lx] data3[%016lx]\n",
  1054. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1055. info->dcache_data[0],
  1056. info->dcache_data[1],
  1057. info->dcache_data[2],
  1058. info->dcache_data[3]);
  1059. printk("%s" "ERROR(%d): I-cache idx[%x] tag[%016lx] utag[%016lx] stag[%016lx] "
  1060. "u[%016lx] l[%016lx]\n",
  1061. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1062. (int) info->icache_index,
  1063. info->icache_tag,
  1064. info->icache_utag,
  1065. info->icache_stag,
  1066. info->icache_upper,
  1067. info->icache_lower);
  1068. printk("%s" "ERROR(%d): I-cache INSN0[%016lx] INSN1[%016lx] INSN2[%016lx] INSN3[%016lx]\n",
  1069. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1070. info->icache_data[0],
  1071. info->icache_data[1],
  1072. info->icache_data[2],
  1073. info->icache_data[3]);
  1074. printk("%s" "ERROR(%d): I-cache INSN4[%016lx] INSN5[%016lx] INSN6[%016lx] INSN7[%016lx]\n",
  1075. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1076. info->icache_data[4],
  1077. info->icache_data[5],
  1078. info->icache_data[6],
  1079. info->icache_data[7]);
  1080. printk("%s" "ERROR(%d): E-cache idx[%x] tag[%016lx]\n",
  1081. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1082. (int) info->ecache_index, info->ecache_tag);
  1083. printk("%s" "ERROR(%d): E-cache data0[%016lx] data1[%016lx] data2[%016lx] data3[%016lx]\n",
  1084. (recoverable ? KERN_WARNING : KERN_CRIT), smp_processor_id(),
  1085. info->ecache_data[0],
  1086. info->ecache_data[1],
  1087. info->ecache_data[2],
  1088. info->ecache_data[3]);
  1089. afsr = (afsr & ~hipri) & cheetah_afsr_errors;
  1090. while (afsr != 0UL) {
  1091. unsigned long bit = cheetah_get_hipri(afsr);
  1092. printk("%s" "ERROR: Multiple-error (%016lx) \"%s\"\n",
  1093. (recoverable ? KERN_WARNING : KERN_CRIT),
  1094. bit, cheetah_get_string(bit));
  1095. afsr &= ~bit;
  1096. }
  1097. if (!recoverable)
  1098. printk(KERN_CRIT "ERROR: This condition is not recoverable.\n");
  1099. }
  1100. static int cheetah_recheck_errors(struct cheetah_err_info *logp)
  1101. {
  1102. unsigned long afsr, afar;
  1103. int ret = 0;
  1104. __asm__ __volatile__("ldxa [%%g0] %1, %0\n\t"
  1105. : "=r" (afsr)
  1106. : "i" (ASI_AFSR));
  1107. if ((afsr & cheetah_afsr_errors) != 0) {
  1108. if (logp != NULL) {
  1109. __asm__ __volatile__("ldxa [%%g0] %1, %0\n\t"
  1110. : "=r" (afar)
  1111. : "i" (ASI_AFAR));
  1112. logp->afsr = afsr;
  1113. logp->afar = afar;
  1114. }
  1115. ret = 1;
  1116. }
  1117. __asm__ __volatile__("stxa %0, [%%g0] %1\n\t"
  1118. "membar #Sync\n\t"
  1119. : : "r" (afsr), "i" (ASI_AFSR));
  1120. return ret;
  1121. }
  1122. void cheetah_fecc_handler(struct pt_regs *regs, unsigned long afsr, unsigned long afar)
  1123. {
  1124. struct cheetah_err_info local_snapshot, *p;
  1125. int recoverable;
  1126. /* Flush E-cache */
  1127. cheetah_flush_ecache();
  1128. p = cheetah_get_error_log(afsr);
  1129. if (!p) {
  1130. prom_printf("ERROR: Early Fast-ECC error afsr[%016lx] afar[%016lx]\n",
  1131. afsr, afar);
  1132. prom_printf("ERROR: CPU(%d) TPC[%016lx] TNPC[%016lx] TSTATE[%016lx]\n",
  1133. smp_processor_id(), regs->tpc, regs->tnpc, regs->tstate);
  1134. prom_halt();
  1135. }
  1136. /* Grab snapshot of logged error. */
  1137. memcpy(&local_snapshot, p, sizeof(local_snapshot));
  1138. /* If the current trap snapshot does not match what the
  1139. * trap handler passed along into our args, big trouble.
  1140. * In such a case, mark the local copy as invalid.
  1141. *
  1142. * Else, it matches and we mark the afsr in the non-local
  1143. * copy as invalid so we may log new error traps there.
  1144. */
  1145. if (p->afsr != afsr || p->afar != afar)
  1146. local_snapshot.afsr = CHAFSR_INVALID;
  1147. else
  1148. p->afsr = CHAFSR_INVALID;
  1149. cheetah_flush_icache();
  1150. cheetah_flush_dcache();
  1151. /* Re-enable I-cache/D-cache */
  1152. __asm__ __volatile__("ldxa [%%g0] %0, %%g1\n\t"
  1153. "or %%g1, %1, %%g1\n\t"
  1154. "stxa %%g1, [%%g0] %0\n\t"
  1155. "membar #Sync"
  1156. : /* no outputs */
  1157. : "i" (ASI_DCU_CONTROL_REG),
  1158. "i" (DCU_DC | DCU_IC)
  1159. : "g1");
  1160. /* Re-enable error reporting */
  1161. __asm__ __volatile__("ldxa [%%g0] %0, %%g1\n\t"
  1162. "or %%g1, %1, %%g1\n\t"
  1163. "stxa %%g1, [%%g0] %0\n\t"
  1164. "membar #Sync"
  1165. : /* no outputs */
  1166. : "i" (ASI_ESTATE_ERROR_EN),
  1167. "i" (ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN)
  1168. : "g1");
  1169. /* Decide if we can continue after handling this trap and
  1170. * logging the error.
  1171. */
  1172. recoverable = 1;
  1173. if (afsr & (CHAFSR_PERR | CHAFSR_IERR | CHAFSR_ISAP))
  1174. recoverable = 0;
  1175. /* Re-check AFSR/AFAR. What we are looking for here is whether a new
  1176. * error was logged while we had error reporting traps disabled.
  1177. */
  1178. if (cheetah_recheck_errors(&local_snapshot)) {
  1179. unsigned long new_afsr = local_snapshot.afsr;
  1180. /* If we got a new asynchronous error, die... */
  1181. if (new_afsr & (CHAFSR_EMU | CHAFSR_EDU |
  1182. CHAFSR_WDU | CHAFSR_CPU |
  1183. CHAFSR_IVU | CHAFSR_UE |
  1184. CHAFSR_BERR | CHAFSR_TO))
  1185. recoverable = 0;
  1186. }
  1187. /* Log errors. */
  1188. cheetah_log_errors(regs, &local_snapshot, afsr, afar, recoverable);
  1189. if (!recoverable)
  1190. panic("Irrecoverable Fast-ECC error trap.\n");
  1191. /* Flush E-cache to kick the error trap handlers out. */
  1192. cheetah_flush_ecache();
  1193. }
  1194. /* Try to fix a correctable error by pushing the line out from
  1195. * the E-cache. Recheck error reporting registers to see if the
  1196. * problem is intermittent.
  1197. */
  1198. static int cheetah_fix_ce(unsigned long physaddr)
  1199. {
  1200. unsigned long orig_estate;
  1201. unsigned long alias1, alias2;
  1202. int ret;
  1203. /* Make sure correctable error traps are disabled. */
  1204. __asm__ __volatile__("ldxa [%%g0] %2, %0\n\t"
  1205. "andn %0, %1, %%g1\n\t"
  1206. "stxa %%g1, [%%g0] %2\n\t"
  1207. "membar #Sync"
  1208. : "=&r" (orig_estate)
  1209. : "i" (ESTATE_ERROR_CEEN),
  1210. "i" (ASI_ESTATE_ERROR_EN)
  1211. : "g1");
  1212. /* We calculate alias addresses that will force the
  1213. * cache line in question out of the E-cache. Then
  1214. * we bring it back in with an atomic instruction so
  1215. * that we get it in some modified/exclusive state,
  1216. * then we displace it again to try and get proper ECC
  1217. * pushed back into the system.
  1218. */
  1219. physaddr &= ~(8UL - 1UL);
  1220. alias1 = (ecache_flush_physbase +
  1221. (physaddr & ((ecache_flush_size >> 1) - 1)));
  1222. alias2 = alias1 + (ecache_flush_size >> 1);
  1223. __asm__ __volatile__("ldxa [%0] %3, %%g0\n\t"
  1224. "ldxa [%1] %3, %%g0\n\t"
  1225. "casxa [%2] %3, %%g0, %%g0\n\t"
  1226. "membar #StoreLoad | #StoreStore\n\t"
  1227. "ldxa [%0] %3, %%g0\n\t"
  1228. "ldxa [%1] %3, %%g0\n\t"
  1229. "membar #Sync"
  1230. : /* no outputs */
  1231. : "r" (alias1), "r" (alias2),
  1232. "r" (physaddr), "i" (ASI_PHYS_USE_EC));
  1233. /* Did that trigger another error? */
  1234. if (cheetah_recheck_errors(NULL)) {
  1235. /* Try one more time. */
  1236. __asm__ __volatile__("ldxa [%0] %1, %%g0\n\t"
  1237. "membar #Sync"
  1238. : : "r" (physaddr), "i" (ASI_PHYS_USE_EC));
  1239. if (cheetah_recheck_errors(NULL))
  1240. ret = 2;
  1241. else
  1242. ret = 1;
  1243. } else {
  1244. /* No new error, intermittent problem. */
  1245. ret = 0;
  1246. }
  1247. /* Restore error enables. */
  1248. __asm__ __volatile__("stxa %0, [%%g0] %1\n\t"
  1249. "membar #Sync"
  1250. : : "r" (orig_estate), "i" (ASI_ESTATE_ERROR_EN));
  1251. return ret;
  1252. }
  1253. /* Return non-zero if PADDR is a valid physical memory address. */
  1254. static int cheetah_check_main_memory(unsigned long paddr)
  1255. {
  1256. unsigned long vaddr = PAGE_OFFSET + paddr;
  1257. if (vaddr > (unsigned long) high_memory)
  1258. return 0;
  1259. return kern_addr_valid(vaddr);
  1260. }
  1261. void cheetah_cee_handler(struct pt_regs *regs, unsigned long afsr, unsigned long afar)
  1262. {
  1263. struct cheetah_err_info local_snapshot, *p;
  1264. int recoverable, is_memory;
  1265. p = cheetah_get_error_log(afsr);
  1266. if (!p) {
  1267. prom_printf("ERROR: Early CEE error afsr[%016lx] afar[%016lx]\n",
  1268. afsr, afar);
  1269. prom_printf("ERROR: CPU(%d) TPC[%016lx] TNPC[%016lx] TSTATE[%016lx]\n",
  1270. smp_processor_id(), regs->tpc, regs->tnpc, regs->tstate);
  1271. prom_halt();
  1272. }
  1273. /* Grab snapshot of logged error. */
  1274. memcpy(&local_snapshot, p, sizeof(local_snapshot));
  1275. /* If the current trap snapshot does not match what the
  1276. * trap handler passed along into our args, big trouble.
  1277. * In such a case, mark the local copy as invalid.
  1278. *
  1279. * Else, it matches and we mark the afsr in the non-local
  1280. * copy as invalid so we may log new error traps there.
  1281. */
  1282. if (p->afsr != afsr || p->afar != afar)
  1283. local_snapshot.afsr = CHAFSR_INVALID;
  1284. else
  1285. p->afsr = CHAFSR_INVALID;
  1286. is_memory = cheetah_check_main_memory(afar);
  1287. if (is_memory && (afsr & CHAFSR_CE) != 0UL) {
  1288. /* XXX Might want to log the results of this operation
  1289. * XXX somewhere... -DaveM
  1290. */
  1291. cheetah_fix_ce(afar);
  1292. }
  1293. {
  1294. int flush_all, flush_line;
  1295. flush_all = flush_line = 0;
  1296. if ((afsr & CHAFSR_EDC) != 0UL) {
  1297. if ((afsr & cheetah_afsr_errors) == CHAFSR_EDC)
  1298. flush_line = 1;
  1299. else
  1300. flush_all = 1;
  1301. } else if ((afsr & CHAFSR_CPC) != 0UL) {
  1302. if ((afsr & cheetah_afsr_errors) == CHAFSR_CPC)
  1303. flush_line = 1;
  1304. else
  1305. flush_all = 1;
  1306. }
  1307. /* Trap handler only disabled I-cache, flush it. */
  1308. cheetah_flush_icache();
  1309. /* Re-enable I-cache */
  1310. __asm__ __volatile__("ldxa [%%g0] %0, %%g1\n\t"
  1311. "or %%g1, %1, %%g1\n\t"
  1312. "stxa %%g1, [%%g0] %0\n\t"
  1313. "membar #Sync"
  1314. : /* no outputs */
  1315. : "i" (ASI_DCU_CONTROL_REG),
  1316. "i" (DCU_IC)
  1317. : "g1");
  1318. if (flush_all)
  1319. cheetah_flush_ecache();
  1320. else if (flush_line)
  1321. cheetah_flush_ecache_line(afar);
  1322. }
  1323. /* Re-enable error reporting */
  1324. __asm__ __volatile__("ldxa [%%g0] %0, %%g1\n\t"
  1325. "or %%g1, %1, %%g1\n\t"
  1326. "stxa %%g1, [%%g0] %0\n\t"
  1327. "membar #Sync"
  1328. : /* no outputs */
  1329. : "i" (ASI_ESTATE_ERROR_EN),
  1330. "i" (ESTATE_ERROR_CEEN)
  1331. : "g1");
  1332. /* Decide if we can continue after handling this trap and
  1333. * logging the error.
  1334. */
  1335. recoverable = 1;
  1336. if (afsr & (CHAFSR_PERR | CHAFSR_IERR | CHAFSR_ISAP))
  1337. recoverable = 0;
  1338. /* Re-check AFSR/AFAR */
  1339. (void) cheetah_recheck_errors(&local_snapshot);
  1340. /* Log errors. */
  1341. cheetah_log_errors(regs, &local_snapshot, afsr, afar, recoverable);
  1342. if (!recoverable)
  1343. panic("Irrecoverable Correctable-ECC error trap.\n");
  1344. }
  1345. void cheetah_deferred_handler(struct pt_regs *regs, unsigned long afsr, unsigned long afar)
  1346. {
  1347. struct cheetah_err_info local_snapshot, *p;
  1348. int recoverable, is_memory;
  1349. #ifdef CONFIG_PCI
  1350. /* Check for the special PCI poke sequence. */
  1351. if (pci_poke_in_progress && pci_poke_cpu == smp_processor_id()) {
  1352. cheetah_flush_icache();
  1353. cheetah_flush_dcache();
  1354. /* Re-enable I-cache/D-cache */
  1355. __asm__ __volatile__("ldxa [%%g0] %0, %%g1\n\t"
  1356. "or %%g1, %1, %%g1\n\t"
  1357. "stxa %%g1, [%%g0] %0\n\t"
  1358. "membar #Sync"
  1359. : /* no outputs */
  1360. : "i" (ASI_DCU_CONTROL_REG),
  1361. "i" (DCU_DC | DCU_IC)
  1362. : "g1");
  1363. /* Re-enable error reporting */
  1364. __asm__ __volatile__("ldxa [%%g0] %0, %%g1\n\t"
  1365. "or %%g1, %1, %%g1\n\t"
  1366. "stxa %%g1, [%%g0] %0\n\t"
  1367. "membar #Sync"
  1368. : /* no outputs */
  1369. : "i" (ASI_ESTATE_ERROR_EN),
  1370. "i" (ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN)
  1371. : "g1");
  1372. (void) cheetah_recheck_errors(NULL);
  1373. pci_poke_faulted = 1;
  1374. regs->tpc += 4;
  1375. regs->tnpc = regs->tpc + 4;
  1376. return;
  1377. }
  1378. #endif
  1379. p = cheetah_get_error_log(afsr);
  1380. if (!p) {
  1381. prom_printf("ERROR: Early deferred error afsr[%016lx] afar[%016lx]\n",
  1382. afsr, afar);
  1383. prom_printf("ERROR: CPU(%d) TPC[%016lx] TNPC[%016lx] TSTATE[%016lx]\n",
  1384. smp_processor_id(), regs->tpc, regs->tnpc, regs->tstate);
  1385. prom_halt();
  1386. }
  1387. /* Grab snapshot of logged error. */
  1388. memcpy(&local_snapshot, p, sizeof(local_snapshot));
  1389. /* If the current trap snapshot does not match what the
  1390. * trap handler passed along into our args, big trouble.
  1391. * In such a case, mark the local copy as invalid.
  1392. *
  1393. * Else, it matches and we mark the afsr in the non-local
  1394. * copy as invalid so we may log new error traps there.
  1395. */
  1396. if (p->afsr != afsr || p->afar != afar)
  1397. local_snapshot.afsr = CHAFSR_INVALID;
  1398. else
  1399. p->afsr = CHAFSR_INVALID;
  1400. is_memory = cheetah_check_main_memory(afar);
  1401. {
  1402. int flush_all, flush_line;
  1403. flush_all = flush_line = 0;
  1404. if ((afsr & CHAFSR_EDU) != 0UL) {
  1405. if ((afsr & cheetah_afsr_errors) == CHAFSR_EDU)
  1406. flush_line = 1;
  1407. else
  1408. flush_all = 1;
  1409. } else if ((afsr & CHAFSR_BERR) != 0UL) {
  1410. if ((afsr & cheetah_afsr_errors) == CHAFSR_BERR)
  1411. flush_line = 1;
  1412. else
  1413. flush_all = 1;
  1414. }
  1415. cheetah_flush_icache();
  1416. cheetah_flush_dcache();
  1417. /* Re-enable I/D caches */
  1418. __asm__ __volatile__("ldxa [%%g0] %0, %%g1\n\t"
  1419. "or %%g1, %1, %%g1\n\t"
  1420. "stxa %%g1, [%%g0] %0\n\t"
  1421. "membar #Sync"
  1422. : /* no outputs */
  1423. : "i" (ASI_DCU_CONTROL_REG),
  1424. "i" (DCU_IC | DCU_DC)
  1425. : "g1");
  1426. if (flush_all)
  1427. cheetah_flush_ecache();
  1428. else if (flush_line)
  1429. cheetah_flush_ecache_line(afar);
  1430. }
  1431. /* Re-enable error reporting */
  1432. __asm__ __volatile__("ldxa [%%g0] %0, %%g1\n\t"
  1433. "or %%g1, %1, %%g1\n\t"
  1434. "stxa %%g1, [%%g0] %0\n\t"
  1435. "membar #Sync"
  1436. : /* no outputs */
  1437. : "i" (ASI_ESTATE_ERROR_EN),
  1438. "i" (ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN)
  1439. : "g1");
  1440. /* Decide if we can continue after handling this trap and
  1441. * logging the error.
  1442. */
  1443. recoverable = 1;
  1444. if (afsr & (CHAFSR_PERR | CHAFSR_IERR | CHAFSR_ISAP))
  1445. recoverable = 0;
  1446. /* Re-check AFSR/AFAR. What we are looking for here is whether a new
  1447. * error was logged while we had error reporting traps disabled.
  1448. */
  1449. if (cheetah_recheck_errors(&local_snapshot)) {
  1450. unsigned long new_afsr = local_snapshot.afsr;
  1451. /* If we got a new asynchronous error, die... */
  1452. if (new_afsr & (CHAFSR_EMU | CHAFSR_EDU |
  1453. CHAFSR_WDU | CHAFSR_CPU |
  1454. CHAFSR_IVU | CHAFSR_UE |
  1455. CHAFSR_BERR | CHAFSR_TO))
  1456. recoverable = 0;
  1457. }
  1458. /* Log errors. */
  1459. cheetah_log_errors(regs, &local_snapshot, afsr, afar, recoverable);
  1460. /* "Recoverable" here means we try to yank the page from ever
  1461. * being newly used again. This depends upon a few things:
  1462. * 1) Must be main memory, and AFAR must be valid.
  1463. * 2) If we trapped from user, OK.
  1464. * 3) Else, if we trapped from kernel we must find exception
  1465. * table entry (ie. we have to have been accessing user
  1466. * space).
  1467. *
  1468. * If AFAR is not in main memory, or we trapped from kernel
  1469. * and cannot find an exception table entry, it is unacceptable
  1470. * to try and continue.
  1471. */
  1472. if (recoverable && is_memory) {
  1473. if ((regs->tstate & TSTATE_PRIV) == 0UL) {
  1474. /* OK, usermode access. */
  1475. recoverable = 1;
  1476. } else {
  1477. const struct exception_table_entry *entry;
  1478. entry = search_exception_tables(regs->tpc);
  1479. if (entry) {
  1480. /* OK, kernel access to userspace. */
  1481. recoverable = 1;
  1482. } else {
  1483. /* BAD, privileged state is corrupted. */
  1484. recoverable = 0;
  1485. }
  1486. if (recoverable) {
  1487. if (pfn_valid(afar >> PAGE_SHIFT))
  1488. get_page(pfn_to_page(afar >> PAGE_SHIFT));
  1489. else
  1490. recoverable = 0;
  1491. /* Only perform fixup if we still have a
  1492. * recoverable condition.
  1493. */
  1494. if (recoverable) {
  1495. regs->tpc = entry->fixup;
  1496. regs->tnpc = regs->tpc + 4;
  1497. }
  1498. }
  1499. }
  1500. } else {
  1501. recoverable = 0;
  1502. }
  1503. if (!recoverable)
  1504. panic("Irrecoverable deferred error trap.\n");
  1505. }
  1506. /* Handle a D/I cache parity error trap. TYPE is encoded as:
  1507. *
  1508. * Bit0: 0=dcache,1=icache
  1509. * Bit1: 0=recoverable,1=unrecoverable
  1510. *
  1511. * The hardware has disabled both the I-cache and D-cache in
  1512. * the %dcr register.
  1513. */
  1514. void cheetah_plus_parity_error(int type, struct pt_regs *regs)
  1515. {
  1516. if (type & 0x1)
  1517. __cheetah_flush_icache();
  1518. else
  1519. cheetah_plus_zap_dcache_parity();
  1520. cheetah_flush_dcache();
  1521. /* Re-enable I-cache/D-cache */
  1522. __asm__ __volatile__("ldxa [%%g0] %0, %%g1\n\t"
  1523. "or %%g1, %1, %%g1\n\t"
  1524. "stxa %%g1, [%%g0] %0\n\t"
  1525. "membar #Sync"
  1526. : /* no outputs */
  1527. : "i" (ASI_DCU_CONTROL_REG),
  1528. "i" (DCU_DC | DCU_IC)
  1529. : "g1");
  1530. if (type & 0x2) {
  1531. printk(KERN_EMERG "CPU[%d]: Cheetah+ %c-cache parity error at TPC[%016lx]\n",
  1532. smp_processor_id(),
  1533. (type & 0x1) ? 'I' : 'D',
  1534. regs->tpc);
  1535. print_symbol(KERN_EMERG "TPC<%s>\n", regs->tpc);
  1536. panic("Irrecoverable Cheetah+ parity error.");
  1537. }
  1538. printk(KERN_WARNING "CPU[%d]: Cheetah+ %c-cache parity error at TPC[%016lx]\n",
  1539. smp_processor_id(),
  1540. (type & 0x1) ? 'I' : 'D',
  1541. regs->tpc);
  1542. print_symbol(KERN_WARNING "TPC<%s>\n", regs->tpc);
  1543. }
  1544. struct sun4v_error_entry {
  1545. u64 err_handle;
  1546. u64 err_stick;
  1547. u32 err_type;
  1548. #define SUN4V_ERR_TYPE_UNDEFINED 0
  1549. #define SUN4V_ERR_TYPE_UNCORRECTED_RES 1
  1550. #define SUN4V_ERR_TYPE_PRECISE_NONRES 2
  1551. #define SUN4V_ERR_TYPE_DEFERRED_NONRES 3
  1552. #define SUN4V_ERR_TYPE_WARNING_RES 4
  1553. u32 err_attrs;
  1554. #define SUN4V_ERR_ATTRS_PROCESSOR 0x00000001
  1555. #define SUN4V_ERR_ATTRS_MEMORY 0x00000002
  1556. #define SUN4V_ERR_ATTRS_PIO 0x00000004
  1557. #define SUN4V_ERR_ATTRS_INT_REGISTERS 0x00000008
  1558. #define SUN4V_ERR_ATTRS_FPU_REGISTERS 0x00000010
  1559. #define SUN4V_ERR_ATTRS_USER_MODE 0x01000000
  1560. #define SUN4V_ERR_ATTRS_PRIV_MODE 0x02000000
  1561. #define SUN4V_ERR_ATTRS_RES_QUEUE_FULL 0x80000000
  1562. u64 err_raddr;
  1563. u32 err_size;
  1564. u16 err_cpu;
  1565. u16 err_pad;
  1566. };
  1567. static atomic_t sun4v_resum_oflow_cnt = ATOMIC_INIT(0);
  1568. static atomic_t sun4v_nonresum_oflow_cnt = ATOMIC_INIT(0);
  1569. static const char *sun4v_err_type_to_str(u32 type)
  1570. {
  1571. switch (type) {
  1572. case SUN4V_ERR_TYPE_UNDEFINED:
  1573. return "undefined";
  1574. case SUN4V_ERR_TYPE_UNCORRECTED_RES:
  1575. return "uncorrected resumable";
  1576. case SUN4V_ERR_TYPE_PRECISE_NONRES:
  1577. return "precise nonresumable";
  1578. case SUN4V_ERR_TYPE_DEFERRED_NONRES:
  1579. return "deferred nonresumable";
  1580. case SUN4V_ERR_TYPE_WARNING_RES:
  1581. return "warning resumable";
  1582. default:
  1583. return "unknown";
  1584. };
  1585. }
  1586. extern void __show_regs(struct pt_regs * regs);
  1587. static void sun4v_log_error(struct pt_regs *regs, struct sun4v_error_entry *ent, int cpu, const char *pfx, atomic_t *ocnt)
  1588. {
  1589. int cnt;
  1590. printk("%s: Reporting on cpu %d\n", pfx, cpu);
  1591. printk("%s: err_handle[%lx] err_stick[%lx] err_type[%08x:%s]\n",
  1592. pfx,
  1593. ent->err_handle, ent->err_stick,
  1594. ent->err_type,
  1595. sun4v_err_type_to_str(ent->err_type));
  1596. printk("%s: err_attrs[%08x:%s %s %s %s %s %s %s %s]\n",
  1597. pfx,
  1598. ent->err_attrs,
  1599. ((ent->err_attrs & SUN4V_ERR_ATTRS_PROCESSOR) ?
  1600. "processor" : ""),
  1601. ((ent->err_attrs & SUN4V_ERR_ATTRS_MEMORY) ?
  1602. "memory" : ""),
  1603. ((ent->err_attrs & SUN4V_ERR_ATTRS_PIO) ?
  1604. "pio" : ""),
  1605. ((ent->err_attrs & SUN4V_ERR_ATTRS_INT_REGISTERS) ?
  1606. "integer-regs" : ""),
  1607. ((ent->err_attrs & SUN4V_ERR_ATTRS_FPU_REGISTERS) ?
  1608. "fpu-regs" : ""),
  1609. ((ent->err_attrs & SUN4V_ERR_ATTRS_USER_MODE) ?
  1610. "user" : ""),
  1611. ((ent->err_attrs & SUN4V_ERR_ATTRS_PRIV_MODE) ?
  1612. "privileged" : ""),
  1613. ((ent->err_attrs & SUN4V_ERR_ATTRS_RES_QUEUE_FULL) ?
  1614. "queue-full" : ""));
  1615. printk("%s: err_raddr[%016lx] err_size[%u] err_cpu[%u]\n",
  1616. pfx,
  1617. ent->err_raddr, ent->err_size, ent->err_cpu);
  1618. __show_regs(regs);
  1619. if ((cnt = atomic_read(ocnt)) != 0) {
  1620. atomic_set(ocnt, 0);
  1621. wmb();
  1622. printk("%s: Queue overflowed %d times.\n",
  1623. pfx, cnt);
  1624. }
  1625. }
  1626. /* We run with %pil set to 15 and PSTATE_IE enabled in %pstate.
  1627. * Log the event and clear the first word of the entry.
  1628. */
  1629. void sun4v_resum_error(struct pt_regs *regs, unsigned long offset)
  1630. {
  1631. struct sun4v_error_entry *ent, local_copy;
  1632. struct trap_per_cpu *tb;
  1633. unsigned long paddr;
  1634. int cpu;
  1635. cpu = get_cpu();
  1636. tb = &trap_block[cpu];
  1637. paddr = tb->resum_kernel_buf_pa + offset;
  1638. ent = __va(paddr);
  1639. memcpy(&local_copy, ent, sizeof(struct sun4v_error_entry));
  1640. /* We have a local copy now, so release the entry. */
  1641. ent->err_handle = 0;
  1642. wmb();
  1643. put_cpu();
  1644. if (ent->err_type == SUN4V_ERR_TYPE_WARNING_RES) {
  1645. /* If err_type is 0x4, it's a powerdown request. Do
  1646. * not do the usual resumable error log because that
  1647. * makes it look like some abnormal error.
  1648. */
  1649. printk(KERN_INFO "Power down request...\n");
  1650. kill_cad_pid(SIGINT, 1);
  1651. return;
  1652. }
  1653. sun4v_log_error(regs, &local_copy, cpu,
  1654. KERN_ERR "RESUMABLE ERROR",
  1655. &sun4v_resum_oflow_cnt);
  1656. }
  1657. /* If we try to printk() we'll probably make matters worse, by trying
  1658. * to retake locks this cpu already holds or causing more errors. So
  1659. * just bump a counter, and we'll report these counter bumps above.
  1660. */
  1661. void sun4v_resum_overflow(struct pt_regs *regs)
  1662. {
  1663. atomic_inc(&sun4v_resum_oflow_cnt);
  1664. }
  1665. /* We run with %pil set to 15 and PSTATE_IE enabled in %pstate.
  1666. * Log the event, clear the first word of the entry, and die.
  1667. */
  1668. void sun4v_nonresum_error(struct pt_regs *regs, unsigned long offset)
  1669. {
  1670. struct sun4v_error_entry *ent, local_copy;
  1671. struct trap_per_cpu *tb;
  1672. unsigned long paddr;
  1673. int cpu;
  1674. cpu = get_cpu();
  1675. tb = &trap_block[cpu];
  1676. paddr = tb->nonresum_kernel_buf_pa + offset;
  1677. ent = __va(paddr);
  1678. memcpy(&local_copy, ent, sizeof(struct sun4v_error_entry));
  1679. /* We have a local copy now, so release the entry. */
  1680. ent->err_handle = 0;
  1681. wmb();
  1682. put_cpu();
  1683. #ifdef CONFIG_PCI
  1684. /* Check for the special PCI poke sequence. */
  1685. if (pci_poke_in_progress && pci_poke_cpu == cpu) {
  1686. pci_poke_faulted = 1;
  1687. regs->tpc += 4;
  1688. regs->tnpc = regs->tpc + 4;
  1689. return;
  1690. }
  1691. #endif
  1692. sun4v_log_error(regs, &local_copy, cpu,
  1693. KERN_EMERG "NON-RESUMABLE ERROR",
  1694. &sun4v_nonresum_oflow_cnt);
  1695. panic("Non-resumable error.");
  1696. }
  1697. /* If we try to printk() we'll probably make matters worse, by trying
  1698. * to retake locks this cpu already holds or causing more errors. So
  1699. * just bump a counter, and we'll report these counter bumps above.
  1700. */
  1701. void sun4v_nonresum_overflow(struct pt_regs *regs)
  1702. {
  1703. /* XXX Actually even this can make not that much sense. Perhaps
  1704. * XXX we should just pull the plug and panic directly from here?
  1705. */
  1706. atomic_inc(&sun4v_nonresum_oflow_cnt);
  1707. }
  1708. unsigned long sun4v_err_itlb_vaddr;
  1709. unsigned long sun4v_err_itlb_ctx;
  1710. unsigned long sun4v_err_itlb_pte;
  1711. unsigned long sun4v_err_itlb_error;
  1712. void sun4v_itlb_error_report(struct pt_regs *regs, int tl)
  1713. {
  1714. if (tl > 1)
  1715. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  1716. printk(KERN_EMERG "SUN4V-ITLB: Error at TPC[%lx], tl %d\n",
  1717. regs->tpc, tl);
  1718. print_symbol(KERN_EMERG "SUN4V-ITLB: TPC<%s>\n", regs->tpc);
  1719. printk(KERN_EMERG "SUN4V-ITLB: vaddr[%lx] ctx[%lx] "
  1720. "pte[%lx] error[%lx]\n",
  1721. sun4v_err_itlb_vaddr, sun4v_err_itlb_ctx,
  1722. sun4v_err_itlb_pte, sun4v_err_itlb_error);
  1723. prom_halt();
  1724. }
  1725. unsigned long sun4v_err_dtlb_vaddr;
  1726. unsigned long sun4v_err_dtlb_ctx;
  1727. unsigned long sun4v_err_dtlb_pte;
  1728. unsigned long sun4v_err_dtlb_error;
  1729. void sun4v_dtlb_error_report(struct pt_regs *regs, int tl)
  1730. {
  1731. if (tl > 1)
  1732. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  1733. printk(KERN_EMERG "SUN4V-DTLB: Error at TPC[%lx], tl %d\n",
  1734. regs->tpc, tl);
  1735. print_symbol(KERN_EMERG "SUN4V-DTLB: TPC<%s>\n", regs->tpc);
  1736. printk(KERN_EMERG "SUN4V-DTLB: vaddr[%lx] ctx[%lx] "
  1737. "pte[%lx] error[%lx]\n",
  1738. sun4v_err_dtlb_vaddr, sun4v_err_dtlb_ctx,
  1739. sun4v_err_dtlb_pte, sun4v_err_dtlb_error);
  1740. prom_halt();
  1741. }
  1742. void hypervisor_tlbop_error(unsigned long err, unsigned long op)
  1743. {
  1744. printk(KERN_CRIT "SUN4V: TLB hv call error %lu for op %lu\n",
  1745. err, op);
  1746. }
  1747. void hypervisor_tlbop_error_xcall(unsigned long err, unsigned long op)
  1748. {
  1749. printk(KERN_CRIT "SUN4V: XCALL TLB hv call error %lu for op %lu\n",
  1750. err, op);
  1751. }
  1752. void do_fpe_common(struct pt_regs *regs)
  1753. {
  1754. if (regs->tstate & TSTATE_PRIV) {
  1755. regs->tpc = regs->tnpc;
  1756. regs->tnpc += 4;
  1757. } else {
  1758. unsigned long fsr = current_thread_info()->xfsr[0];
  1759. siginfo_t info;
  1760. if (test_thread_flag(TIF_32BIT)) {
  1761. regs->tpc &= 0xffffffff;
  1762. regs->tnpc &= 0xffffffff;
  1763. }
  1764. info.si_signo = SIGFPE;
  1765. info.si_errno = 0;
  1766. info.si_addr = (void __user *)regs->tpc;
  1767. info.si_trapno = 0;
  1768. info.si_code = __SI_FAULT;
  1769. if ((fsr & 0x1c000) == (1 << 14)) {
  1770. if (fsr & 0x10)
  1771. info.si_code = FPE_FLTINV;
  1772. else if (fsr & 0x08)
  1773. info.si_code = FPE_FLTOVF;
  1774. else if (fsr & 0x04)
  1775. info.si_code = FPE_FLTUND;
  1776. else if (fsr & 0x02)
  1777. info.si_code = FPE_FLTDIV;
  1778. else if (fsr & 0x01)
  1779. info.si_code = FPE_FLTRES;
  1780. }
  1781. force_sig_info(SIGFPE, &info, current);
  1782. }
  1783. }
  1784. void do_fpieee(struct pt_regs *regs)
  1785. {
  1786. if (notify_die(DIE_TRAP, "fpu exception ieee", regs,
  1787. 0, 0x24, SIGFPE) == NOTIFY_STOP)
  1788. return;
  1789. do_fpe_common(regs);
  1790. }
  1791. extern int do_mathemu(struct pt_regs *, struct fpustate *);
  1792. void do_fpother(struct pt_regs *regs)
  1793. {
  1794. struct fpustate *f = FPUSTATE;
  1795. int ret = 0;
  1796. if (notify_die(DIE_TRAP, "fpu exception other", regs,
  1797. 0, 0x25, SIGFPE) == NOTIFY_STOP)
  1798. return;
  1799. switch ((current_thread_info()->xfsr[0] & 0x1c000)) {
  1800. case (2 << 14): /* unfinished_FPop */
  1801. case (3 << 14): /* unimplemented_FPop */
  1802. ret = do_mathemu(regs, f);
  1803. break;
  1804. }
  1805. if (ret)
  1806. return;
  1807. do_fpe_common(regs);
  1808. }
  1809. void do_tof(struct pt_regs *regs)
  1810. {
  1811. siginfo_t info;
  1812. if (notify_die(DIE_TRAP, "tagged arithmetic overflow", regs,
  1813. 0, 0x26, SIGEMT) == NOTIFY_STOP)
  1814. return;
  1815. if (regs->tstate & TSTATE_PRIV)
  1816. die_if_kernel("Penguin overflow trap from kernel mode", regs);
  1817. if (test_thread_flag(TIF_32BIT)) {
  1818. regs->tpc &= 0xffffffff;
  1819. regs->tnpc &= 0xffffffff;
  1820. }
  1821. info.si_signo = SIGEMT;
  1822. info.si_errno = 0;
  1823. info.si_code = EMT_TAGOVF;
  1824. info.si_addr = (void __user *)regs->tpc;
  1825. info.si_trapno = 0;
  1826. force_sig_info(SIGEMT, &info, current);
  1827. }
  1828. void do_div0(struct pt_regs *regs)
  1829. {
  1830. siginfo_t info;
  1831. if (notify_die(DIE_TRAP, "integer division by zero", regs,
  1832. 0, 0x28, SIGFPE) == NOTIFY_STOP)
  1833. return;
  1834. if (regs->tstate & TSTATE_PRIV)
  1835. die_if_kernel("TL0: Kernel divide by zero.", regs);
  1836. if (test_thread_flag(TIF_32BIT)) {
  1837. regs->tpc &= 0xffffffff;
  1838. regs->tnpc &= 0xffffffff;
  1839. }
  1840. info.si_signo = SIGFPE;
  1841. info.si_errno = 0;
  1842. info.si_code = FPE_INTDIV;
  1843. info.si_addr = (void __user *)regs->tpc;
  1844. info.si_trapno = 0;
  1845. force_sig_info(SIGFPE, &info, current);
  1846. }
  1847. void instruction_dump (unsigned int *pc)
  1848. {
  1849. int i;
  1850. if ((((unsigned long) pc) & 3))
  1851. return;
  1852. printk("Instruction DUMP:");
  1853. for (i = -3; i < 6; i++)
  1854. printk("%c%08x%c",i?' ':'<',pc[i],i?' ':'>');
  1855. printk("\n");
  1856. }
  1857. static void user_instruction_dump (unsigned int __user *pc)
  1858. {
  1859. int i;
  1860. unsigned int buf[9];
  1861. if ((((unsigned long) pc) & 3))
  1862. return;
  1863. if (copy_from_user(buf, pc - 3, sizeof(buf)))
  1864. return;
  1865. printk("Instruction DUMP:");
  1866. for (i = 0; i < 9; i++)
  1867. printk("%c%08x%c",i==3?' ':'<',buf[i],i==3?' ':'>');
  1868. printk("\n");
  1869. }
  1870. void show_stack(struct task_struct *tsk, unsigned long *_ksp)
  1871. {
  1872. unsigned long pc, fp, thread_base, ksp;
  1873. void *tp = task_stack_page(tsk);
  1874. struct reg_window *rw;
  1875. int count = 0;
  1876. ksp = (unsigned long) _ksp;
  1877. if (tp == current_thread_info())
  1878. flushw_all();
  1879. fp = ksp + STACK_BIAS;
  1880. thread_base = (unsigned long) tp;
  1881. printk("Call Trace:");
  1882. #ifdef CONFIG_KALLSYMS
  1883. printk("\n");
  1884. #endif
  1885. do {
  1886. /* Bogus frame pointer? */
  1887. if (fp < (thread_base + sizeof(struct thread_info)) ||
  1888. fp >= (thread_base + THREAD_SIZE))
  1889. break;
  1890. rw = (struct reg_window *)fp;
  1891. pc = rw->ins[7];
  1892. printk(" [%016lx] ", pc);
  1893. print_symbol("%s\n", pc);
  1894. fp = rw->ins[6] + STACK_BIAS;
  1895. } while (++count < 16);
  1896. #ifndef CONFIG_KALLSYMS
  1897. printk("\n");
  1898. #endif
  1899. }
  1900. void dump_stack(void)
  1901. {
  1902. unsigned long *ksp;
  1903. __asm__ __volatile__("mov %%fp, %0"
  1904. : "=r" (ksp));
  1905. show_stack(current, ksp);
  1906. }
  1907. EXPORT_SYMBOL(dump_stack);
  1908. static inline int is_kernel_stack(struct task_struct *task,
  1909. struct reg_window *rw)
  1910. {
  1911. unsigned long rw_addr = (unsigned long) rw;
  1912. unsigned long thread_base, thread_end;
  1913. if (rw_addr < PAGE_OFFSET) {
  1914. if (task != &init_task)
  1915. return 0;
  1916. }
  1917. thread_base = (unsigned long) task_stack_page(task);
  1918. thread_end = thread_base + sizeof(union thread_union);
  1919. if (rw_addr >= thread_base &&
  1920. rw_addr < thread_end &&
  1921. !(rw_addr & 0x7UL))
  1922. return 1;
  1923. return 0;
  1924. }
  1925. static inline struct reg_window *kernel_stack_up(struct reg_window *rw)
  1926. {
  1927. unsigned long fp = rw->ins[6];
  1928. if (!fp)
  1929. return NULL;
  1930. return (struct reg_window *) (fp + STACK_BIAS);
  1931. }
  1932. void die_if_kernel(char *str, struct pt_regs *regs)
  1933. {
  1934. static int die_counter;
  1935. extern void smp_report_regs(void);
  1936. int count = 0;
  1937. /* Amuse the user. */
  1938. printk(
  1939. " \\|/ ____ \\|/\n"
  1940. " \"@'/ .. \\`@\"\n"
  1941. " /_| \\__/ |_\\\n"
  1942. " \\__U_/\n");
  1943. printk("%s(%d): %s [#%d]\n", current->comm, current->pid, str, ++die_counter);
  1944. notify_die(DIE_OOPS, str, regs, 0, 255, SIGSEGV);
  1945. __asm__ __volatile__("flushw");
  1946. __show_regs(regs);
  1947. if (regs->tstate & TSTATE_PRIV) {
  1948. struct reg_window *rw = (struct reg_window *)
  1949. (regs->u_regs[UREG_FP] + STACK_BIAS);
  1950. /* Stop the back trace when we hit userland or we
  1951. * find some badly aligned kernel stack.
  1952. */
  1953. while (rw &&
  1954. count++ < 30&&
  1955. is_kernel_stack(current, rw)) {
  1956. printk("Caller[%016lx]", rw->ins[7]);
  1957. print_symbol(": %s", rw->ins[7]);
  1958. printk("\n");
  1959. rw = kernel_stack_up(rw);
  1960. }
  1961. instruction_dump ((unsigned int *) regs->tpc);
  1962. } else {
  1963. if (test_thread_flag(TIF_32BIT)) {
  1964. regs->tpc &= 0xffffffff;
  1965. regs->tnpc &= 0xffffffff;
  1966. }
  1967. user_instruction_dump ((unsigned int __user *) regs->tpc);
  1968. }
  1969. #if 0
  1970. #ifdef CONFIG_SMP
  1971. smp_report_regs();
  1972. #endif
  1973. #endif
  1974. if (regs->tstate & TSTATE_PRIV)
  1975. do_exit(SIGKILL);
  1976. do_exit(SIGSEGV);
  1977. }
  1978. #define VIS_OPCODE_MASK ((0x3 << 30) | (0x3f << 19))
  1979. #define VIS_OPCODE_VAL ((0x2 << 30) | (0x36 << 19))
  1980. extern int handle_popc(u32 insn, struct pt_regs *regs);
  1981. extern int handle_ldf_stq(u32 insn, struct pt_regs *regs);
  1982. extern int vis_emul(struct pt_regs *, unsigned int);
  1983. void do_illegal_instruction(struct pt_regs *regs)
  1984. {
  1985. unsigned long pc = regs->tpc;
  1986. unsigned long tstate = regs->tstate;
  1987. u32 insn;
  1988. siginfo_t info;
  1989. if (notify_die(DIE_TRAP, "illegal instruction", regs,
  1990. 0, 0x10, SIGILL) == NOTIFY_STOP)
  1991. return;
  1992. if (tstate & TSTATE_PRIV)
  1993. die_if_kernel("Kernel illegal instruction", regs);
  1994. if (test_thread_flag(TIF_32BIT))
  1995. pc = (u32)pc;
  1996. if (get_user(insn, (u32 __user *) pc) != -EFAULT) {
  1997. if ((insn & 0xc1ffc000) == 0x81700000) /* POPC */ {
  1998. if (handle_popc(insn, regs))
  1999. return;
  2000. } else if ((insn & 0xc1580000) == 0xc1100000) /* LDQ/STQ */ {
  2001. if (handle_ldf_stq(insn, regs))
  2002. return;
  2003. } else if (tlb_type == hypervisor) {
  2004. if ((insn & VIS_OPCODE_MASK) == VIS_OPCODE_VAL) {
  2005. if (!vis_emul(regs, insn))
  2006. return;
  2007. } else {
  2008. struct fpustate *f = FPUSTATE;
  2009. /* XXX maybe verify XFSR bits like
  2010. * XXX do_fpother() does?
  2011. */
  2012. if (do_mathemu(regs, f))
  2013. return;
  2014. }
  2015. }
  2016. }
  2017. info.si_signo = SIGILL;
  2018. info.si_errno = 0;
  2019. info.si_code = ILL_ILLOPC;
  2020. info.si_addr = (void __user *)pc;
  2021. info.si_trapno = 0;
  2022. force_sig_info(SIGILL, &info, current);
  2023. }
  2024. extern void kernel_unaligned_trap(struct pt_regs *regs, unsigned int insn);
  2025. void mem_address_unaligned(struct pt_regs *regs, unsigned long sfar, unsigned long sfsr)
  2026. {
  2027. siginfo_t info;
  2028. if (notify_die(DIE_TRAP, "memory address unaligned", regs,
  2029. 0, 0x34, SIGSEGV) == NOTIFY_STOP)
  2030. return;
  2031. if (regs->tstate & TSTATE_PRIV) {
  2032. kernel_unaligned_trap(regs, *((unsigned int *)regs->tpc));
  2033. return;
  2034. }
  2035. info.si_signo = SIGBUS;
  2036. info.si_errno = 0;
  2037. info.si_code = BUS_ADRALN;
  2038. info.si_addr = (void __user *)sfar;
  2039. info.si_trapno = 0;
  2040. force_sig_info(SIGBUS, &info, current);
  2041. }
  2042. void sun4v_do_mna(struct pt_regs *regs, unsigned long addr, unsigned long type_ctx)
  2043. {
  2044. siginfo_t info;
  2045. if (notify_die(DIE_TRAP, "memory address unaligned", regs,
  2046. 0, 0x34, SIGSEGV) == NOTIFY_STOP)
  2047. return;
  2048. if (regs->tstate & TSTATE_PRIV) {
  2049. kernel_unaligned_trap(regs, *((unsigned int *)regs->tpc));
  2050. return;
  2051. }
  2052. info.si_signo = SIGBUS;
  2053. info.si_errno = 0;
  2054. info.si_code = BUS_ADRALN;
  2055. info.si_addr = (void __user *) addr;
  2056. info.si_trapno = 0;
  2057. force_sig_info(SIGBUS, &info, current);
  2058. }
  2059. void do_privop(struct pt_regs *regs)
  2060. {
  2061. siginfo_t info;
  2062. if (notify_die(DIE_TRAP, "privileged operation", regs,
  2063. 0, 0x11, SIGILL) == NOTIFY_STOP)
  2064. return;
  2065. if (test_thread_flag(TIF_32BIT)) {
  2066. regs->tpc &= 0xffffffff;
  2067. regs->tnpc &= 0xffffffff;
  2068. }
  2069. info.si_signo = SIGILL;
  2070. info.si_errno = 0;
  2071. info.si_code = ILL_PRVOPC;
  2072. info.si_addr = (void __user *)regs->tpc;
  2073. info.si_trapno = 0;
  2074. force_sig_info(SIGILL, &info, current);
  2075. }
  2076. void do_privact(struct pt_regs *regs)
  2077. {
  2078. do_privop(regs);
  2079. }
  2080. /* Trap level 1 stuff or other traps we should never see... */
  2081. void do_cee(struct pt_regs *regs)
  2082. {
  2083. die_if_kernel("TL0: Cache Error Exception", regs);
  2084. }
  2085. void do_cee_tl1(struct pt_regs *regs)
  2086. {
  2087. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2088. die_if_kernel("TL1: Cache Error Exception", regs);
  2089. }
  2090. void do_dae_tl1(struct pt_regs *regs)
  2091. {
  2092. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2093. die_if_kernel("TL1: Data Access Exception", regs);
  2094. }
  2095. void do_iae_tl1(struct pt_regs *regs)
  2096. {
  2097. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2098. die_if_kernel("TL1: Instruction Access Exception", regs);
  2099. }
  2100. void do_div0_tl1(struct pt_regs *regs)
  2101. {
  2102. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2103. die_if_kernel("TL1: DIV0 Exception", regs);
  2104. }
  2105. void do_fpdis_tl1(struct pt_regs *regs)
  2106. {
  2107. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2108. die_if_kernel("TL1: FPU Disabled", regs);
  2109. }
  2110. void do_fpieee_tl1(struct pt_regs *regs)
  2111. {
  2112. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2113. die_if_kernel("TL1: FPU IEEE Exception", regs);
  2114. }
  2115. void do_fpother_tl1(struct pt_regs *regs)
  2116. {
  2117. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2118. die_if_kernel("TL1: FPU Other Exception", regs);
  2119. }
  2120. void do_ill_tl1(struct pt_regs *regs)
  2121. {
  2122. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2123. die_if_kernel("TL1: Illegal Instruction Exception", regs);
  2124. }
  2125. void do_irq_tl1(struct pt_regs *regs)
  2126. {
  2127. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2128. die_if_kernel("TL1: IRQ Exception", regs);
  2129. }
  2130. void do_lddfmna_tl1(struct pt_regs *regs)
  2131. {
  2132. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2133. die_if_kernel("TL1: LDDF Exception", regs);
  2134. }
  2135. void do_stdfmna_tl1(struct pt_regs *regs)
  2136. {
  2137. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2138. die_if_kernel("TL1: STDF Exception", regs);
  2139. }
  2140. void do_paw(struct pt_regs *regs)
  2141. {
  2142. die_if_kernel("TL0: Phys Watchpoint Exception", regs);
  2143. }
  2144. void do_paw_tl1(struct pt_regs *regs)
  2145. {
  2146. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2147. die_if_kernel("TL1: Phys Watchpoint Exception", regs);
  2148. }
  2149. void do_vaw(struct pt_regs *regs)
  2150. {
  2151. die_if_kernel("TL0: Virt Watchpoint Exception", regs);
  2152. }
  2153. void do_vaw_tl1(struct pt_regs *regs)
  2154. {
  2155. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2156. die_if_kernel("TL1: Virt Watchpoint Exception", regs);
  2157. }
  2158. void do_tof_tl1(struct pt_regs *regs)
  2159. {
  2160. dump_tl1_traplog((struct tl1_traplog *)(regs + 1));
  2161. die_if_kernel("TL1: Tag Overflow Exception", regs);
  2162. }
  2163. void do_getpsr(struct pt_regs *regs)
  2164. {
  2165. regs->u_regs[UREG_I0] = tstate_to_psr(regs->tstate);
  2166. regs->tpc = regs->tnpc;
  2167. regs->tnpc += 4;
  2168. if (test_thread_flag(TIF_32BIT)) {
  2169. regs->tpc &= 0xffffffff;
  2170. regs->tnpc &= 0xffffffff;
  2171. }
  2172. }
  2173. struct trap_per_cpu trap_block[NR_CPUS];
  2174. /* This can get invoked before sched_init() so play it super safe
  2175. * and use hard_smp_processor_id().
  2176. */
  2177. void init_cur_cpu_trap(struct thread_info *t)
  2178. {
  2179. int cpu = hard_smp_processor_id();
  2180. struct trap_per_cpu *p = &trap_block[cpu];
  2181. p->thread = t;
  2182. p->pgd_paddr = 0;
  2183. }
  2184. extern void thread_info_offsets_are_bolixed_dave(void);
  2185. extern void trap_per_cpu_offsets_are_bolixed_dave(void);
  2186. extern void tsb_config_offsets_are_bolixed_dave(void);
  2187. /* Only invoked on boot processor. */
  2188. void __init trap_init(void)
  2189. {
  2190. /* Compile time sanity check. */
  2191. if (TI_TASK != offsetof(struct thread_info, task) ||
  2192. TI_FLAGS != offsetof(struct thread_info, flags) ||
  2193. TI_CPU != offsetof(struct thread_info, cpu) ||
  2194. TI_FPSAVED != offsetof(struct thread_info, fpsaved) ||
  2195. TI_KSP != offsetof(struct thread_info, ksp) ||
  2196. TI_FAULT_ADDR != offsetof(struct thread_info, fault_address) ||
  2197. TI_KREGS != offsetof(struct thread_info, kregs) ||
  2198. TI_UTRAPS != offsetof(struct thread_info, utraps) ||
  2199. TI_EXEC_DOMAIN != offsetof(struct thread_info, exec_domain) ||
  2200. TI_REG_WINDOW != offsetof(struct thread_info, reg_window) ||
  2201. TI_RWIN_SPTRS != offsetof(struct thread_info, rwbuf_stkptrs) ||
  2202. TI_GSR != offsetof(struct thread_info, gsr) ||
  2203. TI_XFSR != offsetof(struct thread_info, xfsr) ||
  2204. TI_USER_CNTD0 != offsetof(struct thread_info, user_cntd0) ||
  2205. TI_USER_CNTD1 != offsetof(struct thread_info, user_cntd1) ||
  2206. TI_KERN_CNTD0 != offsetof(struct thread_info, kernel_cntd0) ||
  2207. TI_KERN_CNTD1 != offsetof(struct thread_info, kernel_cntd1) ||
  2208. TI_PCR != offsetof(struct thread_info, pcr_reg) ||
  2209. TI_PRE_COUNT != offsetof(struct thread_info, preempt_count) ||
  2210. TI_NEW_CHILD != offsetof(struct thread_info, new_child) ||
  2211. TI_SYS_NOERROR != offsetof(struct thread_info, syscall_noerror) ||
  2212. TI_RESTART_BLOCK != offsetof(struct thread_info, restart_block) ||
  2213. TI_KUNA_REGS != offsetof(struct thread_info, kern_una_regs) ||
  2214. TI_KUNA_INSN != offsetof(struct thread_info, kern_una_insn) ||
  2215. TI_FPREGS != offsetof(struct thread_info, fpregs) ||
  2216. (TI_FPREGS & (64 - 1)))
  2217. thread_info_offsets_are_bolixed_dave();
  2218. if (TRAP_PER_CPU_THREAD != offsetof(struct trap_per_cpu, thread) ||
  2219. (TRAP_PER_CPU_PGD_PADDR !=
  2220. offsetof(struct trap_per_cpu, pgd_paddr)) ||
  2221. (TRAP_PER_CPU_CPU_MONDO_PA !=
  2222. offsetof(struct trap_per_cpu, cpu_mondo_pa)) ||
  2223. (TRAP_PER_CPU_DEV_MONDO_PA !=
  2224. offsetof(struct trap_per_cpu, dev_mondo_pa)) ||
  2225. (TRAP_PER_CPU_RESUM_MONDO_PA !=
  2226. offsetof(struct trap_per_cpu, resum_mondo_pa)) ||
  2227. (TRAP_PER_CPU_RESUM_KBUF_PA !=
  2228. offsetof(struct trap_per_cpu, resum_kernel_buf_pa)) ||
  2229. (TRAP_PER_CPU_NONRESUM_MONDO_PA !=
  2230. offsetof(struct trap_per_cpu, nonresum_mondo_pa)) ||
  2231. (TRAP_PER_CPU_NONRESUM_KBUF_PA !=
  2232. offsetof(struct trap_per_cpu, nonresum_kernel_buf_pa)) ||
  2233. (TRAP_PER_CPU_FAULT_INFO !=
  2234. offsetof(struct trap_per_cpu, fault_info)) ||
  2235. (TRAP_PER_CPU_CPU_MONDO_BLOCK_PA !=
  2236. offsetof(struct trap_per_cpu, cpu_mondo_block_pa)) ||
  2237. (TRAP_PER_CPU_CPU_LIST_PA !=
  2238. offsetof(struct trap_per_cpu, cpu_list_pa)) ||
  2239. (TRAP_PER_CPU_TSB_HUGE !=
  2240. offsetof(struct trap_per_cpu, tsb_huge)) ||
  2241. (TRAP_PER_CPU_TSB_HUGE_TEMP !=
  2242. offsetof(struct trap_per_cpu, tsb_huge_temp)) ||
  2243. (TRAP_PER_CPU_IRQ_WORKLIST !=
  2244. offsetof(struct trap_per_cpu, irq_worklist)))
  2245. trap_per_cpu_offsets_are_bolixed_dave();
  2246. if ((TSB_CONFIG_TSB !=
  2247. offsetof(struct tsb_config, tsb)) ||
  2248. (TSB_CONFIG_RSS_LIMIT !=
  2249. offsetof(struct tsb_config, tsb_rss_limit)) ||
  2250. (TSB_CONFIG_NENTRIES !=
  2251. offsetof(struct tsb_config, tsb_nentries)) ||
  2252. (TSB_CONFIG_REG_VAL !=
  2253. offsetof(struct tsb_config, tsb_reg_val)) ||
  2254. (TSB_CONFIG_MAP_VADDR !=
  2255. offsetof(struct tsb_config, tsb_map_vaddr)) ||
  2256. (TSB_CONFIG_MAP_PTE !=
  2257. offsetof(struct tsb_config, tsb_map_pte)))
  2258. tsb_config_offsets_are_bolixed_dave();
  2259. /* Attach to the address space of init_task. On SMP we
  2260. * do this in smp.c:smp_callin for other cpus.
  2261. */
  2262. atomic_inc(&init_mm.mm_count);
  2263. current->active_mm = &init_mm;
  2264. }