ktlb.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /* arch/sparc64/kernel/ktlb.S: Kernel mapping TLB miss handling.
  2. *
  3. * Copyright (C) 1995, 1997, 2005 David S. Miller <davem@davemloft.net>
  4. * Copyright (C) 1996 Eddie C. Dost (ecd@brainaid.de)
  5. * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx)
  6. * Copyright (C) 1996,98,99 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  7. */
  8. #include <asm/head.h>
  9. #include <asm/asi.h>
  10. #include <asm/page.h>
  11. #include <asm/pgtable.h>
  12. #include <asm/tsb.h>
  13. .text
  14. .align 32
  15. kvmap_itlb:
  16. /* g6: TAG TARGET */
  17. mov TLB_TAG_ACCESS, %g4
  18. ldxa [%g4] ASI_IMMU, %g4
  19. /* sun4v_itlb_miss branches here with the missing virtual
  20. * address already loaded into %g4
  21. */
  22. kvmap_itlb_4v:
  23. kvmap_itlb_nonlinear:
  24. /* Catch kernel NULL pointer calls. */
  25. sethi %hi(PAGE_SIZE), %g5
  26. cmp %g4, %g5
  27. bleu,pn %xcc, kvmap_dtlb_longpath
  28. nop
  29. KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_itlb_load)
  30. kvmap_itlb_tsb_miss:
  31. sethi %hi(LOW_OBP_ADDRESS), %g5
  32. cmp %g4, %g5
  33. blu,pn %xcc, kvmap_itlb_vmalloc_addr
  34. mov 0x1, %g5
  35. sllx %g5, 32, %g5
  36. cmp %g4, %g5
  37. blu,pn %xcc, kvmap_itlb_obp
  38. nop
  39. kvmap_itlb_vmalloc_addr:
  40. KERN_PGTABLE_WALK(%g4, %g5, %g2, kvmap_itlb_longpath)
  41. KTSB_LOCK_TAG(%g1, %g2, %g7)
  42. /* Load and check PTE. */
  43. ldxa [%g5] ASI_PHYS_USE_EC, %g5
  44. mov 1, %g7
  45. sllx %g7, TSB_TAG_INVALID_BIT, %g7
  46. brgez,a,pn %g5, kvmap_itlb_longpath
  47. KTSB_STORE(%g1, %g7)
  48. KTSB_WRITE(%g1, %g5, %g6)
  49. /* fallthrough to TLB load */
  50. kvmap_itlb_load:
  51. 661: stxa %g5, [%g0] ASI_ITLB_DATA_IN
  52. retry
  53. .section .sun4v_2insn_patch, "ax"
  54. .word 661b
  55. nop
  56. nop
  57. .previous
  58. /* For sun4v the ASI_ITLB_DATA_IN store and the retry
  59. * instruction get nop'd out and we get here to branch
  60. * to the sun4v tlb load code. The registers are setup
  61. * as follows:
  62. *
  63. * %g4: vaddr
  64. * %g5: PTE
  65. * %g6: TAG
  66. *
  67. * The sun4v TLB load wants the PTE in %g3 so we fix that
  68. * up here.
  69. */
  70. ba,pt %xcc, sun4v_itlb_load
  71. mov %g5, %g3
  72. kvmap_itlb_longpath:
  73. 661: rdpr %pstate, %g5
  74. wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
  75. .section .sun4v_2insn_patch, "ax"
  76. .word 661b
  77. SET_GL(1)
  78. nop
  79. .previous
  80. rdpr %tpc, %g5
  81. ba,pt %xcc, sparc64_realfault_common
  82. mov FAULT_CODE_ITLB, %g4
  83. kvmap_itlb_obp:
  84. OBP_TRANS_LOOKUP(%g4, %g5, %g2, %g3, kvmap_itlb_longpath)
  85. KTSB_LOCK_TAG(%g1, %g2, %g7)
  86. KTSB_WRITE(%g1, %g5, %g6)
  87. ba,pt %xcc, kvmap_itlb_load
  88. nop
  89. kvmap_dtlb_obp:
  90. OBP_TRANS_LOOKUP(%g4, %g5, %g2, %g3, kvmap_dtlb_longpath)
  91. KTSB_LOCK_TAG(%g1, %g2, %g7)
  92. KTSB_WRITE(%g1, %g5, %g6)
  93. ba,pt %xcc, kvmap_dtlb_load
  94. nop
  95. .align 32
  96. kvmap_dtlb_tsb4m_load:
  97. KTSB_LOCK_TAG(%g1, %g2, %g7)
  98. KTSB_WRITE(%g1, %g5, %g6)
  99. ba,pt %xcc, kvmap_dtlb_load
  100. nop
  101. kvmap_dtlb:
  102. /* %g6: TAG TARGET */
  103. mov TLB_TAG_ACCESS, %g4
  104. ldxa [%g4] ASI_DMMU, %g4
  105. /* sun4v_dtlb_miss branches here with the missing virtual
  106. * address already loaded into %g4
  107. */
  108. kvmap_dtlb_4v:
  109. brgez,pn %g4, kvmap_dtlb_nonlinear
  110. nop
  111. /* Correct TAG_TARGET is already in %g6, check 4mb TSB. */
  112. KERN_TSB4M_LOOKUP_TL1(%g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
  113. /* TSB entry address left in %g1, lookup linear PTE.
  114. * Must preserve %g1 and %g6 (TAG).
  115. */
  116. kvmap_dtlb_tsb4m_miss:
  117. sethi %hi(kpte_linear_bitmap), %g2
  118. or %g2, %lo(kpte_linear_bitmap), %g2
  119. /* Clear the PAGE_OFFSET top virtual bits, then shift
  120. * down to get a 256MB physical address index.
  121. */
  122. sllx %g4, 21, %g5
  123. mov 1, %g7
  124. srlx %g5, 21 + 28, %g5
  125. /* Don't try this at home kids... this depends upon srlx
  126. * only taking the low 6 bits of the shift count in %g5.
  127. */
  128. sllx %g7, %g5, %g7
  129. /* Divide by 64 to get the offset into the bitmask. */
  130. srlx %g5, 6, %g5
  131. sllx %g5, 3, %g5
  132. /* kern_linear_pte_xor[((mask & bit) ? 1 : 0)] */
  133. ldx [%g2 + %g5], %g2
  134. andcc %g2, %g7, %g0
  135. sethi %hi(kern_linear_pte_xor), %g5
  136. or %g5, %lo(kern_linear_pte_xor), %g5
  137. bne,a,pt %xcc, 1f
  138. add %g5, 8, %g5
  139. 1: ldx [%g5], %g2
  140. .globl kvmap_linear_patch
  141. kvmap_linear_patch:
  142. ba,pt %xcc, kvmap_dtlb_tsb4m_load
  143. xor %g2, %g4, %g5
  144. kvmap_dtlb_vmalloc_addr:
  145. KERN_PGTABLE_WALK(%g4, %g5, %g2, kvmap_dtlb_longpath)
  146. KTSB_LOCK_TAG(%g1, %g2, %g7)
  147. /* Load and check PTE. */
  148. ldxa [%g5] ASI_PHYS_USE_EC, %g5
  149. mov 1, %g7
  150. sllx %g7, TSB_TAG_INVALID_BIT, %g7
  151. brgez,a,pn %g5, kvmap_dtlb_longpath
  152. KTSB_STORE(%g1, %g7)
  153. KTSB_WRITE(%g1, %g5, %g6)
  154. /* fallthrough to TLB load */
  155. kvmap_dtlb_load:
  156. 661: stxa %g5, [%g0] ASI_DTLB_DATA_IN ! Reload TLB
  157. retry
  158. .section .sun4v_2insn_patch, "ax"
  159. .word 661b
  160. nop
  161. nop
  162. .previous
  163. /* For sun4v the ASI_DTLB_DATA_IN store and the retry
  164. * instruction get nop'd out and we get here to branch
  165. * to the sun4v tlb load code. The registers are setup
  166. * as follows:
  167. *
  168. * %g4: vaddr
  169. * %g5: PTE
  170. * %g6: TAG
  171. *
  172. * The sun4v TLB load wants the PTE in %g3 so we fix that
  173. * up here.
  174. */
  175. ba,pt %xcc, sun4v_dtlb_load
  176. mov %g5, %g3
  177. kvmap_dtlb_nonlinear:
  178. /* Catch kernel NULL pointer derefs. */
  179. sethi %hi(PAGE_SIZE), %g5
  180. cmp %g4, %g5
  181. bleu,pn %xcc, kvmap_dtlb_longpath
  182. nop
  183. KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
  184. kvmap_dtlb_tsbmiss:
  185. sethi %hi(MODULES_VADDR), %g5
  186. cmp %g4, %g5
  187. blu,pn %xcc, kvmap_dtlb_longpath
  188. mov (VMALLOC_END >> 24), %g5
  189. sllx %g5, 24, %g5
  190. cmp %g4, %g5
  191. bgeu,pn %xcc, kvmap_dtlb_longpath
  192. nop
  193. kvmap_check_obp:
  194. sethi %hi(LOW_OBP_ADDRESS), %g5
  195. cmp %g4, %g5
  196. blu,pn %xcc, kvmap_dtlb_vmalloc_addr
  197. mov 0x1, %g5
  198. sllx %g5, 32, %g5
  199. cmp %g4, %g5
  200. blu,pn %xcc, kvmap_dtlb_obp
  201. nop
  202. ba,pt %xcc, kvmap_dtlb_vmalloc_addr
  203. nop
  204. kvmap_dtlb_longpath:
  205. 661: rdpr %pstate, %g5
  206. wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
  207. .section .sun4v_2insn_patch, "ax"
  208. .word 661b
  209. SET_GL(1)
  210. ldxa [%g0] ASI_SCRATCHPAD, %g5
  211. .previous
  212. rdpr %tl, %g3
  213. cmp %g3, 1
  214. 661: mov TLB_TAG_ACCESS, %g4
  215. ldxa [%g4] ASI_DMMU, %g5
  216. .section .sun4v_2insn_patch, "ax"
  217. .word 661b
  218. ldx [%g5 + HV_FAULT_D_ADDR_OFFSET], %g5
  219. nop
  220. .previous
  221. be,pt %xcc, sparc64_realfault_common
  222. mov FAULT_CODE_DTLB, %g4
  223. ba,pt %xcc, winfix_trampoline
  224. nop