central.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. /* $Id: central.c,v 1.15 2001/12/19 00:29:51 davem Exp $
  2. * central.c: Central FHC driver for Sunfire/Starfire/Wildfire.
  3. *
  4. * Copyright (C) 1997, 1999 David S. Miller (davem@redhat.com)
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/types.h>
  8. #include <linux/string.h>
  9. #include <linux/timer.h>
  10. #include <linux/sched.h>
  11. #include <linux/delay.h>
  12. #include <linux/init.h>
  13. #include <linux/bootmem.h>
  14. #include <asm/page.h>
  15. #include <asm/fhc.h>
  16. #include <asm/starfire.h>
  17. struct linux_central *central_bus = NULL;
  18. struct linux_fhc *fhc_list = NULL;
  19. #define IS_CENTRAL_FHC(__fhc) ((__fhc) == central_bus->child)
  20. static void central_probe_failure(int line)
  21. {
  22. prom_printf("CENTRAL: Critical device probe failure at central.c:%d\n",
  23. line);
  24. prom_halt();
  25. }
  26. static void central_ranges_init(struct linux_central *central)
  27. {
  28. struct device_node *dp = central->prom_node;
  29. void *pval;
  30. int len;
  31. central->num_central_ranges = 0;
  32. pval = of_get_property(dp, "ranges", &len);
  33. if (pval) {
  34. memcpy(central->central_ranges, pval, len);
  35. central->num_central_ranges =
  36. (len / sizeof(struct linux_prom_ranges));
  37. }
  38. }
  39. static void fhc_ranges_init(struct linux_fhc *fhc)
  40. {
  41. struct device_node *dp = fhc->prom_node;
  42. void *pval;
  43. int len;
  44. fhc->num_fhc_ranges = 0;
  45. pval = of_get_property(dp, "ranges", &len);
  46. if (pval) {
  47. memcpy(fhc->fhc_ranges, pval, len);
  48. fhc->num_fhc_ranges =
  49. (len / sizeof(struct linux_prom_ranges));
  50. }
  51. }
  52. /* Range application routines are exported to various drivers,
  53. * so do not __init this.
  54. */
  55. static void adjust_regs(struct linux_prom_registers *regp, int nregs,
  56. struct linux_prom_ranges *rangep, int nranges)
  57. {
  58. int regc, rngc;
  59. for (regc = 0; regc < nregs; regc++) {
  60. for (rngc = 0; rngc < nranges; rngc++)
  61. if (regp[regc].which_io == rangep[rngc].ot_child_space)
  62. break; /* Fount it */
  63. if (rngc == nranges) /* oops */
  64. central_probe_failure(__LINE__);
  65. regp[regc].which_io = rangep[rngc].ot_parent_space;
  66. regp[regc].phys_addr -= rangep[rngc].ot_child_base;
  67. regp[regc].phys_addr += rangep[rngc].ot_parent_base;
  68. }
  69. }
  70. /* Apply probed fhc ranges to registers passed, if no ranges return. */
  71. void apply_fhc_ranges(struct linux_fhc *fhc,
  72. struct linux_prom_registers *regs,
  73. int nregs)
  74. {
  75. if (fhc->num_fhc_ranges)
  76. adjust_regs(regs, nregs, fhc->fhc_ranges,
  77. fhc->num_fhc_ranges);
  78. }
  79. /* Apply probed central ranges to registers passed, if no ranges return. */
  80. void apply_central_ranges(struct linux_central *central,
  81. struct linux_prom_registers *regs, int nregs)
  82. {
  83. if (central->num_central_ranges)
  84. adjust_regs(regs, nregs, central->central_ranges,
  85. central->num_central_ranges);
  86. }
  87. void * __init central_alloc_bootmem(unsigned long size)
  88. {
  89. void *ret;
  90. ret = __alloc_bootmem(size, SMP_CACHE_BYTES, 0UL);
  91. if (ret != NULL)
  92. memset(ret, 0, size);
  93. return ret;
  94. }
  95. static unsigned long prom_reg_to_paddr(struct linux_prom_registers *r)
  96. {
  97. unsigned long ret = ((unsigned long) r->which_io) << 32;
  98. return ret | (unsigned long) r->phys_addr;
  99. }
  100. static void probe_other_fhcs(void)
  101. {
  102. struct device_node *dp;
  103. struct linux_prom64_registers *fpregs;
  104. for_each_node_by_name(dp, "fhc") {
  105. struct linux_fhc *fhc;
  106. int board;
  107. u32 tmp;
  108. if (dp->parent &&
  109. dp->parent->parent != NULL)
  110. continue;
  111. fhc = (struct linux_fhc *)
  112. central_alloc_bootmem(sizeof(struct linux_fhc));
  113. if (fhc == NULL)
  114. central_probe_failure(__LINE__);
  115. /* Link it into the FHC chain. */
  116. fhc->next = fhc_list;
  117. fhc_list = fhc;
  118. /* Toplevel FHCs have no parent. */
  119. fhc->parent = NULL;
  120. fhc->prom_node = dp;
  121. fhc_ranges_init(fhc);
  122. /* Non-central FHC's have 64-bit OBP format registers. */
  123. fpregs = of_get_property(dp, "reg", NULL);
  124. if (!fpregs)
  125. central_probe_failure(__LINE__);
  126. /* Only central FHC needs special ranges applied. */
  127. fhc->fhc_regs.pregs = fpregs[0].phys_addr;
  128. fhc->fhc_regs.ireg = fpregs[1].phys_addr;
  129. fhc->fhc_regs.ffregs = fpregs[2].phys_addr;
  130. fhc->fhc_regs.sregs = fpregs[3].phys_addr;
  131. fhc->fhc_regs.uregs = fpregs[4].phys_addr;
  132. fhc->fhc_regs.tregs = fpregs[5].phys_addr;
  133. board = of_getintprop_default(dp, "board#", -1);
  134. fhc->board = board;
  135. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_JCTRL);
  136. if ((tmp & FHC_JTAG_CTRL_MENAB) != 0)
  137. fhc->jtag_master = 1;
  138. else
  139. fhc->jtag_master = 0;
  140. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_ID);
  141. printk("FHC(board %d): Version[%x] PartID[%x] Manuf[%x] %s\n",
  142. board,
  143. (tmp & FHC_ID_VERS) >> 28,
  144. (tmp & FHC_ID_PARTID) >> 12,
  145. (tmp & FHC_ID_MANUF) >> 1,
  146. (fhc->jtag_master ? "(JTAG Master)" : ""));
  147. /* This bit must be set in all non-central FHC's in
  148. * the system. When it is clear, this identifies
  149. * the central board.
  150. */
  151. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  152. tmp |= FHC_CONTROL_IXIST;
  153. upa_writel(tmp, fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  154. }
  155. }
  156. static void probe_clock_board(struct linux_central *central,
  157. struct linux_fhc *fhc,
  158. struct device_node *fp)
  159. {
  160. struct device_node *dp;
  161. struct linux_prom_registers cregs[3], *pr;
  162. int nslots, tmp, nregs;
  163. dp = fp->child;
  164. while (dp) {
  165. if (!strcmp(dp->name, "clock-board"))
  166. break;
  167. dp = dp->sibling;
  168. }
  169. if (!dp)
  170. central_probe_failure(__LINE__);
  171. pr = of_get_property(dp, "reg", &nregs);
  172. if (!pr)
  173. central_probe_failure(__LINE__);
  174. memcpy(cregs, pr, nregs);
  175. nregs /= sizeof(struct linux_prom_registers);
  176. apply_fhc_ranges(fhc, &cregs[0], nregs);
  177. apply_central_ranges(central, &cregs[0], nregs);
  178. central->cfreg = prom_reg_to_paddr(&cregs[0]);
  179. central->clkregs = prom_reg_to_paddr(&cregs[1]);
  180. if (nregs == 2)
  181. central->clkver = 0UL;
  182. else
  183. central->clkver = prom_reg_to_paddr(&cregs[2]);
  184. tmp = upa_readb(central->clkregs + CLOCK_STAT1);
  185. tmp &= 0xc0;
  186. switch(tmp) {
  187. case 0x40:
  188. nslots = 16;
  189. break;
  190. case 0xc0:
  191. nslots = 8;
  192. break;
  193. case 0x80:
  194. if (central->clkver != 0UL &&
  195. upa_readb(central->clkver) != 0) {
  196. if ((upa_readb(central->clkver) & 0x80) != 0)
  197. nslots = 4;
  198. else
  199. nslots = 5;
  200. break;
  201. }
  202. default:
  203. nslots = 4;
  204. break;
  205. };
  206. central->slots = nslots;
  207. printk("CENTRAL: Detected %d slot Enterprise system. cfreg[%02x] cver[%02x]\n",
  208. central->slots, upa_readb(central->cfreg),
  209. (central->clkver ? upa_readb(central->clkver) : 0x00));
  210. }
  211. static void ZAP(unsigned long iclr, unsigned long imap)
  212. {
  213. u32 imap_tmp;
  214. upa_writel(0, iclr);
  215. upa_readl(iclr);
  216. imap_tmp = upa_readl(imap);
  217. imap_tmp &= ~(0x80000000);
  218. upa_writel(imap_tmp, imap);
  219. upa_readl(imap);
  220. }
  221. static void init_all_fhc_hw(void)
  222. {
  223. struct linux_fhc *fhc;
  224. for (fhc = fhc_list; fhc != NULL; fhc = fhc->next) {
  225. u32 tmp;
  226. /* Clear all of the interrupt mapping registers
  227. * just in case OBP left them in a foul state.
  228. */
  229. ZAP(fhc->fhc_regs.ffregs + FHC_FFREGS_ICLR,
  230. fhc->fhc_regs.ffregs + FHC_FFREGS_IMAP);
  231. ZAP(fhc->fhc_regs.sregs + FHC_SREGS_ICLR,
  232. fhc->fhc_regs.sregs + FHC_SREGS_IMAP);
  233. ZAP(fhc->fhc_regs.uregs + FHC_UREGS_ICLR,
  234. fhc->fhc_regs.uregs + FHC_UREGS_IMAP);
  235. ZAP(fhc->fhc_regs.tregs + FHC_TREGS_ICLR,
  236. fhc->fhc_regs.tregs + FHC_TREGS_IMAP);
  237. /* Setup FHC control register. */
  238. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  239. /* All non-central boards have this bit set. */
  240. if (! IS_CENTRAL_FHC(fhc))
  241. tmp |= FHC_CONTROL_IXIST;
  242. /* For all FHCs, clear the firmware synchronization
  243. * line and both low power mode enables.
  244. */
  245. tmp &= ~(FHC_CONTROL_AOFF | FHC_CONTROL_BOFF |
  246. FHC_CONTROL_SLINE);
  247. upa_writel(tmp, fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  248. upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  249. }
  250. }
  251. void central_probe(void)
  252. {
  253. struct linux_prom_registers fpregs[6], *pr;
  254. struct linux_fhc *fhc;
  255. struct device_node *dp, *fp;
  256. int err;
  257. dp = of_find_node_by_name(NULL, "central");
  258. if (!dp) {
  259. if (this_is_starfire)
  260. starfire_cpu_setup();
  261. return;
  262. }
  263. /* Ok we got one, grab some memory for software state. */
  264. central_bus = (struct linux_central *)
  265. central_alloc_bootmem(sizeof(struct linux_central));
  266. if (central_bus == NULL)
  267. central_probe_failure(__LINE__);
  268. fhc = (struct linux_fhc *)
  269. central_alloc_bootmem(sizeof(struct linux_fhc));
  270. if (fhc == NULL)
  271. central_probe_failure(__LINE__);
  272. /* First init central. */
  273. central_bus->child = fhc;
  274. central_bus->prom_node = dp;
  275. central_ranges_init(central_bus);
  276. /* And then central's FHC. */
  277. fhc->next = fhc_list;
  278. fhc_list = fhc;
  279. fhc->parent = central_bus;
  280. fp = dp->child;
  281. while (fp) {
  282. if (!strcmp(fp->name, "fhc"))
  283. break;
  284. fp = fp->sibling;
  285. }
  286. if (!fp)
  287. central_probe_failure(__LINE__);
  288. fhc->prom_node = fp;
  289. fhc_ranges_init(fhc);
  290. /* Now, map in FHC register set. */
  291. pr = of_get_property(fp, "reg", NULL);
  292. if (!pr)
  293. central_probe_failure(__LINE__);
  294. memcpy(fpregs, pr, sizeof(fpregs));
  295. apply_central_ranges(central_bus, &fpregs[0], 6);
  296. fhc->fhc_regs.pregs = prom_reg_to_paddr(&fpregs[0]);
  297. fhc->fhc_regs.ireg = prom_reg_to_paddr(&fpregs[1]);
  298. fhc->fhc_regs.ffregs = prom_reg_to_paddr(&fpregs[2]);
  299. fhc->fhc_regs.sregs = prom_reg_to_paddr(&fpregs[3]);
  300. fhc->fhc_regs.uregs = prom_reg_to_paddr(&fpregs[4]);
  301. fhc->fhc_regs.tregs = prom_reg_to_paddr(&fpregs[5]);
  302. /* Obtain board number from board status register, Central's
  303. * FHC lacks "board#" property.
  304. */
  305. err = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_BSR);
  306. fhc->board = (((err >> 16) & 0x01) |
  307. ((err >> 12) & 0x0e));
  308. fhc->jtag_master = 0;
  309. /* Attach the clock board registers for CENTRAL. */
  310. probe_clock_board(central_bus, fhc, fp);
  311. err = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_ID);
  312. printk("FHC(board %d): Version[%x] PartID[%x] Manuf[%x] (CENTRAL)\n",
  313. fhc->board,
  314. ((err & FHC_ID_VERS) >> 28),
  315. ((err & FHC_ID_PARTID) >> 12),
  316. ((err & FHC_ID_MANUF) >> 1));
  317. probe_other_fhcs();
  318. init_all_fhc_hw();
  319. }
  320. static __inline__ void fhc_ledblink(struct linux_fhc *fhc, int on)
  321. {
  322. u32 tmp;
  323. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  324. /* NOTE: reverse logic on this bit */
  325. if (on)
  326. tmp &= ~(FHC_CONTROL_RLED);
  327. else
  328. tmp |= FHC_CONTROL_RLED;
  329. tmp &= ~(FHC_CONTROL_AOFF | FHC_CONTROL_BOFF | FHC_CONTROL_SLINE);
  330. upa_writel(tmp, fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  331. upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  332. }
  333. static __inline__ void central_ledblink(struct linux_central *central, int on)
  334. {
  335. u8 tmp;
  336. tmp = upa_readb(central->clkregs + CLOCK_CTRL);
  337. /* NOTE: reverse logic on this bit */
  338. if (on)
  339. tmp &= ~(CLOCK_CTRL_RLED);
  340. else
  341. tmp |= CLOCK_CTRL_RLED;
  342. upa_writeb(tmp, central->clkregs + CLOCK_CTRL);
  343. upa_readb(central->clkregs + CLOCK_CTRL);
  344. }
  345. static struct timer_list sftimer;
  346. static int led_state;
  347. static void sunfire_timer(unsigned long __ignored)
  348. {
  349. struct linux_fhc *fhc;
  350. central_ledblink(central_bus, led_state);
  351. for (fhc = fhc_list; fhc != NULL; fhc = fhc->next)
  352. if (! IS_CENTRAL_FHC(fhc))
  353. fhc_ledblink(fhc, led_state);
  354. led_state = ! led_state;
  355. sftimer.expires = jiffies + (HZ >> 1);
  356. add_timer(&sftimer);
  357. }
  358. /* After PCI/SBUS busses have been probed, this is called to perform
  359. * final initialization of all FireHose Controllers in the system.
  360. */
  361. void firetruck_init(void)
  362. {
  363. struct linux_central *central = central_bus;
  364. u8 ctrl;
  365. /* No central bus, nothing to do. */
  366. if (central == NULL)
  367. return;
  368. /* OBP leaves it on, turn it off so clock board timer LED
  369. * is in sync with FHC ones.
  370. */
  371. ctrl = upa_readb(central->clkregs + CLOCK_CTRL);
  372. ctrl &= ~(CLOCK_CTRL_RLED);
  373. upa_writeb(ctrl, central->clkregs + CLOCK_CTRL);
  374. led_state = 0;
  375. init_timer(&sftimer);
  376. sftimer.data = 0;
  377. sftimer.function = &sunfire_timer;
  378. sftimer.expires = jiffies + (HZ >> 1);
  379. add_timer(&sftimer);
  380. }