tlb-sh4.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * arch/sh/mm/tlb-sh4.c
  3. *
  4. * SH-4 specific TLB operations
  5. *
  6. * Copyright (C) 1999 Niibe Yutaka
  7. * Copyright (C) 2002 Paul Mundt
  8. *
  9. * Released under the terms of the GNU GPL v2.0.
  10. */
  11. #include <linux/signal.h>
  12. #include <linux/sched.h>
  13. #include <linux/kernel.h>
  14. #include <linux/errno.h>
  15. #include <linux/string.h>
  16. #include <linux/types.h>
  17. #include <linux/ptrace.h>
  18. #include <linux/mman.h>
  19. #include <linux/mm.h>
  20. #include <linux/smp.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/interrupt.h>
  23. #include <asm/system.h>
  24. #include <asm/io.h>
  25. #include <asm/uaccess.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/mmu_context.h>
  28. #include <asm/cacheflush.h>
  29. void update_mmu_cache(struct vm_area_struct * vma,
  30. unsigned long address, pte_t pte)
  31. {
  32. unsigned long flags;
  33. unsigned long pteval;
  34. unsigned long vpn;
  35. struct page *page;
  36. unsigned long pfn;
  37. /* Ptrace may call this routine. */
  38. if (vma && current->active_mm != vma->vm_mm)
  39. return;
  40. pfn = pte_pfn(pte);
  41. if (pfn_valid(pfn)) {
  42. page = pfn_to_page(pfn);
  43. if (!test_bit(PG_mapped, &page->flags)) {
  44. unsigned long phys = pte_val(pte) & PTE_PHYS_MASK;
  45. __flush_wback_region((void *)P1SEGADDR(phys), PAGE_SIZE);
  46. __set_bit(PG_mapped, &page->flags);
  47. }
  48. }
  49. local_irq_save(flags);
  50. /* Set PTEH register */
  51. vpn = (address & MMU_VPN_MASK) | get_asid();
  52. ctrl_outl(vpn, MMU_PTEH);
  53. pteval = pte_val(pte);
  54. /* Set PTEA register */
  55. if (cpu_data->flags & CPU_HAS_PTEA)
  56. /* TODO: make this look less hacky */
  57. ctrl_outl(((pteval >> 28) & 0xe) | (pteval & 0x1), MMU_PTEA);
  58. /* Set PTEL register */
  59. pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
  60. #ifdef CONFIG_SH_WRITETHROUGH
  61. pteval |= _PAGE_WT;
  62. #endif
  63. /* conveniently, we want all the software flags to be 0 anyway */
  64. ctrl_outl(pteval, MMU_PTEL);
  65. /* Load the TLB */
  66. asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
  67. local_irq_restore(flags);
  68. }
  69. void __flush_tlb_page(unsigned long asid, unsigned long page)
  70. {
  71. unsigned long addr, data;
  72. /*
  73. * NOTE: PTEH.ASID should be set to this MM
  74. * _AND_ we need to write ASID to the array.
  75. *
  76. * It would be simple if we didn't need to set PTEH.ASID...
  77. */
  78. addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
  79. data = page | asid; /* VALID bit is off */
  80. jump_to_P2();
  81. ctrl_outl(data, addr);
  82. back_to_P1();
  83. }