timer-mtu2.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * arch/sh/kernel/timers/timer-mtu2.c - MTU2 Timer Support
  3. *
  4. * Copyright (C) 2005 Paul Mundt
  5. *
  6. * Based off of arch/sh/kernel/timers/timer-tmu.c
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/seqlock.h>
  16. #include <asm/timer.h>
  17. #include <asm/io.h>
  18. #include <asm/irq.h>
  19. #include <asm/clock.h>
  20. /*
  21. * We use channel 1 for our lowly system timer. Channel 2 would be the other
  22. * likely candidate, but we leave it alone as it has higher divisors that
  23. * would be of more use to other more interesting applications.
  24. *
  25. * TODO: Presently we only implement a 16-bit single-channel system timer.
  26. * However, we can implement channel cascade if we go the overflow route and
  27. * get away with using 2 MTU2 channels as a 32-bit timer.
  28. */
  29. #define MTU2_TSTR 0xfffe4280
  30. #define MTU2_TCR_1 0xfffe4380
  31. #define MTU2_TMDR_1 0xfffe4381
  32. #define MTU2_TIOR_1 0xfffe4382
  33. #define MTU2_TIER_1 0xfffe4384
  34. #define MTU2_TSR_1 0xfffe4385
  35. #define MTU2_TCNT_1 0xfffe4386 /* 16-bit counter */
  36. #define MTU2_TGRA_1 0xfffe438a
  37. #define STBCR3 0xfffe0408
  38. #define MTU2_TSTR_CST1 (1 << 1) /* Counter Start 1 */
  39. #define MTU2_TSR_TGFA (1 << 0) /* GRA compare match */
  40. #define MTU2_TIER_TGIEA (1 << 0) /* GRA compare match interrupt enable */
  41. #define MTU2_TCR_INIT 0x22
  42. #define MTU2_TCR_CALIB 0x00
  43. static unsigned long mtu2_timer_get_offset(void)
  44. {
  45. int count;
  46. static int count_p = 0x7fff; /* for the first call after boot */
  47. static unsigned long jiffies_p = 0;
  48. /*
  49. * cache volatile jiffies temporarily; we have IRQs turned off.
  50. */
  51. unsigned long jiffies_t;
  52. /* timer count may underflow right here */
  53. count = ctrl_inw(MTU2_TCNT_1); /* read the latched count */
  54. jiffies_t = jiffies;
  55. /*
  56. * avoiding timer inconsistencies (they are rare, but they happen)...
  57. * there is one kind of problem that must be avoided here:
  58. * 1. the timer counter underflows
  59. */
  60. if (jiffies_t == jiffies_p) {
  61. if (count > count_p) {
  62. if (ctrl_inb(MTU2_TSR_1) & MTU2_TSR_TGFA) {
  63. count -= LATCH;
  64. } else {
  65. printk("%s (): hardware timer problem?\n",
  66. __FUNCTION__);
  67. }
  68. }
  69. } else
  70. jiffies_p = jiffies_t;
  71. count_p = count;
  72. count = ((LATCH-1) - count) * TICK_SIZE;
  73. count = (count + LATCH/2) / LATCH;
  74. return count;
  75. }
  76. static irqreturn_t mtu2_timer_interrupt(int irq, void *dev_id)
  77. {
  78. unsigned long timer_status;
  79. /* Clear TGFA bit */
  80. timer_status = ctrl_inb(MTU2_TSR_1);
  81. timer_status &= ~MTU2_TSR_TGFA;
  82. ctrl_outb(timer_status, MTU2_TSR_1);
  83. /* Do timer tick */
  84. write_seqlock(&xtime_lock);
  85. handle_timer_tick();
  86. write_sequnlock(&xtime_lock);
  87. return IRQ_HANDLED;
  88. }
  89. static struct irqaction mtu2_irq = {
  90. .name = "timer",
  91. .handler = mtu2_timer_interrupt,
  92. .flags = IRQF_DISABLED | IRQF_TIMER,
  93. .mask = CPU_MASK_NONE,
  94. };
  95. static unsigned int divisors[] = { 1, 4, 16, 64, 1, 1, 256 };
  96. static void mtu2_clk_init(struct clk *clk)
  97. {
  98. u8 idx = MTU2_TCR_INIT & 0x7;
  99. clk->rate = clk->parent->rate / divisors[idx];
  100. /* Start TCNT counting */
  101. ctrl_outb(ctrl_inb(MTU2_TSTR) | MTU2_TSTR_CST1, MTU2_TSTR);
  102. }
  103. static void mtu2_clk_recalc(struct clk *clk)
  104. {
  105. u8 idx = ctrl_inb(MTU2_TCR_1) & 0x7;
  106. clk->rate = clk->parent->rate / divisors[idx];
  107. }
  108. static struct clk_ops mtu2_clk_ops = {
  109. .init = mtu2_clk_init,
  110. .recalc = mtu2_clk_recalc,
  111. };
  112. static struct clk mtu2_clk1 = {
  113. .name = "mtu2_clk1",
  114. .ops = &mtu2_clk_ops,
  115. };
  116. static int mtu2_timer_start(void)
  117. {
  118. ctrl_outb(ctrl_inb(MTU2_TSTR) | MTU2_TSTR_CST1, MTU2_TSTR);
  119. return 0;
  120. }
  121. static int mtu2_timer_stop(void)
  122. {
  123. ctrl_outb(ctrl_inb(MTU2_TSTR) & ~MTU2_TSTR_CST1, MTU2_TSTR);
  124. return 0;
  125. }
  126. static int mtu2_timer_init(void)
  127. {
  128. u8 tmp;
  129. unsigned long interval;
  130. setup_irq(CONFIG_SH_TIMER_IRQ, &mtu2_irq);
  131. mtu2_clk1.parent = clk_get(NULL, "module_clk");
  132. ctrl_outb(ctrl_inb(STBCR3) & (~0x20), STBCR3);
  133. /* Normal operation */
  134. ctrl_outb(0, MTU2_TMDR_1);
  135. ctrl_outb(MTU2_TCR_INIT, MTU2_TCR_1);
  136. ctrl_outb(0x01, MTU2_TIOR_1);
  137. /* Enable underflow interrupt */
  138. ctrl_outb(ctrl_inb(MTU2_TIER_1) | MTU2_TIER_TGIEA, MTU2_TIER_1);
  139. interval = CONFIG_SH_PCLK_FREQ / 16 / HZ;
  140. printk(KERN_INFO "Interval = %ld\n", interval);
  141. ctrl_outw(interval, MTU2_TGRA_1);
  142. ctrl_outw(0, MTU2_TCNT_1);
  143. clk_register(&mtu2_clk1);
  144. clk_enable(&mtu2_clk1);
  145. return 0;
  146. }
  147. struct sys_timer_ops mtu2_timer_ops = {
  148. .init = mtu2_timer_init,
  149. .start = mtu2_timer_start,
  150. .stop = mtu2_timer_stop,
  151. #ifndef CONFIG_GENERIC_TIME
  152. .get_offset = mtu2_timer_get_offset,
  153. #endif
  154. };
  155. struct sys_timer mtu2_timer = {
  156. .name = "mtu2",
  157. .ops = &mtu2_timer_ops,
  158. };