tsi108_pci.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * Common routines for Tundra Semiconductor TSI108 host bridge.
  3. *
  4. * 2004-2005 (c) Tundra Semiconductor Corp.
  5. * Author: Alex Bounine (alexandreb@tundra.com)
  6. * Author: Roy Zang (tie-fei.zang@freescale.com)
  7. * Add pci interrupt router host
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/slab.h>
  27. #include <linux/irq.h>
  28. #include <linux/interrupt.h>
  29. #include <asm/byteorder.h>
  30. #include <asm/io.h>
  31. #include <asm/irq.h>
  32. #include <asm/uaccess.h>
  33. #include <asm/machdep.h>
  34. #include <asm/pci-bridge.h>
  35. #include <asm/tsi108.h>
  36. #include <asm/tsi108_irq.h>
  37. #include <asm/prom.h>
  38. #undef DEBUG
  39. #ifdef DEBUG
  40. #define DBG(x...) printk(x)
  41. #else
  42. #define DBG(x...)
  43. #endif
  44. #define tsi_mk_config_addr(bus, devfunc, offset) \
  45. ((((bus)<<16) | ((devfunc)<<8) | (offset & 0xfc)) + tsi108_pci_cfg_base)
  46. u32 tsi108_pci_cfg_base;
  47. u32 tsi108_csr_vir_base;
  48. static struct device_node *pci_irq_node;
  49. static struct irq_host *pci_irq_host;
  50. extern u32 get_vir_csrbase(void);
  51. extern u32 tsi108_read_reg(u32 reg_offset);
  52. extern void tsi108_write_reg(u32 reg_offset, u32 val);
  53. int
  54. tsi108_direct_write_config(struct pci_bus *bus, unsigned int devfunc,
  55. int offset, int len, u32 val)
  56. {
  57. volatile unsigned char *cfg_addr;
  58. if (ppc_md.pci_exclude_device)
  59. if (ppc_md.pci_exclude_device(bus->number, devfunc))
  60. return PCIBIOS_DEVICE_NOT_FOUND;
  61. cfg_addr = (unsigned char *)(tsi_mk_config_addr(bus->number,
  62. devfunc, offset) |
  63. (offset & 0x03));
  64. #ifdef DEBUG
  65. printk("PCI CFG write : ");
  66. printk("%d:0x%x:0x%x ", bus->number, devfunc, offset);
  67. printk("%d ADDR=0x%08x ", len, (uint) cfg_addr);
  68. printk("data = 0x%08x\n", val);
  69. #endif
  70. switch (len) {
  71. case 1:
  72. out_8((u8 *) cfg_addr, val);
  73. break;
  74. case 2:
  75. out_le16((u16 *) cfg_addr, val);
  76. break;
  77. default:
  78. out_le32((u32 *) cfg_addr, val);
  79. break;
  80. }
  81. return PCIBIOS_SUCCESSFUL;
  82. }
  83. void tsi108_clear_pci_error(u32 pci_cfg_base)
  84. {
  85. u32 err_stat, err_addr, pci_stat;
  86. /*
  87. * Quietly clear PB and PCI error flags set as result
  88. * of PCI/X configuration read requests.
  89. */
  90. /* Read PB Error Log Registers */
  91. err_stat = tsi108_read_reg(TSI108_PB_OFFSET + TSI108_PB_ERRCS);
  92. err_addr = tsi108_read_reg(TSI108_PB_OFFSET + TSI108_PB_AERR);
  93. if (err_stat & TSI108_PB_ERRCS_ES) {
  94. /* Clear error flag */
  95. tsi108_write_reg(TSI108_PB_OFFSET + TSI108_PB_ERRCS,
  96. TSI108_PB_ERRCS_ES);
  97. /* Clear read error reported in PB_ISR */
  98. tsi108_write_reg(TSI108_PB_OFFSET + TSI108_PB_ISR,
  99. TSI108_PB_ISR_PBS_RD_ERR);
  100. /* Clear PCI/X bus cfg errors if applicable */
  101. if ((err_addr & 0xFF000000) == pci_cfg_base) {
  102. pci_stat =
  103. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_CSR);
  104. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_CSR,
  105. pci_stat);
  106. }
  107. }
  108. return;
  109. }
  110. #define __tsi108_read_pci_config(x, addr, op) \
  111. __asm__ __volatile__( \
  112. " "op" %0,0,%1\n" \
  113. "1: eieio\n" \
  114. "2:\n" \
  115. ".section .fixup,\"ax\"\n" \
  116. "3: li %0,-1\n" \
  117. " b 2b\n" \
  118. ".section __ex_table,\"a\"\n" \
  119. " .align 2\n" \
  120. " .long 1b,3b\n" \
  121. ".text" \
  122. : "=r"(x) : "r"(addr))
  123. int
  124. tsi108_direct_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  125. int len, u32 * val)
  126. {
  127. volatile unsigned char *cfg_addr;
  128. u32 temp;
  129. if (ppc_md.pci_exclude_device)
  130. if (ppc_md.pci_exclude_device(bus->number, devfn))
  131. return PCIBIOS_DEVICE_NOT_FOUND;
  132. cfg_addr = (unsigned char *)(tsi_mk_config_addr(bus->number,
  133. devfn,
  134. offset) | (offset &
  135. 0x03));
  136. switch (len) {
  137. case 1:
  138. __tsi108_read_pci_config(temp, cfg_addr, "lbzx");
  139. break;
  140. case 2:
  141. __tsi108_read_pci_config(temp, cfg_addr, "lhbrx");
  142. break;
  143. default:
  144. __tsi108_read_pci_config(temp, cfg_addr, "lwbrx");
  145. break;
  146. }
  147. *val = temp;
  148. #ifdef DEBUG
  149. if ((0xFFFFFFFF != temp) && (0xFFFF != temp) && (0xFF != temp)) {
  150. printk("PCI CFG read : ");
  151. printk("%d:0x%x:0x%x ", bus->number, devfn, offset);
  152. printk("%d ADDR=0x%08x ", len, (uint) cfg_addr);
  153. printk("data = 0x%x\n", *val);
  154. }
  155. #endif
  156. return PCIBIOS_SUCCESSFUL;
  157. }
  158. void tsi108_clear_pci_cfg_error(void)
  159. {
  160. tsi108_clear_pci_error(TSI108_PCI_CFG_BASE_PHYS);
  161. }
  162. static struct pci_ops tsi108_direct_pci_ops = {
  163. tsi108_direct_read_config,
  164. tsi108_direct_write_config
  165. };
  166. int __init tsi108_setup_pci(struct device_node *dev)
  167. {
  168. int len;
  169. struct pci_controller *hose;
  170. struct resource rsrc;
  171. const int *bus_range;
  172. int primary = 0, has_address = 0;
  173. /* PCI Config mapping */
  174. tsi108_pci_cfg_base = (u32)ioremap(TSI108_PCI_CFG_BASE_PHYS,
  175. TSI108_PCI_CFG_SIZE);
  176. DBG("TSI_PCI: %s tsi108_pci_cfg_base=0x%x\n", __FUNCTION__,
  177. tsi108_pci_cfg_base);
  178. /* Fetch host bridge registers address */
  179. has_address = (of_address_to_resource(dev, 0, &rsrc) == 0);
  180. /* Get bus range if any */
  181. bus_range = get_property(dev, "bus-range", &len);
  182. if (bus_range == NULL || len < 2 * sizeof(int)) {
  183. printk(KERN_WARNING "Can't get bus-range for %s, assume"
  184. " bus 0\n", dev->full_name);
  185. }
  186. hose = pcibios_alloc_controller();
  187. if (!hose) {
  188. printk("PCI Host bridge init failed\n");
  189. return -ENOMEM;
  190. }
  191. hose->arch_data = dev;
  192. hose->set_cfg_type = 1;
  193. hose->first_busno = bus_range ? bus_range[0] : 0;
  194. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  195. (hose)->ops = &tsi108_direct_pci_ops;
  196. printk(KERN_INFO "Found tsi108 PCI host bridge at 0x%08x. "
  197. "Firmware bus number: %d->%d\n",
  198. rsrc.start, hose->first_busno, hose->last_busno);
  199. /* Interpret the "ranges" property */
  200. /* This also maps the I/O region and sets isa_io/mem_base */
  201. pci_process_bridge_OF_ranges(hose, dev, primary);
  202. return 0;
  203. }
  204. /*
  205. * Low level utility functions
  206. */
  207. static void tsi108_pci_int_mask(u_int irq)
  208. {
  209. u_int irp_cfg;
  210. int int_line = (irq - IRQ_PCI_INTAD_BASE);
  211. irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  212. mb();
  213. irp_cfg |= (1 << int_line); /* INTx_DIR = output */
  214. irp_cfg &= ~(3 << (8 + (int_line * 2))); /* INTx_TYPE = unused */
  215. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL, irp_cfg);
  216. mb();
  217. irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  218. }
  219. static void tsi108_pci_int_unmask(u_int irq)
  220. {
  221. u_int irp_cfg;
  222. int int_line = (irq - IRQ_PCI_INTAD_BASE);
  223. irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  224. mb();
  225. irp_cfg &= ~(1 << int_line);
  226. irp_cfg |= (3 << (8 + (int_line * 2)));
  227. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL, irp_cfg);
  228. mb();
  229. }
  230. static void init_pci_source(void)
  231. {
  232. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL,
  233. 0x0000ff00);
  234. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
  235. TSI108_PCI_IRP_ENABLE_P_INT);
  236. mb();
  237. }
  238. static inline unsigned int get_pci_source(void)
  239. {
  240. u_int temp = 0;
  241. int irq = -1;
  242. int i;
  243. u_int pci_irp_stat;
  244. static int mask = 0;
  245. /* Read PCI/X block interrupt status register */
  246. pci_irp_stat = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_STAT);
  247. mb();
  248. if (pci_irp_stat & TSI108_PCI_IRP_STAT_P_INT) {
  249. /* Process Interrupt from PCI bus INTA# - INTD# lines */
  250. temp =
  251. tsi108_read_reg(TSI108_PCI_OFFSET +
  252. TSI108_PCI_IRP_INTAD) & 0xf;
  253. mb();
  254. for (i = 0; i < 4; i++, mask++) {
  255. if (temp & (1 << mask % 4)) {
  256. irq = IRQ_PCI_INTA + mask % 4;
  257. mask++;
  258. break;
  259. }
  260. }
  261. /* Disable interrupts from PCI block */
  262. temp = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
  263. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
  264. temp & ~TSI108_PCI_IRP_ENABLE_P_INT);
  265. mb();
  266. (void)tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
  267. mb();
  268. }
  269. #ifdef DEBUG
  270. else {
  271. printk("TSI108_PIC: error in TSI108_PCI_IRP_STAT\n");
  272. pci_irp_stat =
  273. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_STAT);
  274. temp =
  275. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_INTAD);
  276. mb();
  277. printk(">> stat=0x%08x intad=0x%08x ", pci_irp_stat, temp);
  278. temp =
  279. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  280. mb();
  281. printk("cfg_ctl=0x%08x ", temp);
  282. temp =
  283. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
  284. mb();
  285. printk("irp_enable=0x%08x\n", temp);
  286. }
  287. #endif /* end of DEBUG */
  288. return irq;
  289. }
  290. /*
  291. * Linux descriptor level callbacks
  292. */
  293. static void tsi108_pci_irq_enable(u_int irq)
  294. {
  295. tsi108_pci_int_unmask(irq);
  296. }
  297. static void tsi108_pci_irq_disable(u_int irq)
  298. {
  299. tsi108_pci_int_mask(irq);
  300. }
  301. static void tsi108_pci_irq_ack(u_int irq)
  302. {
  303. tsi108_pci_int_mask(irq);
  304. }
  305. static void tsi108_pci_irq_end(u_int irq)
  306. {
  307. tsi108_pci_int_unmask(irq);
  308. /* Enable interrupts from PCI block */
  309. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
  310. tsi108_read_reg(TSI108_PCI_OFFSET +
  311. TSI108_PCI_IRP_ENABLE) |
  312. TSI108_PCI_IRP_ENABLE_P_INT);
  313. mb();
  314. }
  315. /*
  316. * Interrupt controller descriptor for cascaded PCI interrupt controller.
  317. */
  318. static struct irq_chip tsi108_pci_irq = {
  319. .typename = "tsi108_PCI_int",
  320. .mask = tsi108_pci_irq_disable,
  321. .ack = tsi108_pci_irq_ack,
  322. .end = tsi108_pci_irq_end,
  323. .unmask = tsi108_pci_irq_enable,
  324. };
  325. static int pci_irq_host_xlate(struct irq_host *h, struct device_node *ct,
  326. u32 *intspec, unsigned int intsize,
  327. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  328. {
  329. *out_hwirq = intspec[0];
  330. *out_flags = IRQ_TYPE_LEVEL_HIGH;
  331. return 0;
  332. }
  333. static int pci_irq_host_map(struct irq_host *h, unsigned int virq,
  334. irq_hw_number_t hw)
  335. { unsigned int irq;
  336. DBG("%s(%d, 0x%lx)\n", __FUNCTION__, virq, hw);
  337. if ((virq >= 1) && (virq <= 4)){
  338. irq = virq + IRQ_PCI_INTAD_BASE - 1;
  339. get_irq_desc(irq)->status |= IRQ_LEVEL;
  340. set_irq_chip(irq, &tsi108_pci_irq);
  341. }
  342. return 0;
  343. }
  344. static int pci_irq_host_match(struct irq_host *h, struct device_node *node)
  345. {
  346. return pci_irq_node == node;
  347. }
  348. static struct irq_host_ops pci_irq_host_ops = {
  349. .match = pci_irq_host_match,
  350. .map = pci_irq_host_map,
  351. .xlate = pci_irq_host_xlate,
  352. };
  353. /*
  354. * Exported functions
  355. */
  356. /*
  357. * The Tsi108 PCI interrupts initialization routine.
  358. *
  359. * The INTA# - INTD# interrupts on the PCI bus are reported by the PCI block
  360. * to the MPIC using single interrupt source (IRQ_TSI108_PCI). Therefore the
  361. * PCI block has to be treated as a cascaded interrupt controller connected
  362. * to the MPIC.
  363. */
  364. void __init tsi108_pci_int_init(struct device_node *node)
  365. {
  366. DBG("Tsi108_pci_int_init: initializing PCI interrupts\n");
  367. pci_irq_node = of_node_get(node);
  368. pci_irq_host = irq_alloc_host(IRQ_HOST_MAP_LEGACY, 0, &pci_irq_host_ops, 0);
  369. if (pci_irq_host == NULL) {
  370. printk(KERN_ERR "pci_irq_host: failed to allocate irq host !\n");
  371. return;
  372. }
  373. init_pci_source();
  374. }
  375. void tsi108_irq_cascade(unsigned int irq, struct irq_desc *desc)
  376. {
  377. unsigned int cascade_irq = get_pci_source();
  378. if (cascade_irq != NO_IRQ)
  379. generic_handle_irq(cascade_irq);
  380. desc->chip->eoi(irq);
  381. }