dart_iommu.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * arch/powerpc/sysdev/dart_iommu.c
  3. *
  4. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  5. * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
  6. * IBM Corporation
  7. *
  8. * Based on pSeries_iommu.c:
  9. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  10. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  11. *
  12. * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
  13. *
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  28. */
  29. #include <linux/init.h>
  30. #include <linux/types.h>
  31. #include <linux/slab.h>
  32. #include <linux/mm.h>
  33. #include <linux/spinlock.h>
  34. #include <linux/string.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/vmalloc.h>
  38. #include <asm/io.h>
  39. #include <asm/prom.h>
  40. #include <asm/iommu.h>
  41. #include <asm/pci-bridge.h>
  42. #include <asm/machdep.h>
  43. #include <asm/abs_addr.h>
  44. #include <asm/cacheflush.h>
  45. #include <asm/lmb.h>
  46. #include <asm/ppc-pci.h>
  47. #include "dart.h"
  48. /* Physical base address and size of the DART table */
  49. unsigned long dart_tablebase; /* exported to htab_initialize */
  50. static unsigned long dart_tablesize;
  51. /* Virtual base address of the DART table */
  52. static u32 *dart_vbase;
  53. /* Mapped base address for the dart */
  54. static unsigned int __iomem *dart;
  55. /* Dummy val that entries are set to when unused */
  56. static unsigned int dart_emptyval;
  57. static struct iommu_table iommu_table_dart;
  58. static int iommu_table_dart_inited;
  59. static int dart_dirty;
  60. static int dart_is_u4;
  61. #define DBG(...)
  62. static inline void dart_tlb_invalidate_all(void)
  63. {
  64. unsigned long l = 0;
  65. unsigned int reg, inv_bit;
  66. unsigned long limit;
  67. DBG("dart: flush\n");
  68. /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
  69. * control register and wait for it to clear.
  70. *
  71. * Gotcha: Sometimes, the DART won't detect that the bit gets
  72. * set. If so, clear it and set it again.
  73. */
  74. limit = 0;
  75. inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
  76. retry:
  77. l = 0;
  78. reg = DART_IN(DART_CNTL);
  79. reg |= inv_bit;
  80. DART_OUT(DART_CNTL, reg);
  81. while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
  82. l++;
  83. if (l == (1L << limit)) {
  84. if (limit < 4) {
  85. limit++;
  86. reg = DART_IN(DART_CNTL);
  87. reg &= ~inv_bit;
  88. DART_OUT(DART_CNTL, reg);
  89. goto retry;
  90. } else
  91. panic("DART: TLB did not flush after waiting a long "
  92. "time. Buggy U3 ?");
  93. }
  94. }
  95. static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
  96. {
  97. unsigned int reg;
  98. unsigned int l, limit;
  99. reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
  100. (bus_rpn & DART_CNTL_U4_IONE_MASK);
  101. DART_OUT(DART_CNTL, reg);
  102. limit = 0;
  103. wait_more:
  104. l = 0;
  105. while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
  106. rmb();
  107. l++;
  108. }
  109. if (l == (1L << limit)) {
  110. if (limit < 4) {
  111. limit++;
  112. goto wait_more;
  113. } else
  114. panic("DART: TLB did not flush after waiting a long "
  115. "time. Buggy U4 ?");
  116. }
  117. }
  118. static void dart_flush(struct iommu_table *tbl)
  119. {
  120. mb();
  121. if (dart_dirty) {
  122. dart_tlb_invalidate_all();
  123. dart_dirty = 0;
  124. }
  125. }
  126. static void dart_build(struct iommu_table *tbl, long index,
  127. long npages, unsigned long uaddr,
  128. enum dma_data_direction direction)
  129. {
  130. unsigned int *dp;
  131. unsigned int rpn;
  132. long l;
  133. DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
  134. dp = ((unsigned int*)tbl->it_base) + index;
  135. /* On U3, all memory is contigous, so we can move this
  136. * out of the loop.
  137. */
  138. l = npages;
  139. while (l--) {
  140. rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT;
  141. *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
  142. uaddr += DART_PAGE_SIZE;
  143. }
  144. /* make sure all updates have reached memory */
  145. mb();
  146. in_be32((unsigned __iomem *)dp);
  147. mb();
  148. if (dart_is_u4) {
  149. rpn = index;
  150. while (npages--)
  151. dart_tlb_invalidate_one(rpn++);
  152. } else {
  153. dart_dirty = 1;
  154. }
  155. }
  156. static void dart_free(struct iommu_table *tbl, long index, long npages)
  157. {
  158. unsigned int *dp;
  159. /* We don't worry about flushing the TLB cache. The only drawback of
  160. * not doing it is that we won't catch buggy device drivers doing
  161. * bad DMAs, but then no 32-bit architecture ever does either.
  162. */
  163. DBG("dart: free at: %lx, %lx\n", index, npages);
  164. dp = ((unsigned int *)tbl->it_base) + index;
  165. while (npages--)
  166. *(dp++) = dart_emptyval;
  167. }
  168. static int dart_init(struct device_node *dart_node)
  169. {
  170. unsigned int i;
  171. unsigned long tmp, base, size;
  172. struct resource r;
  173. if (dart_tablebase == 0 || dart_tablesize == 0) {
  174. printk(KERN_INFO "DART: table not allocated, using "
  175. "direct DMA\n");
  176. return -ENODEV;
  177. }
  178. if (of_address_to_resource(dart_node, 0, &r))
  179. panic("DART: can't get register base ! ");
  180. /* Make sure nothing from the DART range remains in the CPU cache
  181. * from a previous mapping that existed before the kernel took
  182. * over
  183. */
  184. flush_dcache_phys_range(dart_tablebase,
  185. dart_tablebase + dart_tablesize);
  186. /* Allocate a spare page to map all invalid DART pages. We need to do
  187. * that to work around what looks like a problem with the HT bridge
  188. * prefetching into invalid pages and corrupting data
  189. */
  190. tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
  191. dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
  192. DARTMAP_RPNMASK);
  193. /* Map in DART registers */
  194. dart = ioremap(r.start, r.end - r.start + 1);
  195. if (dart == NULL)
  196. panic("DART: Cannot map registers!");
  197. /* Map in DART table */
  198. dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize);
  199. /* Fill initial table */
  200. for (i = 0; i < dart_tablesize/4; i++)
  201. dart_vbase[i] = dart_emptyval;
  202. /* Initialize DART with table base and enable it. */
  203. base = dart_tablebase >> DART_PAGE_SHIFT;
  204. size = dart_tablesize >> DART_PAGE_SHIFT;
  205. if (dart_is_u4) {
  206. size &= DART_SIZE_U4_SIZE_MASK;
  207. DART_OUT(DART_BASE_U4, base);
  208. DART_OUT(DART_SIZE_U4, size);
  209. DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
  210. } else {
  211. size &= DART_CNTL_U3_SIZE_MASK;
  212. DART_OUT(DART_CNTL,
  213. DART_CNTL_U3_ENABLE |
  214. (base << DART_CNTL_U3_BASE_SHIFT) |
  215. (size << DART_CNTL_U3_SIZE_SHIFT));
  216. }
  217. /* Invalidate DART to get rid of possible stale TLBs */
  218. dart_tlb_invalidate_all();
  219. printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
  220. dart_is_u4 ? "U4" : "U3");
  221. return 0;
  222. }
  223. static void iommu_table_dart_setup(void)
  224. {
  225. iommu_table_dart.it_busno = 0;
  226. iommu_table_dart.it_offset = 0;
  227. /* it_size is in number of entries */
  228. iommu_table_dart.it_size = dart_tablesize / sizeof(u32);
  229. /* Initialize the common IOMMU code */
  230. iommu_table_dart.it_base = (unsigned long)dart_vbase;
  231. iommu_table_dart.it_index = 0;
  232. iommu_table_dart.it_blocksize = 1;
  233. iommu_init_table(&iommu_table_dart, -1);
  234. /* Reserve the last page of the DART to avoid possible prefetch
  235. * past the DART mapped area
  236. */
  237. set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
  238. }
  239. static void pci_dma_dev_setup_dart(struct pci_dev *dev)
  240. {
  241. /* We only have one iommu table on the mac for now, which makes
  242. * things simple. Setup all PCI devices to point to this table
  243. */
  244. dev->dev.archdata.dma_data = &iommu_table_dart;
  245. }
  246. static void pci_dma_bus_setup_dart(struct pci_bus *bus)
  247. {
  248. struct device_node *dn;
  249. if (!iommu_table_dart_inited) {
  250. iommu_table_dart_inited = 1;
  251. iommu_table_dart_setup();
  252. }
  253. dn = pci_bus_to_OF_node(bus);
  254. if (dn)
  255. PCI_DN(dn)->iommu_table = &iommu_table_dart;
  256. }
  257. void iommu_init_early_dart(void)
  258. {
  259. struct device_node *dn;
  260. /* Find the DART in the device-tree */
  261. dn = of_find_compatible_node(NULL, "dart", "u3-dart");
  262. if (dn == NULL) {
  263. dn = of_find_compatible_node(NULL, "dart", "u4-dart");
  264. if (dn == NULL)
  265. goto bail;
  266. dart_is_u4 = 1;
  267. }
  268. /* Setup low level TCE operations for the core IOMMU code */
  269. ppc_md.tce_build = dart_build;
  270. ppc_md.tce_free = dart_free;
  271. ppc_md.tce_flush = dart_flush;
  272. /* Initialize the DART HW */
  273. if (dart_init(dn) == 0) {
  274. ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_dart;
  275. ppc_md.pci_dma_bus_setup = pci_dma_bus_setup_dart;
  276. /* Setup pci_dma ops */
  277. pci_dma_ops = &dma_iommu_ops;
  278. return;
  279. }
  280. bail:
  281. /* If init failed, use direct iommu and null setup functions */
  282. ppc_md.pci_dma_dev_setup = NULL;
  283. ppc_md.pci_dma_bus_setup = NULL;
  284. /* Setup pci_dma ops */
  285. pci_dma_ops = &dma_direct_ops;
  286. }
  287. void __init alloc_dart_table(void)
  288. {
  289. /* Only reserve DART space if machine has more than 1GB of RAM
  290. * or if requested with iommu=on on cmdline.
  291. *
  292. * 1GB of RAM is picked as limit because some default devices
  293. * (i.e. Airport Extreme) have 30 bit address range limits.
  294. */
  295. if (iommu_is_off)
  296. return;
  297. if (!iommu_force_on && lmb_end_of_DRAM() <= 0x40000000ull)
  298. return;
  299. /* 512 pages (2MB) is max DART tablesize. */
  300. dart_tablesize = 1UL << 21;
  301. /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
  302. * will blow up an entire large page anyway in the kernel mapping
  303. */
  304. dart_tablebase = (unsigned long)
  305. abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L));
  306. printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase);
  307. }