xics.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. /*
  2. * arch/powerpc/platforms/pseries/xics.c
  3. *
  4. * Copyright 2000 IBM Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #undef DEBUG
  12. #include <linux/types.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/irq.h>
  16. #include <linux/smp.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/signal.h>
  19. #include <linux/init.h>
  20. #include <linux/gfp.h>
  21. #include <linux/radix-tree.h>
  22. #include <linux/cpu.h>
  23. #include <asm/firmware.h>
  24. #include <asm/prom.h>
  25. #include <asm/io.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/smp.h>
  28. #include <asm/rtas.h>
  29. #include <asm/hvcall.h>
  30. #include <asm/machdep.h>
  31. #include <asm/i8259.h>
  32. #include "xics.h"
  33. #include "plpar_wrappers.h"
  34. #define XICS_IPI 2
  35. #define XICS_IRQ_SPURIOUS 0
  36. /* Want a priority other than 0. Various HW issues require this. */
  37. #define DEFAULT_PRIORITY 5
  38. /*
  39. * Mark IPIs as higher priority so we can take them inside interrupts that
  40. * arent marked IRQF_DISABLED
  41. */
  42. #define IPI_PRIORITY 4
  43. struct xics_ipl {
  44. union {
  45. u32 word;
  46. u8 bytes[4];
  47. } xirr_poll;
  48. union {
  49. u32 word;
  50. u8 bytes[4];
  51. } xirr;
  52. u32 dummy;
  53. union {
  54. u32 word;
  55. u8 bytes[4];
  56. } qirr;
  57. };
  58. static struct xics_ipl __iomem *xics_per_cpu[NR_CPUS];
  59. static unsigned int default_server = 0xFF;
  60. static unsigned int default_distrib_server = 0;
  61. static unsigned int interrupt_server_size = 8;
  62. static struct irq_host *xics_host;
  63. /*
  64. * XICS only has a single IPI, so encode the messages per CPU
  65. */
  66. struct xics_ipi_struct xics_ipi_message[NR_CPUS] __cacheline_aligned;
  67. /* RTAS service tokens */
  68. static int ibm_get_xive;
  69. static int ibm_set_xive;
  70. static int ibm_int_on;
  71. static int ibm_int_off;
  72. /* Direct HW low level accessors */
  73. static inline unsigned int direct_xirr_info_get(int n_cpu)
  74. {
  75. return in_be32(&xics_per_cpu[n_cpu]->xirr.word);
  76. }
  77. static inline void direct_xirr_info_set(int n_cpu, int value)
  78. {
  79. out_be32(&xics_per_cpu[n_cpu]->xirr.word, value);
  80. }
  81. static inline void direct_cppr_info(int n_cpu, u8 value)
  82. {
  83. out_8(&xics_per_cpu[n_cpu]->xirr.bytes[0], value);
  84. }
  85. static inline void direct_qirr_info(int n_cpu, u8 value)
  86. {
  87. out_8(&xics_per_cpu[n_cpu]->qirr.bytes[0], value);
  88. }
  89. /* LPAR low level accessors */
  90. static inline unsigned int lpar_xirr_info_get(int n_cpu)
  91. {
  92. unsigned long lpar_rc;
  93. unsigned long return_value;
  94. lpar_rc = plpar_xirr(&return_value);
  95. if (lpar_rc != H_SUCCESS)
  96. panic(" bad return code xirr - rc = %lx \n", lpar_rc);
  97. return (unsigned int)return_value;
  98. }
  99. static inline void lpar_xirr_info_set(int n_cpu, int value)
  100. {
  101. unsigned long lpar_rc;
  102. unsigned long val64 = value & 0xffffffff;
  103. lpar_rc = plpar_eoi(val64);
  104. if (lpar_rc != H_SUCCESS)
  105. panic("bad return code EOI - rc = %ld, value=%lx\n", lpar_rc,
  106. val64);
  107. }
  108. static inline void lpar_cppr_info(int n_cpu, u8 value)
  109. {
  110. unsigned long lpar_rc;
  111. lpar_rc = plpar_cppr(value);
  112. if (lpar_rc != H_SUCCESS)
  113. panic("bad return code cppr - rc = %lx\n", lpar_rc);
  114. }
  115. static inline void lpar_qirr_info(int n_cpu , u8 value)
  116. {
  117. unsigned long lpar_rc;
  118. lpar_rc = plpar_ipi(get_hard_smp_processor_id(n_cpu), value);
  119. if (lpar_rc != H_SUCCESS)
  120. panic("bad return code qirr - rc = %lx\n", lpar_rc);
  121. }
  122. /* High level handlers and init code */
  123. #ifdef CONFIG_SMP
  124. static int get_irq_server(unsigned int virq)
  125. {
  126. unsigned int server;
  127. /* For the moment only implement delivery to all cpus or one cpu */
  128. cpumask_t cpumask = irq_desc[virq].affinity;
  129. cpumask_t tmp = CPU_MASK_NONE;
  130. if (!distribute_irqs)
  131. return default_server;
  132. if (cpus_equal(cpumask, CPU_MASK_ALL)) {
  133. server = default_distrib_server;
  134. } else {
  135. cpus_and(tmp, cpu_online_map, cpumask);
  136. if (cpus_empty(tmp))
  137. server = default_distrib_server;
  138. else
  139. server = get_hard_smp_processor_id(first_cpu(tmp));
  140. }
  141. return server;
  142. }
  143. #else
  144. static int get_irq_server(unsigned int virq)
  145. {
  146. return default_server;
  147. }
  148. #endif
  149. static void xics_unmask_irq(unsigned int virq)
  150. {
  151. unsigned int irq;
  152. int call_status;
  153. unsigned int server;
  154. pr_debug("xics: unmask virq %d\n", virq);
  155. irq = (unsigned int)irq_map[virq].hwirq;
  156. pr_debug(" -> map to hwirq 0x%x\n", irq);
  157. if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
  158. return;
  159. server = get_irq_server(virq);
  160. call_status = rtas_call(ibm_set_xive, 3, 1, NULL, irq, server,
  161. DEFAULT_PRIORITY);
  162. if (call_status != 0) {
  163. printk(KERN_ERR "xics_enable_irq: irq=%u: ibm_set_xive "
  164. "returned %d\n", irq, call_status);
  165. printk("set_xive %x, server %x\n", ibm_set_xive, server);
  166. return;
  167. }
  168. /* Now unmask the interrupt (often a no-op) */
  169. call_status = rtas_call(ibm_int_on, 1, 1, NULL, irq);
  170. if (call_status != 0) {
  171. printk(KERN_ERR "xics_enable_irq: irq=%u: ibm_int_on "
  172. "returned %d\n", irq, call_status);
  173. return;
  174. }
  175. }
  176. static void xics_mask_real_irq(unsigned int irq)
  177. {
  178. int call_status;
  179. if (irq == XICS_IPI)
  180. return;
  181. call_status = rtas_call(ibm_int_off, 1, 1, NULL, irq);
  182. if (call_status != 0) {
  183. printk(KERN_ERR "xics_disable_real_irq: irq=%u: "
  184. "ibm_int_off returned %d\n", irq, call_status);
  185. return;
  186. }
  187. /* Have to set XIVE to 0xff to be able to remove a slot */
  188. call_status = rtas_call(ibm_set_xive, 3, 1, NULL, irq,
  189. default_server, 0xff);
  190. if (call_status != 0) {
  191. printk(KERN_ERR "xics_disable_irq: irq=%u: ibm_set_xive(0xff)"
  192. " returned %d\n", irq, call_status);
  193. return;
  194. }
  195. }
  196. static void xics_mask_irq(unsigned int virq)
  197. {
  198. unsigned int irq;
  199. pr_debug("xics: mask virq %d\n", virq);
  200. irq = (unsigned int)irq_map[virq].hwirq;
  201. if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
  202. return;
  203. xics_mask_real_irq(irq);
  204. }
  205. static unsigned int xics_startup(unsigned int virq)
  206. {
  207. unsigned int irq;
  208. /* force a reverse mapping of the interrupt so it gets in the cache */
  209. irq = (unsigned int)irq_map[virq].hwirq;
  210. irq_radix_revmap(xics_host, irq);
  211. /* unmask it */
  212. xics_unmask_irq(virq);
  213. return 0;
  214. }
  215. static void xics_eoi_direct(unsigned int virq)
  216. {
  217. int cpu = smp_processor_id();
  218. unsigned int irq = (unsigned int)irq_map[virq].hwirq;
  219. iosync();
  220. direct_xirr_info_set(cpu, (0xff << 24) | irq);
  221. }
  222. static void xics_eoi_lpar(unsigned int virq)
  223. {
  224. int cpu = smp_processor_id();
  225. unsigned int irq = (unsigned int)irq_map[virq].hwirq;
  226. iosync();
  227. lpar_xirr_info_set(cpu, (0xff << 24) | irq);
  228. }
  229. static inline unsigned int xics_remap_irq(unsigned int vec)
  230. {
  231. unsigned int irq;
  232. vec &= 0x00ffffff;
  233. if (vec == XICS_IRQ_SPURIOUS)
  234. return NO_IRQ;
  235. irq = irq_radix_revmap(xics_host, vec);
  236. if (likely(irq != NO_IRQ))
  237. return irq;
  238. printk(KERN_ERR "Interrupt %u (real) is invalid,"
  239. " disabling it.\n", vec);
  240. xics_mask_real_irq(vec);
  241. return NO_IRQ;
  242. }
  243. static unsigned int xics_get_irq_direct(void)
  244. {
  245. unsigned int cpu = smp_processor_id();
  246. return xics_remap_irq(direct_xirr_info_get(cpu));
  247. }
  248. static unsigned int xics_get_irq_lpar(void)
  249. {
  250. unsigned int cpu = smp_processor_id();
  251. return xics_remap_irq(lpar_xirr_info_get(cpu));
  252. }
  253. #ifdef CONFIG_SMP
  254. static irqreturn_t xics_ipi_dispatch(int cpu)
  255. {
  256. WARN_ON(cpu_is_offline(cpu));
  257. while (xics_ipi_message[cpu].value) {
  258. if (test_and_clear_bit(PPC_MSG_CALL_FUNCTION,
  259. &xics_ipi_message[cpu].value)) {
  260. mb();
  261. smp_message_recv(PPC_MSG_CALL_FUNCTION);
  262. }
  263. if (test_and_clear_bit(PPC_MSG_RESCHEDULE,
  264. &xics_ipi_message[cpu].value)) {
  265. mb();
  266. smp_message_recv(PPC_MSG_RESCHEDULE);
  267. }
  268. #if 0
  269. if (test_and_clear_bit(PPC_MSG_MIGRATE_TASK,
  270. &xics_ipi_message[cpu].value)) {
  271. mb();
  272. smp_message_recv(PPC_MSG_MIGRATE_TASK);
  273. }
  274. #endif
  275. #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
  276. if (test_and_clear_bit(PPC_MSG_DEBUGGER_BREAK,
  277. &xics_ipi_message[cpu].value)) {
  278. mb();
  279. smp_message_recv(PPC_MSG_DEBUGGER_BREAK);
  280. }
  281. #endif
  282. }
  283. return IRQ_HANDLED;
  284. }
  285. static irqreturn_t xics_ipi_action_direct(int irq, void *dev_id)
  286. {
  287. int cpu = smp_processor_id();
  288. direct_qirr_info(cpu, 0xff);
  289. return xics_ipi_dispatch(cpu);
  290. }
  291. static irqreturn_t xics_ipi_action_lpar(int irq, void *dev_id)
  292. {
  293. int cpu = smp_processor_id();
  294. lpar_qirr_info(cpu, 0xff);
  295. return xics_ipi_dispatch(cpu);
  296. }
  297. void xics_cause_IPI(int cpu)
  298. {
  299. if (firmware_has_feature(FW_FEATURE_LPAR))
  300. lpar_qirr_info(cpu, IPI_PRIORITY);
  301. else
  302. direct_qirr_info(cpu, IPI_PRIORITY);
  303. }
  304. #endif /* CONFIG_SMP */
  305. static void xics_set_cpu_priority(int cpu, unsigned char cppr)
  306. {
  307. if (firmware_has_feature(FW_FEATURE_LPAR))
  308. lpar_cppr_info(cpu, cppr);
  309. else
  310. direct_cppr_info(cpu, cppr);
  311. iosync();
  312. }
  313. static void xics_set_affinity(unsigned int virq, cpumask_t cpumask)
  314. {
  315. unsigned int irq;
  316. int status;
  317. int xics_status[2];
  318. unsigned long newmask;
  319. cpumask_t tmp = CPU_MASK_NONE;
  320. irq = (unsigned int)irq_map[virq].hwirq;
  321. if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
  322. return;
  323. status = rtas_call(ibm_get_xive, 1, 3, xics_status, irq);
  324. if (status) {
  325. printk(KERN_ERR "xics_set_affinity: irq=%u ibm,get-xive "
  326. "returns %d\n", irq, status);
  327. return;
  328. }
  329. /* For the moment only implement delivery to all cpus or one cpu */
  330. if (cpus_equal(cpumask, CPU_MASK_ALL)) {
  331. newmask = default_distrib_server;
  332. } else {
  333. cpus_and(tmp, cpu_online_map, cpumask);
  334. if (cpus_empty(tmp))
  335. return;
  336. newmask = get_hard_smp_processor_id(first_cpu(tmp));
  337. }
  338. status = rtas_call(ibm_set_xive, 3, 1, NULL,
  339. irq, newmask, xics_status[1]);
  340. if (status) {
  341. printk(KERN_ERR "xics_set_affinity: irq=%u ibm,set-xive "
  342. "returns %d\n", irq, status);
  343. return;
  344. }
  345. }
  346. void xics_setup_cpu(void)
  347. {
  348. int cpu = smp_processor_id();
  349. xics_set_cpu_priority(cpu, 0xff);
  350. /*
  351. * Put the calling processor into the GIQ. This is really only
  352. * necessary from a secondary thread as the OF start-cpu interface
  353. * performs this function for us on primary threads.
  354. *
  355. * XXX: undo of teardown on kexec needs this too, as may hotplug
  356. */
  357. rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE,
  358. (1UL << interrupt_server_size) - 1 - default_distrib_server, 1);
  359. }
  360. static struct irq_chip xics_pic_direct = {
  361. .typename = " XICS ",
  362. .startup = xics_startup,
  363. .mask = xics_mask_irq,
  364. .unmask = xics_unmask_irq,
  365. .eoi = xics_eoi_direct,
  366. .set_affinity = xics_set_affinity
  367. };
  368. static struct irq_chip xics_pic_lpar = {
  369. .typename = " XICS ",
  370. .startup = xics_startup,
  371. .mask = xics_mask_irq,
  372. .unmask = xics_unmask_irq,
  373. .eoi = xics_eoi_lpar,
  374. .set_affinity = xics_set_affinity
  375. };
  376. static int xics_host_match(struct irq_host *h, struct device_node *node)
  377. {
  378. /* IBM machines have interrupt parents of various funky types for things
  379. * like vdevices, events, etc... The trick we use here is to match
  380. * everything here except the legacy 8259 which is compatible "chrp,iic"
  381. */
  382. return !device_is_compatible(node, "chrp,iic");
  383. }
  384. static int xics_host_map_direct(struct irq_host *h, unsigned int virq,
  385. irq_hw_number_t hw)
  386. {
  387. pr_debug("xics: map_direct virq %d, hwirq 0x%lx\n", virq, hw);
  388. get_irq_desc(virq)->status |= IRQ_LEVEL;
  389. set_irq_chip_and_handler(virq, &xics_pic_direct, handle_fasteoi_irq);
  390. return 0;
  391. }
  392. static int xics_host_map_lpar(struct irq_host *h, unsigned int virq,
  393. irq_hw_number_t hw)
  394. {
  395. pr_debug("xics: map_direct virq %d, hwirq 0x%lx\n", virq, hw);
  396. get_irq_desc(virq)->status |= IRQ_LEVEL;
  397. set_irq_chip_and_handler(virq, &xics_pic_lpar, handle_fasteoi_irq);
  398. return 0;
  399. }
  400. static int xics_host_xlate(struct irq_host *h, struct device_node *ct,
  401. u32 *intspec, unsigned int intsize,
  402. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  403. {
  404. /* Current xics implementation translates everything
  405. * to level. It is not technically right for MSIs but this
  406. * is irrelevant at this point. We might get smarter in the future
  407. */
  408. *out_hwirq = intspec[0];
  409. *out_flags = IRQ_TYPE_LEVEL_LOW;
  410. return 0;
  411. }
  412. static struct irq_host_ops xics_host_direct_ops = {
  413. .match = xics_host_match,
  414. .map = xics_host_map_direct,
  415. .xlate = xics_host_xlate,
  416. };
  417. static struct irq_host_ops xics_host_lpar_ops = {
  418. .match = xics_host_match,
  419. .map = xics_host_map_lpar,
  420. .xlate = xics_host_xlate,
  421. };
  422. static void __init xics_init_host(void)
  423. {
  424. struct irq_host_ops *ops;
  425. if (firmware_has_feature(FW_FEATURE_LPAR))
  426. ops = &xics_host_lpar_ops;
  427. else
  428. ops = &xics_host_direct_ops;
  429. xics_host = irq_alloc_host(IRQ_HOST_MAP_TREE, 0, ops,
  430. XICS_IRQ_SPURIOUS);
  431. BUG_ON(xics_host == NULL);
  432. irq_set_default_host(xics_host);
  433. }
  434. static void __init xics_map_one_cpu(int hw_id, unsigned long addr,
  435. unsigned long size)
  436. {
  437. #ifdef CONFIG_SMP
  438. int i;
  439. /* This may look gross but it's good enough for now, we don't quite
  440. * have a hard -> linux processor id matching.
  441. */
  442. for_each_possible_cpu(i) {
  443. if (!cpu_present(i))
  444. continue;
  445. if (hw_id == get_hard_smp_processor_id(i)) {
  446. xics_per_cpu[i] = ioremap(addr, size);
  447. return;
  448. }
  449. }
  450. #else
  451. if (hw_id != 0)
  452. return;
  453. xics_per_cpu[0] = ioremap(addr, size);
  454. #endif /* CONFIG_SMP */
  455. }
  456. static void __init xics_init_one_node(struct device_node *np,
  457. unsigned int *indx)
  458. {
  459. unsigned int ilen;
  460. const u32 *ireg;
  461. /* This code does the theorically broken assumption that the interrupt
  462. * server numbers are the same as the hard CPU numbers.
  463. * This happens to be the case so far but we are playing with fire...
  464. * should be fixed one of these days. -BenH.
  465. */
  466. ireg = get_property(np, "ibm,interrupt-server-ranges", NULL);
  467. /* Do that ever happen ? we'll know soon enough... but even good'old
  468. * f80 does have that property ..
  469. */
  470. WARN_ON(ireg == NULL);
  471. if (ireg) {
  472. /*
  473. * set node starting index for this node
  474. */
  475. *indx = *ireg;
  476. }
  477. ireg = get_property(np, "reg", &ilen);
  478. if (!ireg)
  479. panic("xics_init_IRQ: can't find interrupt reg property");
  480. while (ilen >= (4 * sizeof(u32))) {
  481. unsigned long addr, size;
  482. /* XXX Use proper OF parsing code here !!! */
  483. addr = (unsigned long)*ireg++ << 32;
  484. ilen -= sizeof(u32);
  485. addr |= *ireg++;
  486. ilen -= sizeof(u32);
  487. size = (unsigned long)*ireg++ << 32;
  488. ilen -= sizeof(u32);
  489. size |= *ireg++;
  490. ilen -= sizeof(u32);
  491. xics_map_one_cpu(*indx, addr, size);
  492. (*indx)++;
  493. }
  494. }
  495. static void __init xics_setup_8259_cascade(void)
  496. {
  497. struct device_node *np, *old, *found = NULL;
  498. int cascade, naddr;
  499. const u32 *addrp;
  500. unsigned long intack = 0;
  501. for_each_node_by_type(np, "interrupt-controller")
  502. if (device_is_compatible(np, "chrp,iic")) {
  503. found = np;
  504. break;
  505. }
  506. if (found == NULL) {
  507. printk(KERN_DEBUG "xics: no ISA interrupt controller\n");
  508. return;
  509. }
  510. cascade = irq_of_parse_and_map(found, 0);
  511. if (cascade == NO_IRQ) {
  512. printk(KERN_ERR "xics: failed to map cascade interrupt");
  513. return;
  514. }
  515. pr_debug("xics: cascade mapped to irq %d\n", cascade);
  516. for (old = of_node_get(found); old != NULL ; old = np) {
  517. np = of_get_parent(old);
  518. of_node_put(old);
  519. if (np == NULL)
  520. break;
  521. if (strcmp(np->name, "pci") != 0)
  522. continue;
  523. addrp = get_property(np, "8259-interrupt-acknowledge", NULL);
  524. if (addrp == NULL)
  525. continue;
  526. naddr = prom_n_addr_cells(np);
  527. intack = addrp[naddr-1];
  528. if (naddr > 1)
  529. intack |= ((unsigned long)addrp[naddr-2]) << 32;
  530. }
  531. if (intack)
  532. printk(KERN_DEBUG "xics: PCI 8259 intack at 0x%016lx\n", intack);
  533. i8259_init(found, intack);
  534. of_node_put(found);
  535. set_irq_chained_handler(cascade, pseries_8259_cascade);
  536. }
  537. static struct device_node *cpuid_to_of_node(int cpu)
  538. {
  539. struct device_node *np;
  540. u32 hcpuid = get_hard_smp_processor_id(cpu);
  541. for_each_node_by_type(np, "cpu") {
  542. int i, len;
  543. const u32 *intserv;
  544. intserv = get_property(np, "ibm,ppc-interrupt-server#s", &len);
  545. if (!intserv)
  546. intserv = get_property(np, "reg", &len);
  547. i = len / sizeof(u32);
  548. while (i--)
  549. if (intserv[i] == hcpuid)
  550. return np;
  551. }
  552. return NULL;
  553. }
  554. void __init xics_init_IRQ(void)
  555. {
  556. int i, j;
  557. struct device_node *np;
  558. u32 ilen, indx = 0;
  559. const u32 *ireg, *isize;
  560. int found = 0;
  561. u32 hcpuid;
  562. ppc64_boot_msg(0x20, "XICS Init");
  563. ibm_get_xive = rtas_token("ibm,get-xive");
  564. ibm_set_xive = rtas_token("ibm,set-xive");
  565. ibm_int_on = rtas_token("ibm,int-on");
  566. ibm_int_off = rtas_token("ibm,int-off");
  567. for_each_node_by_type(np, "PowerPC-External-Interrupt-Presentation") {
  568. found = 1;
  569. if (firmware_has_feature(FW_FEATURE_LPAR))
  570. break;
  571. xics_init_one_node(np, &indx);
  572. }
  573. if (found == 0)
  574. return;
  575. xics_init_host();
  576. /* Find the server numbers for the boot cpu. */
  577. np = cpuid_to_of_node(boot_cpuid);
  578. BUG_ON(!np);
  579. ireg = get_property(np, "ibm,ppc-interrupt-gserver#s", &ilen);
  580. if (!ireg)
  581. goto skip_gserver_check;
  582. i = ilen / sizeof(int);
  583. hcpuid = get_hard_smp_processor_id(boot_cpuid);
  584. /* Global interrupt distribution server is specified in the last
  585. * entry of "ibm,ppc-interrupt-gserver#s" property. Get the last
  586. * entry fom this property for current boot cpu id and use it as
  587. * default distribution server
  588. */
  589. for (j = 0; j < i; j += 2) {
  590. if (ireg[j] == hcpuid) {
  591. default_server = hcpuid;
  592. default_distrib_server = ireg[j+1];
  593. isize = get_property(np,
  594. "ibm,interrupt-server#-size", NULL);
  595. if (isize)
  596. interrupt_server_size = *isize;
  597. }
  598. }
  599. skip_gserver_check:
  600. of_node_put(np);
  601. if (firmware_has_feature(FW_FEATURE_LPAR))
  602. ppc_md.get_irq = xics_get_irq_lpar;
  603. else
  604. ppc_md.get_irq = xics_get_irq_direct;
  605. xics_setup_cpu();
  606. xics_setup_8259_cascade();
  607. ppc64_boot_msg(0x21, "XICS Done");
  608. }
  609. #ifdef CONFIG_SMP
  610. void xics_request_IPIs(void)
  611. {
  612. unsigned int ipi;
  613. ipi = irq_create_mapping(xics_host, XICS_IPI);
  614. BUG_ON(ipi == NO_IRQ);
  615. /*
  616. * IPIs are marked IRQF_DISABLED as they must run with irqs
  617. * disabled
  618. */
  619. set_irq_handler(ipi, handle_percpu_irq);
  620. if (firmware_has_feature(FW_FEATURE_LPAR))
  621. request_irq(ipi, xics_ipi_action_lpar, IRQF_DISABLED,
  622. "IPI", NULL);
  623. else
  624. request_irq(ipi, xics_ipi_action_direct, IRQF_DISABLED,
  625. "IPI", NULL);
  626. }
  627. #endif /* CONFIG_SMP */
  628. void xics_teardown_cpu(int secondary)
  629. {
  630. int cpu = smp_processor_id();
  631. unsigned int ipi;
  632. struct irq_desc *desc;
  633. xics_set_cpu_priority(cpu, 0);
  634. /*
  635. * Clear IPI
  636. */
  637. if (firmware_has_feature(FW_FEATURE_LPAR))
  638. lpar_qirr_info(cpu, 0xff);
  639. else
  640. direct_qirr_info(cpu, 0xff);
  641. /*
  642. * we need to EOI the IPI if we got here from kexec down IPI
  643. *
  644. * probably need to check all the other interrupts too
  645. * should we be flagging idle loop instead?
  646. * or creating some task to be scheduled?
  647. */
  648. ipi = irq_find_mapping(xics_host, XICS_IPI);
  649. if (ipi == XICS_IRQ_SPURIOUS)
  650. return;
  651. desc = get_irq_desc(ipi);
  652. if (desc->chip && desc->chip->eoi)
  653. desc->chip->eoi(ipi);
  654. /*
  655. * Some machines need to have at least one cpu in the GIQ,
  656. * so leave the master cpu in the group.
  657. */
  658. if (secondary)
  659. rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE,
  660. (1UL << interrupt_server_size) - 1 -
  661. default_distrib_server, 0);
  662. }
  663. #ifdef CONFIG_HOTPLUG_CPU
  664. /* Interrupts are disabled. */
  665. void xics_migrate_irqs_away(void)
  666. {
  667. int status;
  668. unsigned int irq, virq, cpu = smp_processor_id();
  669. /* Reject any interrupt that was queued to us... */
  670. xics_set_cpu_priority(cpu, 0);
  671. /* remove ourselves from the global interrupt queue */
  672. status = rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE,
  673. (1UL << interrupt_server_size) - 1 - default_distrib_server, 0);
  674. WARN_ON(status < 0);
  675. /* Allow IPIs again... */
  676. xics_set_cpu_priority(cpu, DEFAULT_PRIORITY);
  677. for_each_irq(virq) {
  678. struct irq_desc *desc;
  679. int xics_status[2];
  680. unsigned long flags;
  681. /* We cant set affinity on ISA interrupts */
  682. if (virq < NUM_ISA_INTERRUPTS)
  683. continue;
  684. if (irq_map[virq].host != xics_host)
  685. continue;
  686. irq = (unsigned int)irq_map[virq].hwirq;
  687. /* We need to get IPIs still. */
  688. if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
  689. continue;
  690. desc = get_irq_desc(virq);
  691. /* We only need to migrate enabled IRQS */
  692. if (desc == NULL || desc->chip == NULL
  693. || desc->action == NULL
  694. || desc->chip->set_affinity == NULL)
  695. continue;
  696. spin_lock_irqsave(&desc->lock, flags);
  697. status = rtas_call(ibm_get_xive, 1, 3, xics_status, irq);
  698. if (status) {
  699. printk(KERN_ERR "migrate_irqs_away: irq=%u "
  700. "ibm,get-xive returns %d\n",
  701. virq, status);
  702. goto unlock;
  703. }
  704. /*
  705. * We only support delivery to all cpus or to one cpu.
  706. * The irq has to be migrated only in the single cpu
  707. * case.
  708. */
  709. if (xics_status[0] != get_hard_smp_processor_id(cpu))
  710. goto unlock;
  711. printk(KERN_WARNING "IRQ %u affinity broken off cpu %u\n",
  712. virq, cpu);
  713. /* Reset affinity to all cpus */
  714. desc->chip->set_affinity(virq, CPU_MASK_ALL);
  715. irq_desc[irq].affinity = CPU_MASK_ALL;
  716. unlock:
  717. spin_unlock_irqrestore(&desc->lock, flags);
  718. }
  719. }
  720. #endif