scc_uhc.c 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /*
  2. * SCC (Super Companion Chip) UHC setup
  3. *
  4. * (C) Copyright 2006-2007 TOSHIBA CORPORATION
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/pci.h>
  22. #include <asm/delay.h>
  23. #include <asm/io.h>
  24. #include <asm/machdep.h>
  25. #include "scc.h"
  26. #define UHC_RESET_WAIT_MAX 10000
  27. static inline int uhc_clkctrl_ready(u32 val)
  28. {
  29. const u32 mask = SCC_UHC_USBCEN | SCC_UHC_USBCEN;
  30. return((val & mask) == mask);
  31. }
  32. /*
  33. * UHC(usb host controler) enable function.
  34. * affect to both of OHCI and EHCI core module.
  35. */
  36. static void enable_scc_uhc(struct pci_dev *dev)
  37. {
  38. void __iomem *uhc_base;
  39. u32 __iomem *uhc_clkctrl;
  40. u32 __iomem *uhc_ecmode;
  41. u32 val = 0;
  42. int i;
  43. if (!machine_is(celleb))
  44. return;
  45. uhc_base = ioremap(pci_resource_start(dev, 0),
  46. pci_resource_len(dev, 0));
  47. if (!uhc_base) {
  48. printk(KERN_ERR "failed to map UHC register base.\n");
  49. return;
  50. }
  51. uhc_clkctrl = uhc_base + SCC_UHC_CKRCTRL;
  52. uhc_ecmode = uhc_base + SCC_UHC_ECMODE;
  53. /* setup for normal mode */
  54. val |= SCC_UHC_F48MCKLEN;
  55. out_be32(uhc_clkctrl, val);
  56. val |= SCC_UHC_PHY_SUSPEND_SEL;
  57. out_be32(uhc_clkctrl, val);
  58. udelay(10);
  59. val |= SCC_UHC_PHYEN;
  60. out_be32(uhc_clkctrl, val);
  61. udelay(50);
  62. /* disable reset */
  63. val |= SCC_UHC_HCLKEN;
  64. out_be32(uhc_clkctrl, val);
  65. val |= (SCC_UHC_USBCEN | SCC_UHC_USBEN);
  66. out_be32(uhc_clkctrl, val);
  67. i = 0;
  68. while (!uhc_clkctrl_ready(in_be32(uhc_clkctrl))) {
  69. udelay(10);
  70. if (i++ > UHC_RESET_WAIT_MAX) {
  71. printk(KERN_ERR "Failed to disable UHC reset %x\n",
  72. in_be32(uhc_clkctrl));
  73. break;
  74. }
  75. }
  76. /* Endian Conversion Mode for Master ALL area */
  77. out_be32(uhc_ecmode, SCC_UHC_ECMODE_BY_BYTE);
  78. iounmap(uhc_base);
  79. }
  80. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  81. PCI_DEVICE_ID_TOSHIBA_SCC_USB, enable_scc_uhc);