mpc885ads_setup.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*arch/ppc/platforms/mpc885ads-setup.c
  2. *
  3. * Platform setup for the Freescale mpc885ads board
  4. *
  5. * Vitaly Bordug <vbordug@ru.mvista.com>
  6. *
  7. * Copyright 2005 MontaVista Software Inc.
  8. *
  9. * This file is licensed under the terms of the GNU General Public License
  10. * version 2. This program is licensed "as is" without any warranty of any
  11. * kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/param.h>
  16. #include <linux/string.h>
  17. #include <linux/ioport.h>
  18. #include <linux/device.h>
  19. #include <linux/delay.h>
  20. #include <linux/root_dev.h>
  21. #include <linux/fs_enet_pd.h>
  22. #include <linux/fs_uart_pd.h>
  23. #include <linux/mii.h>
  24. #include <asm/delay.h>
  25. #include <asm/io.h>
  26. #include <asm/machdep.h>
  27. #include <asm/page.h>
  28. #include <asm/processor.h>
  29. #include <asm/system.h>
  30. #include <asm/time.h>
  31. #include <asm/ppcboot.h>
  32. #include <asm/mpc8xx.h>
  33. #include <asm/8xx_immap.h>
  34. #include <asm/commproc.h>
  35. #include <asm/fs_pd.h>
  36. #include <asm/prom.h>
  37. extern void cpm_reset(void);
  38. extern void mpc8xx_show_cpuinfo(struct seq_file*);
  39. extern void mpc8xx_restart(char *cmd);
  40. extern void mpc8xx_calibrate_decr(void);
  41. extern int mpc8xx_set_rtc_time(struct rtc_time *tm);
  42. extern void mpc8xx_get_rtc_time(struct rtc_time *tm);
  43. extern void m8xx_pic_init(void);
  44. extern unsigned int mpc8xx_get_irq(void);
  45. static void init_smc1_uart_ioports(struct fs_uart_platform_info* fpi);
  46. static void init_smc2_uart_ioports(struct fs_uart_platform_info* fpi);
  47. static void init_scc3_ioports(struct fs_platform_info* ptr);
  48. void __init mpc885ads_board_setup(void)
  49. {
  50. cpm8xx_t *cp;
  51. unsigned int *bcsr_io;
  52. u8 tmpval8;
  53. #ifdef CONFIG_FS_ENET
  54. iop8xx_t *io_port;
  55. #endif
  56. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  57. cp = (cpm8xx_t *)immr_map(im_cpm);
  58. if (bcsr_io == NULL) {
  59. printk(KERN_CRIT "Could not remap BCSR\n");
  60. return;
  61. }
  62. #ifdef CONFIG_SERIAL_CPM_SMC1
  63. clrbits32(bcsr_io, BCSR1_RS232EN_1);
  64. clrbits32(&cp->cp_simode, 0xe0000000 >> 17); /* brg1 */
  65. tmpval8 = in_8(&(cp->cp_smc[0].smc_smcm)) | (SMCM_RX | SMCM_TX);
  66. out_8(&(cp->cp_smc[0].smc_smcm), tmpval8);
  67. clrbits16(&cp->cp_smc[0].smc_smcmr, SMCMR_REN | SMCMR_TEN); /* brg1 */
  68. #else
  69. setbits32(bcsr_io,BCSR1_RS232EN_1);
  70. out_be16(&cp->cp_smc[0].smc_smcmr, 0);
  71. out_8(&cp->cp_smc[0].smc_smce, 0);
  72. #endif
  73. #ifdef CONFIG_SERIAL_CPM_SMC2
  74. clrbits32(bcsr_io,BCSR1_RS232EN_2);
  75. clrbits32(&cp->cp_simode, 0xe0000000 >> 1);
  76. setbits32(&cp->cp_simode, 0x20000000 >> 1); /* brg2 */
  77. tmpval8 = in_8(&(cp->cp_smc[1].smc_smcm)) | (SMCM_RX | SMCM_TX);
  78. out_8(&(cp->cp_smc[1].smc_smcm), tmpval8);
  79. clrbits16(&cp->cp_smc[1].smc_smcmr, SMCMR_REN | SMCMR_TEN);
  80. init_smc2_uart_ioports(0);
  81. #else
  82. setbits32(bcsr_io,BCSR1_RS232EN_2);
  83. out_be16(&cp->cp_smc[1].smc_smcmr, 0);
  84. out_8(&cp->cp_smc[1].smc_smce, 0);
  85. #endif
  86. immr_unmap(cp);
  87. iounmap(bcsr_io);
  88. #ifdef CONFIG_FS_ENET
  89. /* use MDC for MII (common) */
  90. io_port = (iop8xx_t*)immr_map(im_ioport);
  91. setbits16(&io_port->iop_pdpar, 0x0080);
  92. clrbits16(&io_port->iop_pddir, 0x0080);
  93. bcsr_io = ioremap(BCSR5, sizeof(unsigned long));
  94. clrbits32(bcsr_io,BCSR5_MII1_EN);
  95. clrbits32(bcsr_io,BCSR5_MII1_RST);
  96. #ifndef CONFIG_FC_ENET_HAS_SCC
  97. clrbits32(bcsr_io,BCSR5_MII2_EN);
  98. clrbits32(bcsr_io,BCSR5_MII2_RST);
  99. #endif
  100. iounmap(bcsr_io);
  101. immr_unmap(io_port);
  102. #endif
  103. }
  104. static void init_fec1_ioports(struct fs_platform_info* ptr)
  105. {
  106. cpm8xx_t *cp = (cpm8xx_t *)immr_map(im_cpm);
  107. iop8xx_t *io_port = (iop8xx_t *)immr_map(im_ioport);
  108. /* configure FEC1 pins */
  109. setbits16(&io_port->iop_papar, 0xf830);
  110. setbits16(&io_port->iop_padir, 0x0830);
  111. clrbits16(&io_port->iop_padir, 0xf000);
  112. setbits32(&cp->cp_pbpar, 0x00001001);
  113. clrbits32(&cp->cp_pbdir, 0x00001001);
  114. setbits16(&io_port->iop_pcpar, 0x000c);
  115. clrbits16(&io_port->iop_pcdir, 0x000c);
  116. setbits32(&cp->cp_pepar, 0x00000003);
  117. setbits32(&cp->cp_pedir, 0x00000003);
  118. clrbits32(&cp->cp_peso, 0x00000003);
  119. clrbits32(&cp->cp_cptr, 0x00000100);
  120. immr_unmap(io_port);
  121. immr_unmap(cp);
  122. }
  123. static void init_fec2_ioports(struct fs_platform_info* ptr)
  124. {
  125. cpm8xx_t *cp = (cpm8xx_t *)immr_map(im_cpm);
  126. iop8xx_t *io_port = (iop8xx_t *)immr_map(im_ioport);
  127. /* configure FEC2 pins */
  128. setbits32(&cp->cp_pepar, 0x0003fffc);
  129. setbits32(&cp->cp_pedir, 0x0003fffc);
  130. clrbits32(&cp->cp_peso, 0x000087fc);
  131. setbits32(&cp->cp_peso, 0x00037800);
  132. clrbits32(&cp->cp_cptr, 0x00000080);
  133. immr_unmap(io_port);
  134. immr_unmap(cp);
  135. }
  136. void init_fec_ioports(struct fs_platform_info *fpi)
  137. {
  138. int fec_no = fs_get_fec_index(fpi->fs_no);
  139. switch (fec_no) {
  140. case 0:
  141. init_fec1_ioports(fpi);
  142. break;
  143. case 1:
  144. init_fec2_ioports(fpi);
  145. break;
  146. default:
  147. printk(KERN_ERR "init_fec_ioports: invalid FEC number\n");
  148. return;
  149. }
  150. }
  151. static void init_scc3_ioports(struct fs_platform_info* fpi)
  152. {
  153. unsigned *bcsr_io;
  154. iop8xx_t *io_port;
  155. cpm8xx_t *cp;
  156. bcsr_io = ioremap(BCSR_ADDR, BCSR_SIZE);
  157. io_port = (iop8xx_t *)immr_map(im_ioport);
  158. cp = (cpm8xx_t *)immr_map(im_cpm);
  159. if (bcsr_io == NULL) {
  160. printk(KERN_CRIT "Could not remap BCSR\n");
  161. return;
  162. }
  163. /* Enable the PHY.
  164. */
  165. clrbits32(bcsr_io+4, BCSR4_ETH10_RST);
  166. udelay(1000);
  167. setbits32(bcsr_io+4, BCSR4_ETH10_RST);
  168. /* Configure port A pins for Txd and Rxd.
  169. */
  170. setbits16(&io_port->iop_papar, PA_ENET_RXD | PA_ENET_TXD);
  171. clrbits16(&io_port->iop_padir, PA_ENET_RXD | PA_ENET_TXD);
  172. /* Configure port C pins to enable CLSN and RENA.
  173. */
  174. clrbits16(&io_port->iop_pcpar, PC_ENET_CLSN | PC_ENET_RENA);
  175. clrbits16(&io_port->iop_pcdir, PC_ENET_CLSN | PC_ENET_RENA);
  176. setbits16(&io_port->iop_pcso, PC_ENET_CLSN | PC_ENET_RENA);
  177. /* Configure port E for TCLK and RCLK.
  178. */
  179. setbits32(&cp->cp_pepar, PE_ENET_TCLK | PE_ENET_RCLK);
  180. clrbits32(&cp->cp_pepar, PE_ENET_TENA);
  181. clrbits32(&cp->cp_pedir,
  182. PE_ENET_TCLK | PE_ENET_RCLK | PE_ENET_TENA);
  183. clrbits32(&cp->cp_peso, PE_ENET_TCLK | PE_ENET_RCLK);
  184. setbits32(&cp->cp_peso, PE_ENET_TENA);
  185. /* Configure Serial Interface clock routing.
  186. * First, clear all SCC bits to zero, then set the ones we want.
  187. */
  188. clrbits32(&cp->cp_sicr, SICR_ENET_MASK);
  189. setbits32(&cp->cp_sicr, SICR_ENET_CLKRT);
  190. /* Disable Rx and Tx. SMC1 sshould be stopped if SCC3 eternet are used.
  191. */
  192. clrbits16(&cp->cp_smc[0].smc_smcmr, SMCMR_REN | SMCMR_TEN);
  193. /* On the MPC885ADS SCC ethernet PHY is initialized in the full duplex mode
  194. * by H/W setting after reset. SCC ethernet controller support only half duplex.
  195. * This discrepancy of modes causes a lot of carrier lost errors.
  196. */
  197. /* In the original SCC enet driver the following code is placed at
  198. the end of the initialization */
  199. setbits32(&cp->cp_pepar, PE_ENET_TENA);
  200. clrbits32(&cp->cp_pedir, PE_ENET_TENA);
  201. setbits32(&cp->cp_peso, PE_ENET_TENA);
  202. setbits32(bcsr_io+4, BCSR1_ETHEN);
  203. iounmap(bcsr_io);
  204. immr_unmap(io_port);
  205. immr_unmap(cp);
  206. }
  207. void init_scc_ioports(struct fs_platform_info *fpi)
  208. {
  209. int scc_no = fs_get_scc_index(fpi->fs_no);
  210. switch (scc_no) {
  211. case 2:
  212. init_scc3_ioports(fpi);
  213. break;
  214. default:
  215. printk(KERN_ERR "init_scc_ioports: invalid SCC number\n");
  216. return;
  217. }
  218. }
  219. static void init_smc1_uart_ioports(struct fs_uart_platform_info* ptr)
  220. {
  221. unsigned *bcsr_io;
  222. cpm8xx_t *cp;
  223. cp = (cpm8xx_t *)immr_map(im_cpm);
  224. setbits32(&cp->cp_pepar, 0x000000c0);
  225. clrbits32(&cp->cp_pedir, 0x000000c0);
  226. clrbits32(&cp->cp_peso, 0x00000040);
  227. setbits32(&cp->cp_peso, 0x00000080);
  228. immr_unmap(cp);
  229. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  230. if (bcsr_io == NULL) {
  231. printk(KERN_CRIT "Could not remap BCSR1\n");
  232. return;
  233. }
  234. clrbits32(bcsr_io,BCSR1_RS232EN_1);
  235. iounmap(bcsr_io);
  236. }
  237. static void init_smc2_uart_ioports(struct fs_uart_platform_info* fpi)
  238. {
  239. unsigned *bcsr_io;
  240. cpm8xx_t *cp;
  241. cp = (cpm8xx_t *)immr_map(im_cpm);
  242. setbits32(&cp->cp_pepar, 0x00000c00);
  243. clrbits32(&cp->cp_pedir, 0x00000c00);
  244. clrbits32(&cp->cp_peso, 0x00000400);
  245. setbits32(&cp->cp_peso, 0x00000800);
  246. immr_unmap(cp);
  247. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  248. if (bcsr_io == NULL) {
  249. printk(KERN_CRIT "Could not remap BCSR1\n");
  250. return;
  251. }
  252. clrbits32(bcsr_io,BCSR1_RS232EN_2);
  253. iounmap(bcsr_io);
  254. }
  255. void init_smc_ioports(struct fs_uart_platform_info *data)
  256. {
  257. int smc_no = fs_uart_id_fsid2smc(data->fs_no);
  258. switch (smc_no) {
  259. case 0:
  260. init_smc1_uart_ioports(data);
  261. data->brg = data->clk_rx;
  262. break;
  263. case 1:
  264. init_smc2_uart_ioports(data);
  265. data->brg = data->clk_rx;
  266. break;
  267. default:
  268. printk(KERN_ERR "init_scc_ioports: invalid SCC number\n");
  269. return;
  270. }
  271. }
  272. int platform_device_skip(char *model, int id)
  273. {
  274. #ifdef CONFIG_MPC8xx_SECOND_ETH_SCC3
  275. const char *dev = "FEC";
  276. int n = 2;
  277. #else
  278. const char *dev = "SCC";
  279. int n = 3;
  280. #endif
  281. if (!strcmp(model, dev) && n == id)
  282. return 1;
  283. return 0;
  284. }
  285. static void __init mpc885ads_setup_arch(void)
  286. {
  287. struct device_node *cpu;
  288. cpu = of_find_node_by_type(NULL, "cpu");
  289. if (cpu != 0) {
  290. const unsigned int *fp;
  291. fp = get_property(cpu, "clock-frequency", NULL);
  292. if (fp != 0)
  293. loops_per_jiffy = *fp / HZ;
  294. else
  295. loops_per_jiffy = 50000000 / HZ;
  296. of_node_put(cpu);
  297. }
  298. cpm_reset();
  299. mpc885ads_board_setup();
  300. ROOT_DEV = Root_NFS;
  301. }
  302. static int __init mpc885ads_probe(void)
  303. {
  304. char *model = of_get_flat_dt_prop(of_get_flat_dt_root(),
  305. "model", NULL);
  306. if (model == NULL)
  307. return 0;
  308. if (strcmp(model, "MPC885ADS"))
  309. return 0;
  310. return 1;
  311. }
  312. define_machine(mpc885_ads) {
  313. .name = "MPC885 ADS",
  314. .probe = mpc885ads_probe,
  315. .setup_arch = mpc885ads_setup_arch,
  316. .init_IRQ = m8xx_pic_init,
  317. .show_cpuinfo = mpc8xx_show_cpuinfo,
  318. .get_irq = mpc8xx_get_irq,
  319. .restart = mpc8xx_restart,
  320. .calibrate_decr = mpc8xx_calibrate_decr,
  321. .set_rtc_time = mpc8xx_set_rtc_time,
  322. .get_rtc_time = mpc8xx_get_rtc_time,
  323. };